ipr.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/libata.h>
  30. #include <linux/list.h>
  31. #include <linux/kref.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_cmnd.h>
  34. /*
  35. * Literals
  36. */
  37. #define IPR_DRIVER_VERSION "2.5.0"
  38. #define IPR_DRIVER_DATE "(February 11, 2010)"
  39. /*
  40. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  41. * ops per device for devices not running tagged command queuing.
  42. * This can be adjusted at runtime through sysfs device attributes.
  43. */
  44. #define IPR_MAX_CMD_PER_LUN 6
  45. #define IPR_MAX_CMD_PER_ATA_LUN 1
  46. /*
  47. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  48. * ops the mid-layer can send to the adapter.
  49. */
  50. #define IPR_NUM_BASE_CMD_BLKS 100
  51. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  52. #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
  53. #define PCI_DEVICE_ID_IBM_CROC_ASIC_E2 0x034A
  54. #define IPR_SUBS_DEV_ID_2780 0x0264
  55. #define IPR_SUBS_DEV_ID_5702 0x0266
  56. #define IPR_SUBS_DEV_ID_5703 0x0278
  57. #define IPR_SUBS_DEV_ID_572E 0x028D
  58. #define IPR_SUBS_DEV_ID_573E 0x02D3
  59. #define IPR_SUBS_DEV_ID_573D 0x02D4
  60. #define IPR_SUBS_DEV_ID_571A 0x02C0
  61. #define IPR_SUBS_DEV_ID_571B 0x02BE
  62. #define IPR_SUBS_DEV_ID_571E 0x02BF
  63. #define IPR_SUBS_DEV_ID_571F 0x02D5
  64. #define IPR_SUBS_DEV_ID_572A 0x02C1
  65. #define IPR_SUBS_DEV_ID_572B 0x02C2
  66. #define IPR_SUBS_DEV_ID_572F 0x02C3
  67. #define IPR_SUBS_DEV_ID_574E 0x030A
  68. #define IPR_SUBS_DEV_ID_575B 0x030D
  69. #define IPR_SUBS_DEV_ID_575C 0x0338
  70. #define IPR_SUBS_DEV_ID_57B3 0x033A
  71. #define IPR_SUBS_DEV_ID_57B7 0x0360
  72. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  73. #define IPR_SUBS_DEV_ID_57B4 0x033B
  74. #define IPR_SUBS_DEV_ID_57B2 0x035F
  75. #define IPR_SUBS_DEV_ID_57C6 0x0357
  76. #define IPR_SUBS_DEV_ID_57B5 0x033C
  77. #define IPR_SUBS_DEV_ID_57CE 0x035E
  78. #define IPR_SUBS_DEV_ID_57B1 0x0355
  79. #define IPR_SUBS_DEV_ID_574D 0x0356
  80. #define IPR_SUBS_DEV_ID_575D 0x035D
  81. #define IPR_NAME "ipr"
  82. /*
  83. * Return codes
  84. */
  85. #define IPR_RC_JOB_CONTINUE 1
  86. #define IPR_RC_JOB_RETURN 2
  87. /*
  88. * IOASCs
  89. */
  90. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  91. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  92. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  93. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  94. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  95. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  96. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  97. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  98. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  99. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  100. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  101. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  102. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  103. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  104. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  105. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  106. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  107. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  108. /* Driver data flags */
  109. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  110. #define IPR_USE_PCI_WARM_RESET 0x00000002
  111. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  112. #define IPR_NUM_LOG_HCAMS 2
  113. #define IPR_NUM_CFG_CHG_HCAMS 2
  114. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  115. #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
  116. #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
  117. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  118. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  119. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  120. #define IPR_VSET_BUS 0xff
  121. #define IPR_IOA_BUS 0xff
  122. #define IPR_IOA_TARGET 0xff
  123. #define IPR_IOA_LUN 0xff
  124. #define IPR_MAX_NUM_BUSES 16
  125. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  126. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  127. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  128. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  129. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
  130. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  131. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  132. IPR_NUM_INTERNAL_CMD_BLKS)
  133. #define IPR_MAX_PHYSICAL_DEVS 192
  134. #define IPR_DEFAULT_SIS64_DEVS 1024
  135. #define IPR_MAX_SIS64_DEVS 4096
  136. #define IPR_MAX_SGLIST 64
  137. #define IPR_IOA_MAX_SECTORS 32767
  138. #define IPR_VSET_MAX_SECTORS 512
  139. #define IPR_MAX_CDB_LEN 16
  140. #define IPR_MAX_HRRQ_RETRIES 3
  141. #define IPR_DEFAULT_BUS_WIDTH 16
  142. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  143. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  144. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  145. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  146. #define IPR_IOA_RES_HANDLE 0xffffffff
  147. #define IPR_INVALID_RES_HANDLE 0
  148. #define IPR_IOA_RES_ADDR 0x00ffffff
  149. /*
  150. * Adapter Commands
  151. */
  152. #define IPR_QUERY_RSRC_STATE 0xC2
  153. #define IPR_RESET_DEVICE 0xC3
  154. #define IPR_RESET_TYPE_SELECT 0x80
  155. #define IPR_LUN_RESET 0x40
  156. #define IPR_TARGET_RESET 0x20
  157. #define IPR_BUS_RESET 0x10
  158. #define IPR_ATA_PHY_RESET 0x80
  159. #define IPR_ID_HOST_RR_Q 0xC4
  160. #define IPR_QUERY_IOA_CONFIG 0xC5
  161. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  162. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  163. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  164. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  165. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  166. #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
  167. #define IPR_IOA_SHUTDOWN 0xF7
  168. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  169. /*
  170. * Timeouts
  171. */
  172. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  173. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  174. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  175. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  176. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  177. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  178. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  179. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  180. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  181. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  182. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  183. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  184. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  185. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  186. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  187. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  188. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  189. #define IPR_DUMP_TIMEOUT (15 * HZ)
  190. /*
  191. * SCSI Literals
  192. */
  193. #define IPR_VENDOR_ID_LEN 8
  194. #define IPR_PROD_ID_LEN 16
  195. #define IPR_SERIAL_NUM_LEN 8
  196. /*
  197. * Hardware literals
  198. */
  199. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  200. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  201. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  202. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  203. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  204. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  205. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  206. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  207. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  208. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  209. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  210. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  211. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  212. #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
  213. #define IPR_DOORBELL 0x82800000
  214. #define IPR_RUNTIME_RESET 0x40000000
  215. #define IPR_IPL_INIT_MIN_STAGE_TIME 5
  216. #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
  217. #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
  218. #define IPR_IPL_INIT_STAGE_MASK 0xff000000
  219. #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
  220. #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
  221. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  222. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  223. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  224. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  225. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  226. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  227. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  228. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  229. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  230. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  231. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  232. #define IPR_PCII_ERROR_INTERRUPTS \
  233. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  234. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  235. #define IPR_PCII_OPER_INTERRUPTS \
  236. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  237. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  238. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  239. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  240. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  241. /*
  242. * Dump literals
  243. */
  244. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  245. #define IPR_NUM_SDT_ENTRIES 511
  246. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  247. /*
  248. * Misc literals
  249. */
  250. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  251. /*
  252. * Adapter interface types
  253. */
  254. struct ipr_res_addr {
  255. u8 reserved;
  256. u8 bus;
  257. u8 target;
  258. u8 lun;
  259. #define IPR_GET_PHYS_LOC(res_addr) \
  260. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  261. }__attribute__((packed, aligned (4)));
  262. struct ipr_std_inq_vpids {
  263. u8 vendor_id[IPR_VENDOR_ID_LEN];
  264. u8 product_id[IPR_PROD_ID_LEN];
  265. }__attribute__((packed));
  266. struct ipr_vpd {
  267. struct ipr_std_inq_vpids vpids;
  268. u8 sn[IPR_SERIAL_NUM_LEN];
  269. }__attribute__((packed));
  270. struct ipr_ext_vpd {
  271. struct ipr_vpd vpd;
  272. __be32 wwid[2];
  273. }__attribute__((packed));
  274. struct ipr_std_inq_data {
  275. u8 peri_qual_dev_type;
  276. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  277. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  278. u8 removeable_medium_rsvd;
  279. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  280. #define IPR_IS_DASD_DEVICE(std_inq) \
  281. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  282. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  283. #define IPR_IS_SES_DEVICE(std_inq) \
  284. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  285. u8 version;
  286. u8 aen_naca_fmt;
  287. u8 additional_len;
  288. u8 sccs_rsvd;
  289. u8 bq_enc_multi;
  290. u8 sync_cmdq_flags;
  291. struct ipr_std_inq_vpids vpids;
  292. u8 ros_rsvd_ram_rsvd[4];
  293. u8 serial_num[IPR_SERIAL_NUM_LEN];
  294. }__attribute__ ((packed));
  295. #define IPR_RES_TYPE_AF_DASD 0x00
  296. #define IPR_RES_TYPE_GENERIC_SCSI 0x01
  297. #define IPR_RES_TYPE_VOLUME_SET 0x02
  298. #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
  299. #define IPR_RES_TYPE_GENERIC_ATA 0x04
  300. #define IPR_RES_TYPE_ARRAY 0x05
  301. #define IPR_RES_TYPE_IOAFP 0xff
  302. struct ipr_config_table_entry {
  303. u8 proto;
  304. #define IPR_PROTO_SATA 0x02
  305. #define IPR_PROTO_SATA_ATAPI 0x03
  306. #define IPR_PROTO_SAS_STP 0x06
  307. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  308. u8 array_id;
  309. u8 flags;
  310. #define IPR_IS_IOA_RESOURCE 0x80
  311. u8 rsvd_subtype;
  312. #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
  313. #define IPR_QUEUE_FROZEN_MODEL 0
  314. #define IPR_QUEUE_NACA_MODEL 1
  315. struct ipr_res_addr res_addr;
  316. __be32 res_handle;
  317. __be32 reserved4[2];
  318. struct ipr_std_inq_data std_inq_data;
  319. }__attribute__ ((packed, aligned (4)));
  320. struct ipr_config_table_entry64 {
  321. u8 res_type;
  322. u8 proto;
  323. u8 vset_num;
  324. u8 array_id;
  325. __be16 flags;
  326. __be16 res_flags;
  327. #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
  328. __be32 res_handle;
  329. u8 dev_id_type;
  330. u8 reserved[3];
  331. __be64 dev_id;
  332. __be64 lun;
  333. __be64 lun_wwn[2];
  334. #define IPR_MAX_RES_PATH_LENGTH 24
  335. __be64 res_path;
  336. struct ipr_std_inq_data std_inq_data;
  337. u8 reserved2[4];
  338. __be64 reserved3[2]; // description text
  339. u8 reserved4[8];
  340. }__attribute__ ((packed, aligned (8)));
  341. struct ipr_config_table_hdr {
  342. u8 num_entries;
  343. u8 flags;
  344. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  345. __be16 reserved;
  346. }__attribute__((packed, aligned (4)));
  347. struct ipr_config_table_hdr64 {
  348. __be16 num_entries;
  349. __be16 reserved;
  350. u8 flags;
  351. u8 reserved2[11];
  352. }__attribute__((packed, aligned (4)));
  353. struct ipr_config_table {
  354. struct ipr_config_table_hdr hdr;
  355. struct ipr_config_table_entry dev[0];
  356. }__attribute__((packed, aligned (4)));
  357. struct ipr_config_table64 {
  358. struct ipr_config_table_hdr64 hdr64;
  359. struct ipr_config_table_entry64 dev[0];
  360. }__attribute__((packed, aligned (8)));
  361. struct ipr_config_table_entry_wrapper {
  362. union {
  363. struct ipr_config_table_entry *cfgte;
  364. struct ipr_config_table_entry64 *cfgte64;
  365. } u;
  366. };
  367. struct ipr_hostrcb_cfg_ch_not {
  368. union {
  369. struct ipr_config_table_entry cfgte;
  370. struct ipr_config_table_entry64 cfgte64;
  371. } u;
  372. u8 reserved[936];
  373. }__attribute__((packed, aligned (4)));
  374. struct ipr_supported_device {
  375. __be16 data_length;
  376. u8 reserved;
  377. u8 num_records;
  378. struct ipr_std_inq_vpids vpids;
  379. u8 reserved2[16];
  380. }__attribute__((packed, aligned (4)));
  381. /* Command packet structure */
  382. struct ipr_cmd_pkt {
  383. __be16 reserved; /* Reserved by IOA */
  384. u8 request_type;
  385. #define IPR_RQTYPE_SCSICDB 0x00
  386. #define IPR_RQTYPE_IOACMD 0x01
  387. #define IPR_RQTYPE_HCAM 0x02
  388. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  389. u8 reserved2;
  390. u8 flags_hi;
  391. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  392. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  393. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  394. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  395. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  396. u8 flags_lo;
  397. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  398. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  399. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  400. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  401. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  402. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  403. #define IPR_FLAGS_LO_ACA_TASK 0x08
  404. u8 cdb[16];
  405. __be16 timeout;
  406. }__attribute__ ((packed, aligned(4)));
  407. struct ipr_ioarcb_ata_regs { /* 22 bytes */
  408. u8 flags;
  409. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  410. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  411. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  412. u8 reserved[3];
  413. __be16 data;
  414. u8 feature;
  415. u8 nsect;
  416. u8 lbal;
  417. u8 lbam;
  418. u8 lbah;
  419. u8 device;
  420. u8 command;
  421. u8 reserved2[3];
  422. u8 hob_feature;
  423. u8 hob_nsect;
  424. u8 hob_lbal;
  425. u8 hob_lbam;
  426. u8 hob_lbah;
  427. u8 ctl;
  428. }__attribute__ ((packed, aligned(4)));
  429. struct ipr_ioadl_desc {
  430. __be32 flags_and_data_len;
  431. #define IPR_IOADL_FLAGS_MASK 0xff000000
  432. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  433. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  434. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  435. #define IPR_IOADL_FLAGS_READ 0x48000000
  436. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  437. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  438. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  439. #define IPR_IOADL_FLAGS_LAST 0x01000000
  440. __be32 address;
  441. }__attribute__((packed, aligned (8)));
  442. struct ipr_ioadl64_desc {
  443. __be32 flags;
  444. __be32 data_len;
  445. __be64 address;
  446. }__attribute__((packed, aligned (16)));
  447. struct ipr_ata64_ioadl {
  448. struct ipr_ioarcb_ata_regs regs;
  449. u16 reserved[5];
  450. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  451. }__attribute__((packed, aligned (16)));
  452. struct ipr_ioarcb_add_data {
  453. union {
  454. struct ipr_ioarcb_ata_regs regs;
  455. struct ipr_ioadl_desc ioadl[5];
  456. __be32 add_cmd_parms[10];
  457. } u;
  458. }__attribute__ ((packed, aligned (4)));
  459. struct ipr_ioarcb_sis64_add_addr_ecb {
  460. __be64 ioasa_host_pci_addr;
  461. __be64 data_ioadl_addr;
  462. __be64 reserved;
  463. __be32 ext_control_buf[4];
  464. }__attribute__((packed, aligned (8)));
  465. /* IOA Request Control Block 128 bytes */
  466. struct ipr_ioarcb {
  467. union {
  468. __be32 ioarcb_host_pci_addr;
  469. __be64 ioarcb_host_pci_addr64;
  470. } a;
  471. __be32 res_handle;
  472. __be32 host_response_handle;
  473. __be32 reserved1;
  474. __be32 reserved2;
  475. __be32 reserved3;
  476. __be32 data_transfer_length;
  477. __be32 read_data_transfer_length;
  478. __be32 write_ioadl_addr;
  479. __be32 ioadl_len;
  480. __be32 read_ioadl_addr;
  481. __be32 read_ioadl_len;
  482. __be32 ioasa_host_pci_addr;
  483. __be16 ioasa_len;
  484. __be16 reserved4;
  485. struct ipr_cmd_pkt cmd_pkt;
  486. __be16 add_cmd_parms_offset;
  487. __be16 add_cmd_parms_len;
  488. union {
  489. struct ipr_ioarcb_add_data add_data;
  490. struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
  491. } u;
  492. }__attribute__((packed, aligned (4)));
  493. struct ipr_ioasa_vset {
  494. __be32 failing_lba_hi;
  495. __be32 failing_lba_lo;
  496. __be32 reserved;
  497. }__attribute__((packed, aligned (4)));
  498. struct ipr_ioasa_af_dasd {
  499. __be32 failing_lba;
  500. __be32 reserved[2];
  501. }__attribute__((packed, aligned (4)));
  502. struct ipr_ioasa_gpdd {
  503. u8 end_state;
  504. u8 bus_phase;
  505. __be16 reserved;
  506. __be32 ioa_data[2];
  507. }__attribute__((packed, aligned (4)));
  508. struct ipr_ioasa_gata {
  509. u8 error;
  510. u8 nsect; /* Interrupt reason */
  511. u8 lbal;
  512. u8 lbam;
  513. u8 lbah;
  514. u8 device;
  515. u8 status;
  516. u8 alt_status; /* ATA CTL */
  517. u8 hob_nsect;
  518. u8 hob_lbal;
  519. u8 hob_lbam;
  520. u8 hob_lbah;
  521. }__attribute__((packed, aligned (4)));
  522. struct ipr_auto_sense {
  523. __be16 auto_sense_len;
  524. __be16 ioa_data_len;
  525. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  526. };
  527. struct ipr_ioasa {
  528. __be32 ioasc;
  529. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  530. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  531. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  532. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  533. __be16 ret_stat_len; /* Length of the returned IOASA */
  534. __be16 avail_stat_len; /* Total Length of status available. */
  535. __be32 residual_data_len; /* number of bytes in the host data */
  536. /* buffers that were not used by the IOARCB command. */
  537. __be32 ilid;
  538. #define IPR_NO_ILID 0
  539. #define IPR_DRIVER_ILID 0xffffffff
  540. __be32 fd_ioasc;
  541. __be32 fd_phys_locator;
  542. __be32 fd_res_handle;
  543. __be32 ioasc_specific; /* status code specific field */
  544. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  545. #define IPR_AUTOSENSE_VALID 0x40000000
  546. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  547. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  548. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  549. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  550. union {
  551. struct ipr_ioasa_vset vset;
  552. struct ipr_ioasa_af_dasd dasd;
  553. struct ipr_ioasa_gpdd gpdd;
  554. struct ipr_ioasa_gata gata;
  555. } u;
  556. struct ipr_auto_sense auto_sense;
  557. }__attribute__((packed, aligned (4)));
  558. struct ipr_mode_parm_hdr {
  559. u8 length;
  560. u8 medium_type;
  561. u8 device_spec_parms;
  562. u8 block_desc_len;
  563. }__attribute__((packed));
  564. struct ipr_mode_pages {
  565. struct ipr_mode_parm_hdr hdr;
  566. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  567. }__attribute__((packed));
  568. struct ipr_mode_page_hdr {
  569. u8 ps_page_code;
  570. #define IPR_MODE_PAGE_PS 0x80
  571. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  572. u8 page_length;
  573. }__attribute__ ((packed));
  574. struct ipr_dev_bus_entry {
  575. struct ipr_res_addr res_addr;
  576. u8 flags;
  577. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  578. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  579. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  580. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  581. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  582. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  583. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  584. u8 scsi_id;
  585. u8 bus_width;
  586. u8 extended_reset_delay;
  587. #define IPR_EXTENDED_RESET_DELAY 7
  588. __be32 max_xfer_rate;
  589. u8 spinup_delay;
  590. u8 reserved3;
  591. __be16 reserved4;
  592. }__attribute__((packed, aligned (4)));
  593. struct ipr_mode_page28 {
  594. struct ipr_mode_page_hdr hdr;
  595. u8 num_entries;
  596. u8 entry_length;
  597. struct ipr_dev_bus_entry bus[0];
  598. }__attribute__((packed));
  599. struct ipr_mode_page24 {
  600. struct ipr_mode_page_hdr hdr;
  601. u8 flags;
  602. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  603. }__attribute__((packed));
  604. struct ipr_ioa_vpd {
  605. struct ipr_std_inq_data std_inq_data;
  606. u8 ascii_part_num[12];
  607. u8 reserved[40];
  608. u8 ascii_plant_code[4];
  609. }__attribute__((packed));
  610. struct ipr_inquiry_page3 {
  611. u8 peri_qual_dev_type;
  612. u8 page_code;
  613. u8 reserved1;
  614. u8 page_length;
  615. u8 ascii_len;
  616. u8 reserved2[3];
  617. u8 load_id[4];
  618. u8 major_release;
  619. u8 card_type;
  620. u8 minor_release[2];
  621. u8 ptf_number[4];
  622. u8 patch_number[4];
  623. }__attribute__((packed));
  624. struct ipr_inquiry_cap {
  625. u8 peri_qual_dev_type;
  626. u8 page_code;
  627. u8 reserved1;
  628. u8 page_length;
  629. u8 ascii_len;
  630. u8 reserved2;
  631. u8 sis_version[2];
  632. u8 cap;
  633. #define IPR_CAP_DUAL_IOA_RAID 0x80
  634. u8 reserved3[15];
  635. }__attribute__((packed));
  636. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  637. struct ipr_inquiry_page0 {
  638. u8 peri_qual_dev_type;
  639. u8 page_code;
  640. u8 reserved1;
  641. u8 len;
  642. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  643. }__attribute__((packed));
  644. struct ipr_hostrcb_device_data_entry {
  645. struct ipr_vpd vpd;
  646. struct ipr_res_addr dev_res_addr;
  647. struct ipr_vpd new_vpd;
  648. struct ipr_vpd ioa_last_with_dev_vpd;
  649. struct ipr_vpd cfc_last_with_dev_vpd;
  650. __be32 ioa_data[5];
  651. }__attribute__((packed, aligned (4)));
  652. struct ipr_hostrcb_device_data_entry_enhanced {
  653. struct ipr_ext_vpd vpd;
  654. u8 ccin[4];
  655. struct ipr_res_addr dev_res_addr;
  656. struct ipr_ext_vpd new_vpd;
  657. u8 new_ccin[4];
  658. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  659. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  660. }__attribute__((packed, aligned (4)));
  661. struct ipr_hostrcb64_device_data_entry_enhanced {
  662. struct ipr_ext_vpd vpd;
  663. u8 ccin[4];
  664. u8 res_path[8];
  665. struct ipr_ext_vpd new_vpd;
  666. u8 new_ccin[4];
  667. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  668. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  669. }__attribute__((packed, aligned (4)));
  670. struct ipr_hostrcb_array_data_entry {
  671. struct ipr_vpd vpd;
  672. struct ipr_res_addr expected_dev_res_addr;
  673. struct ipr_res_addr dev_res_addr;
  674. }__attribute__((packed, aligned (4)));
  675. struct ipr_hostrcb64_array_data_entry {
  676. struct ipr_ext_vpd vpd;
  677. u8 ccin[4];
  678. u8 expected_res_path[8];
  679. u8 res_path[8];
  680. }__attribute__((packed, aligned (4)));
  681. struct ipr_hostrcb_array_data_entry_enhanced {
  682. struct ipr_ext_vpd vpd;
  683. u8 ccin[4];
  684. struct ipr_res_addr expected_dev_res_addr;
  685. struct ipr_res_addr dev_res_addr;
  686. }__attribute__((packed, aligned (4)));
  687. struct ipr_hostrcb_type_ff_error {
  688. __be32 ioa_data[502];
  689. }__attribute__((packed, aligned (4)));
  690. struct ipr_hostrcb_type_01_error {
  691. __be32 seek_counter;
  692. __be32 read_counter;
  693. u8 sense_data[32];
  694. __be32 ioa_data[236];
  695. }__attribute__((packed, aligned (4)));
  696. struct ipr_hostrcb_type_02_error {
  697. struct ipr_vpd ioa_vpd;
  698. struct ipr_vpd cfc_vpd;
  699. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  700. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  701. __be32 ioa_data[3];
  702. }__attribute__((packed, aligned (4)));
  703. struct ipr_hostrcb_type_12_error {
  704. struct ipr_ext_vpd ioa_vpd;
  705. struct ipr_ext_vpd cfc_vpd;
  706. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  707. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  708. __be32 ioa_data[3];
  709. }__attribute__((packed, aligned (4)));
  710. struct ipr_hostrcb_type_03_error {
  711. struct ipr_vpd ioa_vpd;
  712. struct ipr_vpd cfc_vpd;
  713. __be32 errors_detected;
  714. __be32 errors_logged;
  715. u8 ioa_data[12];
  716. struct ipr_hostrcb_device_data_entry dev[3];
  717. }__attribute__((packed, aligned (4)));
  718. struct ipr_hostrcb_type_13_error {
  719. struct ipr_ext_vpd ioa_vpd;
  720. struct ipr_ext_vpd cfc_vpd;
  721. __be32 errors_detected;
  722. __be32 errors_logged;
  723. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  724. }__attribute__((packed, aligned (4)));
  725. struct ipr_hostrcb_type_23_error {
  726. struct ipr_ext_vpd ioa_vpd;
  727. struct ipr_ext_vpd cfc_vpd;
  728. __be32 errors_detected;
  729. __be32 errors_logged;
  730. struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
  731. }__attribute__((packed, aligned (4)));
  732. struct ipr_hostrcb_type_04_error {
  733. struct ipr_vpd ioa_vpd;
  734. struct ipr_vpd cfc_vpd;
  735. u8 ioa_data[12];
  736. struct ipr_hostrcb_array_data_entry array_member[10];
  737. __be32 exposed_mode_adn;
  738. __be32 array_id;
  739. struct ipr_vpd incomp_dev_vpd;
  740. __be32 ioa_data2;
  741. struct ipr_hostrcb_array_data_entry array_member2[8];
  742. struct ipr_res_addr last_func_vset_res_addr;
  743. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  744. u8 protection_level[8];
  745. }__attribute__((packed, aligned (4)));
  746. struct ipr_hostrcb_type_14_error {
  747. struct ipr_ext_vpd ioa_vpd;
  748. struct ipr_ext_vpd cfc_vpd;
  749. __be32 exposed_mode_adn;
  750. __be32 array_id;
  751. struct ipr_res_addr last_func_vset_res_addr;
  752. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  753. u8 protection_level[8];
  754. __be32 num_entries;
  755. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  756. }__attribute__((packed, aligned (4)));
  757. struct ipr_hostrcb_type_24_error {
  758. struct ipr_ext_vpd ioa_vpd;
  759. struct ipr_ext_vpd cfc_vpd;
  760. u8 reserved[2];
  761. u8 exposed_mode_adn;
  762. #define IPR_INVALID_ARRAY_DEV_NUM 0xff
  763. u8 array_id;
  764. u8 last_res_path[8];
  765. u8 protection_level[8];
  766. struct ipr_ext_vpd array_vpd;
  767. u8 description[16];
  768. u8 reserved2[3];
  769. u8 num_entries;
  770. struct ipr_hostrcb64_array_data_entry array_member[32];
  771. }__attribute__((packed, aligned (4)));
  772. struct ipr_hostrcb_type_07_error {
  773. u8 failure_reason[64];
  774. struct ipr_vpd vpd;
  775. u32 data[222];
  776. }__attribute__((packed, aligned (4)));
  777. struct ipr_hostrcb_type_17_error {
  778. u8 failure_reason[64];
  779. struct ipr_ext_vpd vpd;
  780. u32 data[476];
  781. }__attribute__((packed, aligned (4)));
  782. struct ipr_hostrcb_config_element {
  783. u8 type_status;
  784. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  785. #define IPR_PATH_CFG_NOT_EXIST 0x00
  786. #define IPR_PATH_CFG_IOA_PORT 0x10
  787. #define IPR_PATH_CFG_EXP_PORT 0x20
  788. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  789. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  790. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  791. #define IPR_PATH_CFG_NO_PROB 0x00
  792. #define IPR_PATH_CFG_DEGRADED 0x01
  793. #define IPR_PATH_CFG_FAILED 0x02
  794. #define IPR_PATH_CFG_SUSPECT 0x03
  795. #define IPR_PATH_NOT_DETECTED 0x04
  796. #define IPR_PATH_INCORRECT_CONN 0x05
  797. u8 cascaded_expander;
  798. u8 phy;
  799. u8 link_rate;
  800. #define IPR_PHY_LINK_RATE_MASK 0x0F
  801. __be32 wwid[2];
  802. }__attribute__((packed, aligned (4)));
  803. struct ipr_hostrcb64_config_element {
  804. __be16 length;
  805. u8 descriptor_id;
  806. #define IPR_DESCRIPTOR_MASK 0xC0
  807. #define IPR_DESCRIPTOR_SIS64 0x00
  808. u8 reserved;
  809. u8 type_status;
  810. u8 reserved2[2];
  811. u8 link_rate;
  812. u8 res_path[8];
  813. __be32 wwid[2];
  814. }__attribute__((packed, aligned (8)));
  815. struct ipr_hostrcb_fabric_desc {
  816. __be16 length;
  817. u8 ioa_port;
  818. u8 cascaded_expander;
  819. u8 phy;
  820. u8 path_state;
  821. #define IPR_PATH_ACTIVE_MASK 0xC0
  822. #define IPR_PATH_NO_INFO 0x00
  823. #define IPR_PATH_ACTIVE 0x40
  824. #define IPR_PATH_NOT_ACTIVE 0x80
  825. #define IPR_PATH_STATE_MASK 0x0F
  826. #define IPR_PATH_STATE_NO_INFO 0x00
  827. #define IPR_PATH_HEALTHY 0x01
  828. #define IPR_PATH_DEGRADED 0x02
  829. #define IPR_PATH_FAILED 0x03
  830. __be16 num_entries;
  831. struct ipr_hostrcb_config_element elem[1];
  832. }__attribute__((packed, aligned (4)));
  833. struct ipr_hostrcb64_fabric_desc {
  834. __be16 length;
  835. u8 descriptor_id;
  836. u8 reserved;
  837. u8 path_state;
  838. u8 reserved2[2];
  839. u8 res_path[8];
  840. u8 reserved3[6];
  841. __be16 num_entries;
  842. struct ipr_hostrcb64_config_element elem[1];
  843. }__attribute__((packed, aligned (8)));
  844. #define for_each_fabric_cfg(fabric, cfg) \
  845. for (cfg = (fabric)->elem; \
  846. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  847. cfg++)
  848. struct ipr_hostrcb_type_20_error {
  849. u8 failure_reason[64];
  850. u8 reserved[3];
  851. u8 num_entries;
  852. struct ipr_hostrcb_fabric_desc desc[1];
  853. }__attribute__((packed, aligned (4)));
  854. struct ipr_hostrcb_type_30_error {
  855. u8 failure_reason[64];
  856. u8 reserved[3];
  857. u8 num_entries;
  858. struct ipr_hostrcb64_fabric_desc desc[1];
  859. }__attribute__((packed, aligned (4)));
  860. struct ipr_hostrcb_error {
  861. __be32 fd_ioasc;
  862. struct ipr_res_addr fd_res_addr;
  863. __be32 fd_res_handle;
  864. __be32 prc;
  865. union {
  866. struct ipr_hostrcb_type_ff_error type_ff_error;
  867. struct ipr_hostrcb_type_01_error type_01_error;
  868. struct ipr_hostrcb_type_02_error type_02_error;
  869. struct ipr_hostrcb_type_03_error type_03_error;
  870. struct ipr_hostrcb_type_04_error type_04_error;
  871. struct ipr_hostrcb_type_07_error type_07_error;
  872. struct ipr_hostrcb_type_12_error type_12_error;
  873. struct ipr_hostrcb_type_13_error type_13_error;
  874. struct ipr_hostrcb_type_14_error type_14_error;
  875. struct ipr_hostrcb_type_17_error type_17_error;
  876. struct ipr_hostrcb_type_20_error type_20_error;
  877. } u;
  878. }__attribute__((packed, aligned (4)));
  879. struct ipr_hostrcb64_error {
  880. __be32 fd_ioasc;
  881. __be32 ioa_fw_level;
  882. __be32 fd_res_handle;
  883. __be32 prc;
  884. __be64 fd_dev_id;
  885. __be64 fd_lun;
  886. u8 fd_res_path[8];
  887. __be64 time_stamp;
  888. u8 reserved[2];
  889. union {
  890. struct ipr_hostrcb_type_ff_error type_ff_error;
  891. struct ipr_hostrcb_type_12_error type_12_error;
  892. struct ipr_hostrcb_type_17_error type_17_error;
  893. struct ipr_hostrcb_type_23_error type_23_error;
  894. struct ipr_hostrcb_type_24_error type_24_error;
  895. struct ipr_hostrcb_type_30_error type_30_error;
  896. } u;
  897. }__attribute__((packed, aligned (8)));
  898. struct ipr_hostrcb_raw {
  899. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  900. }__attribute__((packed, aligned (4)));
  901. struct ipr_hcam {
  902. u8 op_code;
  903. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  904. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  905. u8 notify_type;
  906. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  907. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  908. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  909. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  910. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  911. u8 notifications_lost;
  912. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  913. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  914. u8 flags;
  915. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  916. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  917. u8 overlay_id;
  918. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  919. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  920. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  921. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  922. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  923. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  924. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  925. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  926. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  927. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  928. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  929. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  930. #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
  931. #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
  932. #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
  933. #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
  934. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  935. u8 reserved1[3];
  936. __be32 ilid;
  937. __be32 time_since_last_ioa_reset;
  938. __be32 reserved2;
  939. __be32 length;
  940. union {
  941. struct ipr_hostrcb_error error;
  942. struct ipr_hostrcb64_error error64;
  943. struct ipr_hostrcb_cfg_ch_not ccn;
  944. struct ipr_hostrcb_raw raw;
  945. } u;
  946. }__attribute__((packed, aligned (4)));
  947. struct ipr_hostrcb {
  948. struct ipr_hcam hcam;
  949. dma_addr_t hostrcb_dma;
  950. struct list_head queue;
  951. struct ipr_ioa_cfg *ioa_cfg;
  952. char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
  953. };
  954. /* IPR smart dump table structures */
  955. struct ipr_sdt_entry {
  956. __be32 start_token;
  957. __be32 end_token;
  958. u8 reserved[4];
  959. u8 flags;
  960. #define IPR_SDT_ENDIAN 0x80
  961. #define IPR_SDT_VALID_ENTRY 0x20
  962. u8 resv;
  963. __be16 priority;
  964. }__attribute__((packed, aligned (4)));
  965. struct ipr_sdt_header {
  966. __be32 state;
  967. __be32 num_entries;
  968. __be32 num_entries_used;
  969. __be32 dump_size;
  970. }__attribute__((packed, aligned (4)));
  971. struct ipr_sdt {
  972. struct ipr_sdt_header hdr;
  973. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  974. }__attribute__((packed, aligned (4)));
  975. struct ipr_uc_sdt {
  976. struct ipr_sdt_header hdr;
  977. struct ipr_sdt_entry entry[1];
  978. }__attribute__((packed, aligned (4)));
  979. /*
  980. * Driver types
  981. */
  982. struct ipr_bus_attributes {
  983. u8 bus;
  984. u8 qas_enabled;
  985. u8 bus_width;
  986. u8 reserved;
  987. u32 max_xfer_rate;
  988. };
  989. struct ipr_sata_port {
  990. struct ipr_ioa_cfg *ioa_cfg;
  991. struct ata_port *ap;
  992. struct ipr_resource_entry *res;
  993. struct ipr_ioasa_gata ioasa;
  994. };
  995. struct ipr_resource_entry {
  996. u8 needs_sync_complete:1;
  997. u8 in_erp:1;
  998. u8 add_to_ml:1;
  999. u8 del_from_ml:1;
  1000. u8 resetting_device:1;
  1001. u32 bus; /* AKA channel */
  1002. u32 target; /* AKA id */
  1003. u32 lun;
  1004. #define IPR_ARRAY_VIRTUAL_BUS 0x1
  1005. #define IPR_VSET_VIRTUAL_BUS 0x2
  1006. #define IPR_IOAFP_VIRTUAL_BUS 0x3
  1007. #define IPR_GET_RES_PHYS_LOC(res) \
  1008. (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
  1009. u8 ata_class;
  1010. u8 flags;
  1011. __be16 res_flags;
  1012. __be32 type;
  1013. u8 qmodel;
  1014. struct ipr_std_inq_data std_inq_data;
  1015. __be32 res_handle;
  1016. __be64 dev_id;
  1017. struct scsi_lun dev_lun;
  1018. u8 res_path[8];
  1019. struct ipr_ioa_cfg *ioa_cfg;
  1020. struct scsi_device *sdev;
  1021. struct ipr_sata_port *sata_port;
  1022. struct list_head queue;
  1023. }; /* struct ipr_resource_entry */
  1024. struct ipr_resource_hdr {
  1025. u16 num_entries;
  1026. u16 reserved;
  1027. };
  1028. struct ipr_misc_cbs {
  1029. struct ipr_ioa_vpd ioa_vpd;
  1030. struct ipr_inquiry_page0 page0_data;
  1031. struct ipr_inquiry_page3 page3_data;
  1032. struct ipr_inquiry_cap cap;
  1033. struct ipr_mode_pages mode_pages;
  1034. struct ipr_supported_device supp_dev;
  1035. };
  1036. struct ipr_interrupt_offsets {
  1037. unsigned long set_interrupt_mask_reg;
  1038. unsigned long clr_interrupt_mask_reg;
  1039. unsigned long clr_interrupt_mask_reg32;
  1040. unsigned long sense_interrupt_mask_reg;
  1041. unsigned long sense_interrupt_mask_reg32;
  1042. unsigned long clr_interrupt_reg;
  1043. unsigned long clr_interrupt_reg32;
  1044. unsigned long sense_interrupt_reg;
  1045. unsigned long sense_interrupt_reg32;
  1046. unsigned long ioarrin_reg;
  1047. unsigned long sense_uproc_interrupt_reg;
  1048. unsigned long sense_uproc_interrupt_reg32;
  1049. unsigned long set_uproc_interrupt_reg;
  1050. unsigned long set_uproc_interrupt_reg32;
  1051. unsigned long clr_uproc_interrupt_reg;
  1052. unsigned long clr_uproc_interrupt_reg32;
  1053. unsigned long init_feedback_reg;
  1054. unsigned long dump_addr_reg;
  1055. unsigned long dump_data_reg;
  1056. };
  1057. struct ipr_interrupts {
  1058. void __iomem *set_interrupt_mask_reg;
  1059. void __iomem *clr_interrupt_mask_reg;
  1060. void __iomem *clr_interrupt_mask_reg32;
  1061. void __iomem *sense_interrupt_mask_reg;
  1062. void __iomem *sense_interrupt_mask_reg32;
  1063. void __iomem *clr_interrupt_reg;
  1064. void __iomem *clr_interrupt_reg32;
  1065. void __iomem *sense_interrupt_reg;
  1066. void __iomem *sense_interrupt_reg32;
  1067. void __iomem *ioarrin_reg;
  1068. void __iomem *sense_uproc_interrupt_reg;
  1069. void __iomem *sense_uproc_interrupt_reg32;
  1070. void __iomem *set_uproc_interrupt_reg;
  1071. void __iomem *set_uproc_interrupt_reg32;
  1072. void __iomem *clr_uproc_interrupt_reg;
  1073. void __iomem *clr_uproc_interrupt_reg32;
  1074. void __iomem *init_feedback_reg;
  1075. void __iomem *dump_addr_reg;
  1076. void __iomem *dump_data_reg;
  1077. };
  1078. struct ipr_chip_cfg_t {
  1079. u32 mailbox;
  1080. u8 cache_line_size;
  1081. struct ipr_interrupt_offsets regs;
  1082. };
  1083. struct ipr_chip_t {
  1084. u16 vendor;
  1085. u16 device;
  1086. u16 intr_type;
  1087. #define IPR_USE_LSI 0x00
  1088. #define IPR_USE_MSI 0x01
  1089. u16 sis_type;
  1090. #define IPR_SIS32 0x00
  1091. #define IPR_SIS64 0x01
  1092. const struct ipr_chip_cfg_t *cfg;
  1093. };
  1094. enum ipr_shutdown_type {
  1095. IPR_SHUTDOWN_NORMAL = 0x00,
  1096. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  1097. IPR_SHUTDOWN_ABBREV = 0x80,
  1098. IPR_SHUTDOWN_NONE = 0x100
  1099. };
  1100. struct ipr_trace_entry {
  1101. u32 time;
  1102. u8 op_code;
  1103. u8 ata_op_code;
  1104. u8 type;
  1105. #define IPR_TRACE_START 0x00
  1106. #define IPR_TRACE_FINISH 0xff
  1107. u8 cmd_index;
  1108. __be32 res_handle;
  1109. union {
  1110. u32 ioasc;
  1111. u32 add_data;
  1112. u32 res_addr;
  1113. } u;
  1114. };
  1115. struct ipr_sglist {
  1116. u32 order;
  1117. u32 num_sg;
  1118. u32 num_dma_sg;
  1119. u32 buffer_len;
  1120. struct scatterlist scatterlist[1];
  1121. };
  1122. enum ipr_sdt_state {
  1123. INACTIVE,
  1124. WAIT_FOR_DUMP,
  1125. GET_DUMP,
  1126. ABORT_DUMP,
  1127. DUMP_OBTAINED
  1128. };
  1129. /* Per-controller data */
  1130. struct ipr_ioa_cfg {
  1131. char eye_catcher[8];
  1132. #define IPR_EYECATCHER "iprcfg"
  1133. struct list_head queue;
  1134. u8 allow_interrupts:1;
  1135. u8 in_reset_reload:1;
  1136. u8 in_ioa_bringdown:1;
  1137. u8 ioa_unit_checked:1;
  1138. u8 ioa_is_dead:1;
  1139. u8 dump_taken:1;
  1140. u8 allow_cmds:1;
  1141. u8 allow_ml_add_del:1;
  1142. u8 needs_hard_reset:1;
  1143. u8 dual_raid:1;
  1144. u8 needs_warm_reset:1;
  1145. u8 msi_received:1;
  1146. u8 sis64:1;
  1147. u8 revid;
  1148. /*
  1149. * Bitmaps for SIS64 generated target values
  1150. */
  1151. unsigned long *target_ids;
  1152. unsigned long *array_ids;
  1153. unsigned long *vset_ids;
  1154. u16 type; /* CCIN of the card */
  1155. u8 log_level;
  1156. #define IPR_MAX_LOG_LEVEL 4
  1157. #define IPR_DEFAULT_LOG_LEVEL 2
  1158. #define IPR_NUM_TRACE_INDEX_BITS 8
  1159. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  1160. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  1161. char trace_start[8];
  1162. #define IPR_TRACE_START_LABEL "trace"
  1163. struct ipr_trace_entry *trace;
  1164. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  1165. /*
  1166. * Queue for free command blocks
  1167. */
  1168. char ipr_free_label[8];
  1169. #define IPR_FREEQ_LABEL "free-q"
  1170. struct list_head free_q;
  1171. /*
  1172. * Queue for command blocks outstanding to the adapter
  1173. */
  1174. char ipr_pending_label[8];
  1175. #define IPR_PENDQ_LABEL "pend-q"
  1176. struct list_head pending_q;
  1177. char cfg_table_start[8];
  1178. #define IPR_CFG_TBL_START "cfg"
  1179. union {
  1180. struct ipr_config_table *cfg_table;
  1181. struct ipr_config_table64 *cfg_table64;
  1182. } u;
  1183. dma_addr_t cfg_table_dma;
  1184. u32 cfg_table_size;
  1185. u32 max_devs_supported;
  1186. char resource_table_label[8];
  1187. #define IPR_RES_TABLE_LABEL "res_tbl"
  1188. struct ipr_resource_entry *res_entries;
  1189. struct list_head free_res_q;
  1190. struct list_head used_res_q;
  1191. char ipr_hcam_label[8];
  1192. #define IPR_HCAM_LABEL "hcams"
  1193. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  1194. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  1195. struct list_head hostrcb_free_q;
  1196. struct list_head hostrcb_pending_q;
  1197. __be32 *host_rrq;
  1198. dma_addr_t host_rrq_dma;
  1199. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  1200. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  1201. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  1202. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  1203. volatile __be32 *hrrq_start;
  1204. volatile __be32 *hrrq_end;
  1205. volatile __be32 *hrrq_curr;
  1206. volatile u32 toggle_bit;
  1207. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  1208. unsigned int transop_timeout;
  1209. const struct ipr_chip_cfg_t *chip_cfg;
  1210. const struct ipr_chip_t *ipr_chip;
  1211. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  1212. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1213. void __iomem *ioa_mailbox;
  1214. struct ipr_interrupts regs;
  1215. u16 saved_pcix_cmd_reg;
  1216. u16 reset_retries;
  1217. u32 errors_logged;
  1218. u32 doorbell;
  1219. struct Scsi_Host *host;
  1220. struct pci_dev *pdev;
  1221. struct ipr_sglist *ucode_sglist;
  1222. u8 saved_mode_page_len;
  1223. struct work_struct work_q;
  1224. wait_queue_head_t reset_wait_q;
  1225. wait_queue_head_t msi_wait_q;
  1226. struct ipr_dump *dump;
  1227. enum ipr_sdt_state sdt_state;
  1228. struct ipr_misc_cbs *vpd_cbs;
  1229. dma_addr_t vpd_cbs_dma;
  1230. struct pci_pool *ipr_cmd_pool;
  1231. struct ipr_cmnd *reset_cmd;
  1232. int (*reset) (struct ipr_cmnd *);
  1233. struct ata_host ata_host;
  1234. char ipr_cmd_label[8];
  1235. #define IPR_CMD_LABEL "ipr_cmd"
  1236. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  1237. dma_addr_t ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  1238. }; /* struct ipr_ioa_cfg */
  1239. struct ipr_cmnd {
  1240. struct ipr_ioarcb ioarcb;
  1241. union {
  1242. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1243. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  1244. struct ipr_ata64_ioadl ata_ioadl;
  1245. } i;
  1246. struct ipr_ioasa ioasa;
  1247. struct list_head queue;
  1248. struct scsi_cmnd *scsi_cmd;
  1249. struct ata_queued_cmd *qc;
  1250. struct completion completion;
  1251. struct timer_list timer;
  1252. void (*done) (struct ipr_cmnd *);
  1253. int (*job_step) (struct ipr_cmnd *);
  1254. int (*job_step_failed) (struct ipr_cmnd *);
  1255. u16 cmd_index;
  1256. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1257. dma_addr_t sense_buffer_dma;
  1258. unsigned short dma_use_sg;
  1259. dma_addr_t dma_addr;
  1260. struct ipr_cmnd *sibling;
  1261. union {
  1262. enum ipr_shutdown_type shutdown_type;
  1263. struct ipr_hostrcb *hostrcb;
  1264. unsigned long time_left;
  1265. unsigned long scratch;
  1266. struct ipr_resource_entry *res;
  1267. struct scsi_device *sdev;
  1268. } u;
  1269. struct ipr_ioa_cfg *ioa_cfg;
  1270. };
  1271. struct ipr_ses_table_entry {
  1272. char product_id[17];
  1273. char compare_product_id_byte[17];
  1274. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1275. };
  1276. struct ipr_dump_header {
  1277. u32 eye_catcher;
  1278. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1279. u32 len;
  1280. u32 num_entries;
  1281. u32 first_entry_offset;
  1282. u32 status;
  1283. #define IPR_DUMP_STATUS_SUCCESS 0
  1284. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1285. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1286. u32 os;
  1287. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1288. u32 driver_name;
  1289. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1290. }__attribute__((packed, aligned (4)));
  1291. struct ipr_dump_entry_header {
  1292. u32 eye_catcher;
  1293. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1294. u32 len;
  1295. u32 num_elems;
  1296. u32 offset;
  1297. u32 data_type;
  1298. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1299. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1300. u32 id;
  1301. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1302. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1303. #define IPR_DUMP_TRACE_ID 0x54524143
  1304. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1305. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1306. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1307. #define IPR_DUMP_PEND_OPS 0x414F5053
  1308. u32 status;
  1309. }__attribute__((packed, aligned (4)));
  1310. struct ipr_dump_location_entry {
  1311. struct ipr_dump_entry_header hdr;
  1312. u8 location[20];
  1313. }__attribute__((packed));
  1314. struct ipr_dump_trace_entry {
  1315. struct ipr_dump_entry_header hdr;
  1316. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1317. }__attribute__((packed, aligned (4)));
  1318. struct ipr_dump_version_entry {
  1319. struct ipr_dump_entry_header hdr;
  1320. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1321. };
  1322. struct ipr_dump_ioa_type_entry {
  1323. struct ipr_dump_entry_header hdr;
  1324. u32 type;
  1325. u32 fw_version;
  1326. };
  1327. struct ipr_driver_dump {
  1328. struct ipr_dump_header hdr;
  1329. struct ipr_dump_version_entry version_entry;
  1330. struct ipr_dump_location_entry location_entry;
  1331. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1332. struct ipr_dump_trace_entry trace_entry;
  1333. }__attribute__((packed));
  1334. struct ipr_ioa_dump {
  1335. struct ipr_dump_entry_header hdr;
  1336. struct ipr_sdt sdt;
  1337. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  1338. u32 reserved;
  1339. u32 next_page_index;
  1340. u32 page_offset;
  1341. u32 format;
  1342. }__attribute__((packed, aligned (4)));
  1343. struct ipr_dump {
  1344. struct kref kref;
  1345. struct ipr_ioa_cfg *ioa_cfg;
  1346. struct ipr_driver_dump driver_dump;
  1347. struct ipr_ioa_dump ioa_dump;
  1348. };
  1349. struct ipr_error_table_t {
  1350. u32 ioasc;
  1351. int log_ioasa;
  1352. int log_hcam;
  1353. char *error;
  1354. };
  1355. struct ipr_software_inq_lid_info {
  1356. __be32 load_id;
  1357. __be32 timestamp[3];
  1358. }__attribute__((packed, aligned (4)));
  1359. struct ipr_ucode_image_header {
  1360. __be32 header_length;
  1361. __be32 lid_table_offset;
  1362. u8 major_release;
  1363. u8 card_type;
  1364. u8 minor_release[2];
  1365. u8 reserved[20];
  1366. char eyecatcher[16];
  1367. __be32 num_lids;
  1368. struct ipr_software_inq_lid_info lid[1];
  1369. }__attribute__((packed, aligned (4)));
  1370. /*
  1371. * Macros
  1372. */
  1373. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1374. #ifdef CONFIG_SCSI_IPR_TRACE
  1375. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1376. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1377. #else
  1378. #define ipr_create_trace_file(kobj, attr) 0
  1379. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1380. #endif
  1381. #ifdef CONFIG_SCSI_IPR_DUMP
  1382. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1383. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1384. #else
  1385. #define ipr_create_dump_file(kobj, attr) 0
  1386. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1387. #endif
  1388. /*
  1389. * Error logging macros
  1390. */
  1391. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1392. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1393. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1394. #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
  1395. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1396. bus, target, lun, ##__VA_ARGS__)
  1397. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1398. ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
  1399. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1400. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1401. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1402. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1403. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1404. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1405. { \
  1406. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1407. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1408. } else { \
  1409. ipr_err(fmt": %d:%d:%d:%d\n", \
  1410. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1411. (res).bus, (res).target, (res).lun); \
  1412. } \
  1413. }
  1414. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1415. { \
  1416. if (ipr_is_device(hostrcb)) { \
  1417. if ((hostrcb)->ioa_cfg->sis64) { \
  1418. printk(KERN_ERR IPR_NAME ": %s: " fmt, \
  1419. ipr_format_resource_path(&hostrcb->hcam.u.error64.fd_res_path[0], \
  1420. &hostrcb->rp_buffer[0]), \
  1421. __VA_ARGS__); \
  1422. } else { \
  1423. ipr_ra_err((hostrcb)->ioa_cfg, \
  1424. (hostrcb)->hcam.u.error.fd_res_addr, \
  1425. fmt, __VA_ARGS__); \
  1426. } \
  1427. } else { \
  1428. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
  1429. } \
  1430. }
  1431. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1432. __FILE__, __func__, __LINE__)
  1433. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1434. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1435. #define ipr_err_separator \
  1436. ipr_err("----------------------------------------------------------\n")
  1437. /*
  1438. * Inlines
  1439. */
  1440. /**
  1441. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1442. * @res: resource entry struct
  1443. *
  1444. * Return value:
  1445. * 1 if IOA / 0 if not IOA
  1446. **/
  1447. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1448. {
  1449. return res->type == IPR_RES_TYPE_IOAFP;
  1450. }
  1451. /**
  1452. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1453. * @res: resource entry struct
  1454. *
  1455. * Return value:
  1456. * 1 if AF DASD / 0 if not AF DASD
  1457. **/
  1458. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1459. {
  1460. return res->type == IPR_RES_TYPE_AF_DASD ||
  1461. res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
  1462. }
  1463. /**
  1464. * ipr_is_vset_device - Determine if a resource is a VSET
  1465. * @res: resource entry struct
  1466. *
  1467. * Return value:
  1468. * 1 if VSET / 0 if not VSET
  1469. **/
  1470. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1471. {
  1472. return res->type == IPR_RES_TYPE_VOLUME_SET;
  1473. }
  1474. /**
  1475. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1476. * @res: resource entry struct
  1477. *
  1478. * Return value:
  1479. * 1 if GSCSI / 0 if not GSCSI
  1480. **/
  1481. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1482. {
  1483. return res->type == IPR_RES_TYPE_GENERIC_SCSI;
  1484. }
  1485. /**
  1486. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1487. * @res: resource entry struct
  1488. *
  1489. * Return value:
  1490. * 1 if SCSI disk / 0 if not SCSI disk
  1491. **/
  1492. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1493. {
  1494. if (ipr_is_af_dasd_device(res) ||
  1495. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
  1496. return 1;
  1497. else
  1498. return 0;
  1499. }
  1500. /**
  1501. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1502. * @res: resource entry struct
  1503. *
  1504. * Return value:
  1505. * 1 if GATA / 0 if not GATA
  1506. **/
  1507. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1508. {
  1509. return res->type == IPR_RES_TYPE_GENERIC_ATA;
  1510. }
  1511. /**
  1512. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1513. * @res: resource entry struct
  1514. *
  1515. * Return value:
  1516. * 1 if NACA queueing model / 0 if not NACA queueing model
  1517. **/
  1518. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1519. {
  1520. if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
  1521. return 1;
  1522. return 0;
  1523. }
  1524. /**
  1525. * ipr_is_device - Determine if the hostrcb structure is related to a device
  1526. * @hostrcb: host resource control blocks struct
  1527. *
  1528. * Return value:
  1529. * 1 if AF / 0 if not AF
  1530. **/
  1531. static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
  1532. {
  1533. struct ipr_res_addr *res_addr;
  1534. u8 *res_path;
  1535. if (hostrcb->ioa_cfg->sis64) {
  1536. res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
  1537. if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
  1538. res_path[0] == 0x81) && res_path[2] != 0xFF)
  1539. return 1;
  1540. } else {
  1541. res_addr = &hostrcb->hcam.u.error.fd_res_addr;
  1542. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1543. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1544. return 1;
  1545. }
  1546. return 0;
  1547. }
  1548. /**
  1549. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1550. * @sdt_word: SDT address
  1551. *
  1552. * Return value:
  1553. * 1 if format 2 / 0 if not
  1554. **/
  1555. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1556. {
  1557. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1558. switch (bar_sel) {
  1559. case IPR_SDT_FMT2_BAR0_SEL:
  1560. case IPR_SDT_FMT2_BAR1_SEL:
  1561. case IPR_SDT_FMT2_BAR2_SEL:
  1562. case IPR_SDT_FMT2_BAR3_SEL:
  1563. case IPR_SDT_FMT2_BAR4_SEL:
  1564. case IPR_SDT_FMT2_BAR5_SEL:
  1565. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1566. return 1;
  1567. };
  1568. return 0;
  1569. }
  1570. #endif