hpsa.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * Disk Array driver for HP Smart Array SAS controllers
  3. * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; version 2 of the License.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  12. * NON INFRINGEMENT. See the GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * Questions/Comments/Bugfixes to iss_storagedev@hp.com
  19. *
  20. */
  21. #ifndef HPSA_H
  22. #define HPSA_H
  23. #include <scsi/scsicam.h>
  24. #define IO_OK 0
  25. #define IO_ERROR 1
  26. struct ctlr_info;
  27. struct access_method {
  28. void (*submit_command)(struct ctlr_info *h,
  29. struct CommandList *c);
  30. void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
  31. unsigned long (*fifo_full)(struct ctlr_info *h);
  32. bool (*intr_pending)(struct ctlr_info *h);
  33. unsigned long (*command_completed)(struct ctlr_info *h);
  34. };
  35. struct hpsa_scsi_dev_t {
  36. int devtype;
  37. int bus, target, lun; /* as presented to the OS */
  38. unsigned char scsi3addr[8]; /* as presented to the HW */
  39. #define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
  40. unsigned char device_id[16]; /* from inquiry pg. 0x83 */
  41. unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
  42. unsigned char model[16]; /* bytes 16-31 of inquiry data */
  43. unsigned char revision[4]; /* bytes 32-35 of inquiry data */
  44. unsigned char raid_level; /* from inquiry page 0xC1 */
  45. };
  46. struct ctlr_info {
  47. int ctlr;
  48. char devname[8];
  49. char *product_name;
  50. char firm_ver[4]; /* Firmware version */
  51. struct pci_dev *pdev;
  52. u32 board_id;
  53. void __iomem *vaddr;
  54. unsigned long paddr;
  55. int nr_cmds; /* Number of commands allowed on this controller */
  56. struct CfgTable __iomem *cfgtable;
  57. int max_sg_entries;
  58. int interrupts_enabled;
  59. int major;
  60. int max_commands;
  61. int commands_outstanding;
  62. int max_outstanding; /* Debug */
  63. int usage_count; /* number of opens all all minor devices */
  64. # define PERF_MODE_INT 0
  65. # define DOORBELL_INT 1
  66. # define SIMPLE_MODE_INT 2
  67. # define MEMQ_MODE_INT 3
  68. unsigned int intr[4];
  69. unsigned int msix_vector;
  70. unsigned int msi_vector;
  71. struct access_method access;
  72. /* queue and queue Info */
  73. struct hlist_head reqQ;
  74. struct hlist_head cmpQ;
  75. unsigned int Qdepth;
  76. unsigned int maxQsinceinit;
  77. unsigned int maxSG;
  78. spinlock_t lock;
  79. int maxsgentries;
  80. u8 max_cmd_sg_entries;
  81. int chainsize;
  82. struct SGDescriptor **cmd_sg_list;
  83. /* pointers to command and error info pool */
  84. struct CommandList *cmd_pool;
  85. dma_addr_t cmd_pool_dhandle;
  86. struct ErrorInfo *errinfo_pool;
  87. dma_addr_t errinfo_pool_dhandle;
  88. unsigned long *cmd_pool_bits;
  89. int nr_allocs;
  90. int nr_frees;
  91. int busy_initializing;
  92. int busy_scanning;
  93. int scan_finished;
  94. spinlock_t scan_lock;
  95. wait_queue_head_t scan_wait_queue;
  96. struct Scsi_Host *scsi_host;
  97. spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
  98. int ndevices; /* number of used elements in .dev[] array. */
  99. #define HPSA_MAX_SCSI_DEVS_PER_HBA 256
  100. struct hpsa_scsi_dev_t *dev[HPSA_MAX_SCSI_DEVS_PER_HBA];
  101. /*
  102. * Performant mode tables.
  103. */
  104. u32 trans_support;
  105. u32 trans_offset;
  106. struct TransTable_struct *transtable;
  107. unsigned long transMethod;
  108. /*
  109. * Performant mode completion buffer
  110. */
  111. u64 *reply_pool;
  112. dma_addr_t reply_pool_dhandle;
  113. u64 *reply_pool_head;
  114. size_t reply_pool_size;
  115. unsigned char reply_pool_wraparound;
  116. u32 *blockFetchTable;
  117. unsigned char *hba_inquiry_data;
  118. };
  119. #define HPSA_ABORT_MSG 0
  120. #define HPSA_DEVICE_RESET_MSG 1
  121. #define HPSA_BUS_RESET_MSG 2
  122. #define HPSA_HOST_RESET_MSG 3
  123. #define HPSA_MSG_SEND_RETRY_LIMIT 10
  124. #define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS 1000
  125. /* Maximum time in seconds driver will wait for command completions
  126. * when polling before giving up.
  127. */
  128. #define HPSA_MAX_POLL_TIME_SECS (20)
  129. /* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
  130. * how many times to retry TEST UNIT READY on a device
  131. * while waiting for it to become ready before giving up.
  132. * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
  133. * between sending TURs while waiting for a device
  134. * to become ready.
  135. */
  136. #define HPSA_TUR_RETRY_LIMIT (20)
  137. #define HPSA_MAX_WAIT_INTERVAL_SECS (30)
  138. /* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
  139. * to become ready, in seconds, before giving up on it.
  140. * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
  141. * between polling the board to see if it is ready, in
  142. * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
  143. * HPSA_BOARD_READY_ITERATIONS are derived from those.
  144. */
  145. #define HPSA_BOARD_READY_WAIT_SECS (120)
  146. #define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
  147. #define HPSA_BOARD_READY_POLL_INTERVAL \
  148. ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
  149. #define HPSA_BOARD_READY_ITERATIONS \
  150. ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
  151. HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
  152. #define HPSA_POST_RESET_PAUSE_MSECS (3000)
  153. #define HPSA_POST_RESET_NOOP_RETRIES (12)
  154. /* Defining the diffent access_menthods */
  155. /*
  156. * Memory mapped FIFO interface (SMART 53xx cards)
  157. */
  158. #define SA5_DOORBELL 0x20
  159. #define SA5_REQUEST_PORT_OFFSET 0x40
  160. #define SA5_REPLY_INTR_MASK_OFFSET 0x34
  161. #define SA5_REPLY_PORT_OFFSET 0x44
  162. #define SA5_INTR_STATUS 0x30
  163. #define SA5_SCRATCHPAD_OFFSET 0xB0
  164. #define SA5_CTCFG_OFFSET 0xB4
  165. #define SA5_CTMEM_OFFSET 0xB8
  166. #define SA5_INTR_OFF 0x08
  167. #define SA5B_INTR_OFF 0x04
  168. #define SA5_INTR_PENDING 0x08
  169. #define SA5B_INTR_PENDING 0x04
  170. #define FIFO_EMPTY 0xffffffff
  171. #define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
  172. #define HPSA_ERROR_BIT 0x02
  173. /* Performant mode flags */
  174. #define SA5_PERF_INTR_PENDING 0x04
  175. #define SA5_PERF_INTR_OFF 0x05
  176. #define SA5_OUTDB_STATUS_PERF_BIT 0x01
  177. #define SA5_OUTDB_CLEAR_PERF_BIT 0x01
  178. #define SA5_OUTDB_CLEAR 0xA0
  179. #define SA5_OUTDB_CLEAR_PERF_BIT 0x01
  180. #define SA5_OUTDB_STATUS 0x9C
  181. #define HPSA_INTR_ON 1
  182. #define HPSA_INTR_OFF 0
  183. /*
  184. Send the command to the hardware
  185. */
  186. static void SA5_submit_command(struct ctlr_info *h,
  187. struct CommandList *c)
  188. {
  189. dev_dbg(&h->pdev->dev, "Sending %x, tag = %x\n", c->busaddr,
  190. c->Header.Tag.lower);
  191. writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
  192. h->commands_outstanding++;
  193. if (h->commands_outstanding > h->max_outstanding)
  194. h->max_outstanding = h->commands_outstanding;
  195. }
  196. /*
  197. * This card is the opposite of the other cards.
  198. * 0 turns interrupts on...
  199. * 0x08 turns them off...
  200. */
  201. static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
  202. {
  203. if (val) { /* Turn interrupts on */
  204. h->interrupts_enabled = 1;
  205. writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  206. } else { /* Turn them off */
  207. h->interrupts_enabled = 0;
  208. writel(SA5_INTR_OFF,
  209. h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  210. }
  211. }
  212. static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
  213. {
  214. if (val) { /* turn on interrupts */
  215. h->interrupts_enabled = 1;
  216. writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  217. } else {
  218. h->interrupts_enabled = 0;
  219. writel(SA5_PERF_INTR_OFF,
  220. h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  221. }
  222. }
  223. static unsigned long SA5_performant_completed(struct ctlr_info *h)
  224. {
  225. unsigned long register_value = FIFO_EMPTY;
  226. /* flush the controller write of the reply queue by reading
  227. * outbound doorbell status register.
  228. */
  229. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  230. /* msi auto clears the interrupt pending bit. */
  231. if (!(h->msi_vector || h->msix_vector)) {
  232. writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
  233. /* Do a read in order to flush the write to the controller
  234. * (as per spec.)
  235. */
  236. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  237. }
  238. if ((*(h->reply_pool_head) & 1) == (h->reply_pool_wraparound)) {
  239. register_value = *(h->reply_pool_head);
  240. (h->reply_pool_head)++;
  241. h->commands_outstanding--;
  242. } else {
  243. register_value = FIFO_EMPTY;
  244. }
  245. /* Check for wraparound */
  246. if (h->reply_pool_head == (h->reply_pool + h->max_commands)) {
  247. h->reply_pool_head = h->reply_pool;
  248. h->reply_pool_wraparound ^= 1;
  249. }
  250. return register_value;
  251. }
  252. /*
  253. * Returns true if fifo is full.
  254. *
  255. */
  256. static unsigned long SA5_fifo_full(struct ctlr_info *h)
  257. {
  258. if (h->commands_outstanding >= h->max_commands)
  259. return 1;
  260. else
  261. return 0;
  262. }
  263. /*
  264. * returns value read from hardware.
  265. * returns FIFO_EMPTY if there is nothing to read
  266. */
  267. static unsigned long SA5_completed(struct ctlr_info *h)
  268. {
  269. unsigned long register_value
  270. = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
  271. if (register_value != FIFO_EMPTY)
  272. h->commands_outstanding--;
  273. #ifdef HPSA_DEBUG
  274. if (register_value != FIFO_EMPTY)
  275. dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
  276. register_value);
  277. else
  278. dev_dbg(&h->pdev->dev, "hpsa: FIFO Empty read\n");
  279. #endif
  280. return register_value;
  281. }
  282. /*
  283. * Returns true if an interrupt is pending..
  284. */
  285. static bool SA5_intr_pending(struct ctlr_info *h)
  286. {
  287. unsigned long register_value =
  288. readl(h->vaddr + SA5_INTR_STATUS);
  289. dev_dbg(&h->pdev->dev, "intr_pending %lx\n", register_value);
  290. return register_value & SA5_INTR_PENDING;
  291. }
  292. static bool SA5_performant_intr_pending(struct ctlr_info *h)
  293. {
  294. unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
  295. if (!register_value)
  296. return false;
  297. if (h->msi_vector || h->msix_vector)
  298. return true;
  299. /* Read outbound doorbell to flush */
  300. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  301. return register_value & SA5_OUTDB_STATUS_PERF_BIT;
  302. }
  303. static struct access_method SA5_access = {
  304. SA5_submit_command,
  305. SA5_intr_mask,
  306. SA5_fifo_full,
  307. SA5_intr_pending,
  308. SA5_completed,
  309. };
  310. static struct access_method SA5_performant_access = {
  311. SA5_submit_command,
  312. SA5_performant_intr_mask,
  313. SA5_fifo_full,
  314. SA5_performant_intr_pending,
  315. SA5_performant_completed,
  316. };
  317. struct board_type {
  318. u32 board_id;
  319. char *product_name;
  320. struct access_method *access;
  321. };
  322. #endif /* HPSA_H */