rtl8180_dev.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * Linux device driver for RTL8180 / RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2004-2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/pci.h>
  18. #include <linux/slab.h>
  19. #include <linux/delay.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/eeprom_93cx6.h>
  22. #include <net/mac80211.h>
  23. #include "rtl8180.h"
  24. #include "rtl8180_rtl8225.h"
  25. #include "rtl8180_sa2400.h"
  26. #include "rtl8180_max2820.h"
  27. #include "rtl8180_grf5101.h"
  28. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  29. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  30. MODULE_DESCRIPTION("RTL8180 / RTL8185 PCI wireless driver");
  31. MODULE_LICENSE("GPL");
  32. static DEFINE_PCI_DEVICE_TABLE(rtl8180_table) = {
  33. /* rtl8185 */
  34. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8185) },
  35. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x700f) },
  36. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x701f) },
  37. /* rtl8180 */
  38. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8180) },
  39. { PCI_DEVICE(0x1799, 0x6001) },
  40. { PCI_DEVICE(0x1799, 0x6020) },
  41. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x3300) },
  42. { }
  43. };
  44. MODULE_DEVICE_TABLE(pci, rtl8180_table);
  45. static const struct ieee80211_rate rtl818x_rates[] = {
  46. { .bitrate = 10, .hw_value = 0, },
  47. { .bitrate = 20, .hw_value = 1, },
  48. { .bitrate = 55, .hw_value = 2, },
  49. { .bitrate = 110, .hw_value = 3, },
  50. { .bitrate = 60, .hw_value = 4, },
  51. { .bitrate = 90, .hw_value = 5, },
  52. { .bitrate = 120, .hw_value = 6, },
  53. { .bitrate = 180, .hw_value = 7, },
  54. { .bitrate = 240, .hw_value = 8, },
  55. { .bitrate = 360, .hw_value = 9, },
  56. { .bitrate = 480, .hw_value = 10, },
  57. { .bitrate = 540, .hw_value = 11, },
  58. };
  59. static const struct ieee80211_channel rtl818x_channels[] = {
  60. { .center_freq = 2412 },
  61. { .center_freq = 2417 },
  62. { .center_freq = 2422 },
  63. { .center_freq = 2427 },
  64. { .center_freq = 2432 },
  65. { .center_freq = 2437 },
  66. { .center_freq = 2442 },
  67. { .center_freq = 2447 },
  68. { .center_freq = 2452 },
  69. { .center_freq = 2457 },
  70. { .center_freq = 2462 },
  71. { .center_freq = 2467 },
  72. { .center_freq = 2472 },
  73. { .center_freq = 2484 },
  74. };
  75. void rtl8180_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  76. {
  77. struct rtl8180_priv *priv = dev->priv;
  78. int i = 10;
  79. u32 buf;
  80. buf = (data << 8) | addr;
  81. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf | 0x80);
  82. while (i--) {
  83. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf);
  84. if (rtl818x_ioread8(priv, &priv->map->PHY[2]) == (data & 0xFF))
  85. return;
  86. }
  87. }
  88. static void rtl8180_handle_rx(struct ieee80211_hw *dev)
  89. {
  90. struct rtl8180_priv *priv = dev->priv;
  91. unsigned int count = 32;
  92. while (count--) {
  93. struct rtl8180_rx_desc *entry = &priv->rx_ring[priv->rx_idx];
  94. struct sk_buff *skb = priv->rx_buf[priv->rx_idx];
  95. u32 flags = le32_to_cpu(entry->flags);
  96. if (flags & RTL818X_RX_DESC_FLAG_OWN)
  97. return;
  98. if (unlikely(flags & (RTL818X_RX_DESC_FLAG_DMA_FAIL |
  99. RTL818X_RX_DESC_FLAG_FOF |
  100. RTL818X_RX_DESC_FLAG_RX_ERR)))
  101. goto done;
  102. else {
  103. u32 flags2 = le32_to_cpu(entry->flags2);
  104. struct ieee80211_rx_status rx_status = {0};
  105. struct sk_buff *new_skb = dev_alloc_skb(MAX_RX_SIZE);
  106. if (unlikely(!new_skb))
  107. goto done;
  108. pci_unmap_single(priv->pdev,
  109. *((dma_addr_t *)skb->cb),
  110. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  111. skb_put(skb, flags & 0xFFF);
  112. rx_status.antenna = (flags2 >> 15) & 1;
  113. /* TODO: improve signal/rssi reporting */
  114. rx_status.signal = (flags2 >> 8) & 0x7F;
  115. /* XXX: is this correct? */
  116. rx_status.rate_idx = (flags >> 20) & 0xF;
  117. rx_status.freq = dev->conf.channel->center_freq;
  118. rx_status.band = dev->conf.channel->band;
  119. rx_status.mactime = le64_to_cpu(entry->tsft);
  120. rx_status.flag |= RX_FLAG_TSFT;
  121. if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
  122. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  123. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  124. ieee80211_rx_irqsafe(dev, skb);
  125. skb = new_skb;
  126. priv->rx_buf[priv->rx_idx] = skb;
  127. *((dma_addr_t *) skb->cb) =
  128. pci_map_single(priv->pdev, skb_tail_pointer(skb),
  129. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  130. }
  131. done:
  132. entry->rx_buf = cpu_to_le32(*((dma_addr_t *)skb->cb));
  133. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  134. MAX_RX_SIZE);
  135. if (priv->rx_idx == 31)
  136. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  137. priv->rx_idx = (priv->rx_idx + 1) % 32;
  138. }
  139. }
  140. static void rtl8180_handle_tx(struct ieee80211_hw *dev, unsigned int prio)
  141. {
  142. struct rtl8180_priv *priv = dev->priv;
  143. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  144. while (skb_queue_len(&ring->queue)) {
  145. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  146. struct sk_buff *skb;
  147. struct ieee80211_tx_info *info;
  148. u32 flags = le32_to_cpu(entry->flags);
  149. if (flags & RTL818X_TX_DESC_FLAG_OWN)
  150. return;
  151. ring->idx = (ring->idx + 1) % ring->entries;
  152. skb = __skb_dequeue(&ring->queue);
  153. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  154. skb->len, PCI_DMA_TODEVICE);
  155. info = IEEE80211_SKB_CB(skb);
  156. ieee80211_tx_info_clear_status(info);
  157. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK) &&
  158. (flags & RTL818X_TX_DESC_FLAG_TX_OK))
  159. info->flags |= IEEE80211_TX_STAT_ACK;
  160. info->status.rates[0].count = (flags & 0xFF) + 1;
  161. info->status.rates[1].idx = -1;
  162. ieee80211_tx_status_irqsafe(dev, skb);
  163. if (ring->entries - skb_queue_len(&ring->queue) == 2)
  164. ieee80211_wake_queue(dev, prio);
  165. }
  166. }
  167. static irqreturn_t rtl8180_interrupt(int irq, void *dev_id)
  168. {
  169. struct ieee80211_hw *dev = dev_id;
  170. struct rtl8180_priv *priv = dev->priv;
  171. u16 reg;
  172. spin_lock(&priv->lock);
  173. reg = rtl818x_ioread16(priv, &priv->map->INT_STATUS);
  174. if (unlikely(reg == 0xFFFF)) {
  175. spin_unlock(&priv->lock);
  176. return IRQ_HANDLED;
  177. }
  178. rtl818x_iowrite16(priv, &priv->map->INT_STATUS, reg);
  179. if (reg & (RTL818X_INT_TXB_OK | RTL818X_INT_TXB_ERR))
  180. rtl8180_handle_tx(dev, 3);
  181. if (reg & (RTL818X_INT_TXH_OK | RTL818X_INT_TXH_ERR))
  182. rtl8180_handle_tx(dev, 2);
  183. if (reg & (RTL818X_INT_TXN_OK | RTL818X_INT_TXN_ERR))
  184. rtl8180_handle_tx(dev, 1);
  185. if (reg & (RTL818X_INT_TXL_OK | RTL818X_INT_TXL_ERR))
  186. rtl8180_handle_tx(dev, 0);
  187. if (reg & (RTL818X_INT_RX_OK | RTL818X_INT_RX_ERR))
  188. rtl8180_handle_rx(dev);
  189. spin_unlock(&priv->lock);
  190. return IRQ_HANDLED;
  191. }
  192. static int rtl8180_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  193. {
  194. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  195. struct rtl8180_priv *priv = dev->priv;
  196. struct rtl8180_tx_ring *ring;
  197. struct rtl8180_tx_desc *entry;
  198. unsigned long flags;
  199. unsigned int idx, prio;
  200. dma_addr_t mapping;
  201. u32 tx_flags;
  202. u8 rc_flags;
  203. u16 plcp_len = 0;
  204. __le16 rts_duration = 0;
  205. prio = skb_get_queue_mapping(skb);
  206. ring = &priv->tx_ring[prio];
  207. mapping = pci_map_single(priv->pdev, skb->data,
  208. skb->len, PCI_DMA_TODEVICE);
  209. tx_flags = RTL818X_TX_DESC_FLAG_OWN | RTL818X_TX_DESC_FLAG_FS |
  210. RTL818X_TX_DESC_FLAG_LS |
  211. (ieee80211_get_tx_rate(dev, info)->hw_value << 24) |
  212. skb->len;
  213. if (priv->r8185)
  214. tx_flags |= RTL818X_TX_DESC_FLAG_DMA |
  215. RTL818X_TX_DESC_FLAG_NO_ENC;
  216. rc_flags = info->control.rates[0].flags;
  217. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  218. tx_flags |= RTL818X_TX_DESC_FLAG_RTS;
  219. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  220. } else if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  221. tx_flags |= RTL818X_TX_DESC_FLAG_CTS;
  222. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  223. }
  224. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
  225. rts_duration = ieee80211_rts_duration(dev, priv->vif, skb->len,
  226. info);
  227. if (!priv->r8185) {
  228. unsigned int remainder;
  229. plcp_len = DIV_ROUND_UP(16 * (skb->len + 4),
  230. (ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  231. remainder = (16 * (skb->len + 4)) %
  232. ((ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  233. if (remainder <= 6)
  234. plcp_len |= 1 << 15;
  235. }
  236. spin_lock_irqsave(&priv->lock, flags);
  237. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  238. entry = &ring->desc[idx];
  239. entry->rts_duration = rts_duration;
  240. entry->plcp_len = cpu_to_le16(plcp_len);
  241. entry->tx_buf = cpu_to_le32(mapping);
  242. entry->frame_len = cpu_to_le32(skb->len);
  243. entry->flags2 = info->control.rates[1].idx >= 0 ?
  244. ieee80211_get_alt_retry_rate(dev, info, 0)->bitrate << 4 : 0;
  245. entry->retry_limit = info->control.rates[0].count;
  246. entry->flags = cpu_to_le32(tx_flags);
  247. __skb_queue_tail(&ring->queue, skb);
  248. if (ring->entries - skb_queue_len(&ring->queue) < 2)
  249. ieee80211_stop_queue(dev, prio);
  250. spin_unlock_irqrestore(&priv->lock, flags);
  251. rtl818x_iowrite8(priv, &priv->map->TX_DMA_POLLING, (1 << (prio + 4)));
  252. return 0;
  253. }
  254. void rtl8180_set_anaparam(struct rtl8180_priv *priv, u32 anaparam)
  255. {
  256. u8 reg;
  257. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  258. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  259. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  260. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  261. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  262. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  263. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  264. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  265. }
  266. static int rtl8180_init_hw(struct ieee80211_hw *dev)
  267. {
  268. struct rtl8180_priv *priv = dev->priv;
  269. u16 reg;
  270. rtl818x_iowrite8(priv, &priv->map->CMD, 0);
  271. rtl818x_ioread8(priv, &priv->map->CMD);
  272. msleep(10);
  273. /* reset */
  274. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  275. rtl818x_ioread8(priv, &priv->map->CMD);
  276. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  277. reg &= (1 << 1);
  278. reg |= RTL818X_CMD_RESET;
  279. rtl818x_iowrite8(priv, &priv->map->CMD, RTL818X_CMD_RESET);
  280. rtl818x_ioread8(priv, &priv->map->CMD);
  281. msleep(200);
  282. /* check success of reset */
  283. if (rtl818x_ioread8(priv, &priv->map->CMD) & RTL818X_CMD_RESET) {
  284. printk(KERN_ERR "%s: reset timeout!\n", wiphy_name(dev->wiphy));
  285. return -ETIMEDOUT;
  286. }
  287. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  288. rtl818x_ioread8(priv, &priv->map->CMD);
  289. msleep(200);
  290. if (rtl818x_ioread8(priv, &priv->map->CONFIG3) & (1 << 3)) {
  291. /* For cardbus */
  292. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  293. reg |= 1 << 1;
  294. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  295. reg = rtl818x_ioread16(priv, &priv->map->FEMR);
  296. reg |= (1 << 15) | (1 << 14) | (1 << 4);
  297. rtl818x_iowrite16(priv, &priv->map->FEMR, reg);
  298. }
  299. rtl818x_iowrite8(priv, &priv->map->MSR, 0);
  300. if (!priv->r8185)
  301. rtl8180_set_anaparam(priv, priv->anaparam);
  302. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  303. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  304. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  305. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  306. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  307. /* TODO: necessary? specs indicate not */
  308. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  309. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  310. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg & ~(1 << 3));
  311. if (priv->r8185) {
  312. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  313. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg | (1 << 4));
  314. }
  315. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  316. /* TODO: set CONFIG5 for calibrating AGC on rtl8180 + philips radio? */
  317. /* TODO: turn off hw wep on rtl8180 */
  318. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  319. if (priv->r8185) {
  320. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  321. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  322. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  323. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  324. /* TODO: set ClkRun enable? necessary? */
  325. reg = rtl818x_ioread8(priv, &priv->map->GP_ENABLE);
  326. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, reg & ~(1 << 6));
  327. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  328. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  329. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | (1 << 2));
  330. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  331. } else {
  332. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x1);
  333. rtl818x_iowrite8(priv, &priv->map->SECURITY, 0);
  334. rtl818x_iowrite8(priv, &priv->map->PHY_DELAY, 0x6);
  335. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER, 0x4C);
  336. }
  337. priv->rf->init(dev);
  338. if (priv->r8185)
  339. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  340. return 0;
  341. }
  342. static int rtl8180_init_rx_ring(struct ieee80211_hw *dev)
  343. {
  344. struct rtl8180_priv *priv = dev->priv;
  345. struct rtl8180_rx_desc *entry;
  346. int i;
  347. priv->rx_ring = pci_alloc_consistent(priv->pdev,
  348. sizeof(*priv->rx_ring) * 32,
  349. &priv->rx_ring_dma);
  350. if (!priv->rx_ring || (unsigned long)priv->rx_ring & 0xFF) {
  351. printk(KERN_ERR "%s: Cannot allocate RX ring\n",
  352. wiphy_name(dev->wiphy));
  353. return -ENOMEM;
  354. }
  355. memset(priv->rx_ring, 0, sizeof(*priv->rx_ring) * 32);
  356. priv->rx_idx = 0;
  357. for (i = 0; i < 32; i++) {
  358. struct sk_buff *skb = dev_alloc_skb(MAX_RX_SIZE);
  359. dma_addr_t *mapping;
  360. entry = &priv->rx_ring[i];
  361. if (!skb)
  362. return 0;
  363. priv->rx_buf[i] = skb;
  364. mapping = (dma_addr_t *)skb->cb;
  365. *mapping = pci_map_single(priv->pdev, skb_tail_pointer(skb),
  366. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  367. entry->rx_buf = cpu_to_le32(*mapping);
  368. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  369. MAX_RX_SIZE);
  370. }
  371. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  372. return 0;
  373. }
  374. static void rtl8180_free_rx_ring(struct ieee80211_hw *dev)
  375. {
  376. struct rtl8180_priv *priv = dev->priv;
  377. int i;
  378. for (i = 0; i < 32; i++) {
  379. struct sk_buff *skb = priv->rx_buf[i];
  380. if (!skb)
  381. continue;
  382. pci_unmap_single(priv->pdev,
  383. *((dma_addr_t *)skb->cb),
  384. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  385. kfree_skb(skb);
  386. }
  387. pci_free_consistent(priv->pdev, sizeof(*priv->rx_ring) * 32,
  388. priv->rx_ring, priv->rx_ring_dma);
  389. priv->rx_ring = NULL;
  390. }
  391. static int rtl8180_init_tx_ring(struct ieee80211_hw *dev,
  392. unsigned int prio, unsigned int entries)
  393. {
  394. struct rtl8180_priv *priv = dev->priv;
  395. struct rtl8180_tx_desc *ring;
  396. dma_addr_t dma;
  397. int i;
  398. ring = pci_alloc_consistent(priv->pdev, sizeof(*ring) * entries, &dma);
  399. if (!ring || (unsigned long)ring & 0xFF) {
  400. printk(KERN_ERR "%s: Cannot allocate TX ring (prio = %d)\n",
  401. wiphy_name(dev->wiphy), prio);
  402. return -ENOMEM;
  403. }
  404. memset(ring, 0, sizeof(*ring)*entries);
  405. priv->tx_ring[prio].desc = ring;
  406. priv->tx_ring[prio].dma = dma;
  407. priv->tx_ring[prio].idx = 0;
  408. priv->tx_ring[prio].entries = entries;
  409. skb_queue_head_init(&priv->tx_ring[prio].queue);
  410. for (i = 0; i < entries; i++)
  411. ring[i].next_tx_desc =
  412. cpu_to_le32((u32)dma + ((i + 1) % entries) * sizeof(*ring));
  413. return 0;
  414. }
  415. static void rtl8180_free_tx_ring(struct ieee80211_hw *dev, unsigned int prio)
  416. {
  417. struct rtl8180_priv *priv = dev->priv;
  418. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  419. while (skb_queue_len(&ring->queue)) {
  420. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  421. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  422. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  423. skb->len, PCI_DMA_TODEVICE);
  424. kfree_skb(skb);
  425. ring->idx = (ring->idx + 1) % ring->entries;
  426. }
  427. pci_free_consistent(priv->pdev, sizeof(*ring->desc)*ring->entries,
  428. ring->desc, ring->dma);
  429. ring->desc = NULL;
  430. }
  431. static int rtl8180_start(struct ieee80211_hw *dev)
  432. {
  433. struct rtl8180_priv *priv = dev->priv;
  434. int ret, i;
  435. u32 reg;
  436. ret = rtl8180_init_rx_ring(dev);
  437. if (ret)
  438. return ret;
  439. for (i = 0; i < 4; i++)
  440. if ((ret = rtl8180_init_tx_ring(dev, i, 16)))
  441. goto err_free_rings;
  442. ret = rtl8180_init_hw(dev);
  443. if (ret)
  444. goto err_free_rings;
  445. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  446. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  447. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  448. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  449. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  450. ret = request_irq(priv->pdev->irq, rtl8180_interrupt,
  451. IRQF_SHARED, KBUILD_MODNAME, dev);
  452. if (ret) {
  453. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  454. wiphy_name(dev->wiphy));
  455. goto err_free_rings;
  456. }
  457. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  458. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  459. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  460. reg = RTL818X_RX_CONF_ONLYERLPKT |
  461. RTL818X_RX_CONF_RX_AUTORESETPHY |
  462. RTL818X_RX_CONF_MGMT |
  463. RTL818X_RX_CONF_DATA |
  464. (7 << 8 /* MAX RX DMA */) |
  465. RTL818X_RX_CONF_BROADCAST |
  466. RTL818X_RX_CONF_NICMAC;
  467. if (priv->r8185)
  468. reg |= RTL818X_RX_CONF_CSDM1 | RTL818X_RX_CONF_CSDM2;
  469. else {
  470. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE1)
  471. ? RTL818X_RX_CONF_CSDM1 : 0;
  472. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE2)
  473. ? RTL818X_RX_CONF_CSDM2 : 0;
  474. }
  475. priv->rx_conf = reg;
  476. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  477. if (priv->r8185) {
  478. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  479. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  480. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  481. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  482. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  483. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  484. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  485. reg |= RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  486. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  487. /* disable early TX */
  488. rtl818x_iowrite8(priv, (u8 __iomem *)priv->map + 0xec, 0x3f);
  489. }
  490. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  491. reg |= (6 << 21 /* MAX TX DMA */) |
  492. RTL818X_TX_CONF_NO_ICV;
  493. if (priv->r8185)
  494. reg &= ~RTL818X_TX_CONF_PROBE_DTS;
  495. else
  496. reg &= ~RTL818X_TX_CONF_HW_SEQNUM;
  497. /* different meaning, same value on both rtl8185 and rtl8180 */
  498. reg &= ~RTL818X_TX_CONF_SAT_HWPLCP;
  499. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  500. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  501. reg |= RTL818X_CMD_RX_ENABLE;
  502. reg |= RTL818X_CMD_TX_ENABLE;
  503. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  504. return 0;
  505. err_free_rings:
  506. rtl8180_free_rx_ring(dev);
  507. for (i = 0; i < 4; i++)
  508. if (priv->tx_ring[i].desc)
  509. rtl8180_free_tx_ring(dev, i);
  510. return ret;
  511. }
  512. static void rtl8180_stop(struct ieee80211_hw *dev)
  513. {
  514. struct rtl8180_priv *priv = dev->priv;
  515. u8 reg;
  516. int i;
  517. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  518. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  519. reg &= ~RTL818X_CMD_TX_ENABLE;
  520. reg &= ~RTL818X_CMD_RX_ENABLE;
  521. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  522. priv->rf->stop(dev);
  523. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  524. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  525. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  526. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  527. free_irq(priv->pdev->irq, dev);
  528. rtl8180_free_rx_ring(dev);
  529. for (i = 0; i < 4; i++)
  530. rtl8180_free_tx_ring(dev, i);
  531. }
  532. static int rtl8180_add_interface(struct ieee80211_hw *dev,
  533. struct ieee80211_vif *vif)
  534. {
  535. struct rtl8180_priv *priv = dev->priv;
  536. /*
  537. * We only support one active interface at a time.
  538. */
  539. if (priv->vif)
  540. return -EBUSY;
  541. switch (vif->type) {
  542. case NL80211_IFTYPE_STATION:
  543. break;
  544. default:
  545. return -EOPNOTSUPP;
  546. }
  547. priv->vif = vif;
  548. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  549. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->MAC[0],
  550. le32_to_cpu(*(__le32 *)vif->addr));
  551. rtl818x_iowrite16(priv, (__le16 __iomem *)&priv->map->MAC[4],
  552. le16_to_cpu(*(__le16 *)(vif->addr + 4)));
  553. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  554. return 0;
  555. }
  556. static void rtl8180_remove_interface(struct ieee80211_hw *dev,
  557. struct ieee80211_vif *vif)
  558. {
  559. struct rtl8180_priv *priv = dev->priv;
  560. priv->vif = NULL;
  561. }
  562. static int rtl8180_config(struct ieee80211_hw *dev, u32 changed)
  563. {
  564. struct rtl8180_priv *priv = dev->priv;
  565. struct ieee80211_conf *conf = &dev->conf;
  566. priv->rf->set_chan(dev, conf);
  567. return 0;
  568. }
  569. static void rtl8180_bss_info_changed(struct ieee80211_hw *dev,
  570. struct ieee80211_vif *vif,
  571. struct ieee80211_bss_conf *info,
  572. u32 changed)
  573. {
  574. struct rtl8180_priv *priv = dev->priv;
  575. int i;
  576. if (changed & BSS_CHANGED_BSSID) {
  577. for (i = 0; i < ETH_ALEN; i++)
  578. rtl818x_iowrite8(priv, &priv->map->BSSID[i],
  579. info->bssid[i]);
  580. if (is_valid_ether_addr(info->bssid))
  581. rtl818x_iowrite8(priv, &priv->map->MSR,
  582. RTL818X_MSR_INFRA);
  583. else
  584. rtl818x_iowrite8(priv, &priv->map->MSR,
  585. RTL818X_MSR_NO_LINK);
  586. }
  587. if (changed & BSS_CHANGED_ERP_SLOT && priv->rf->conf_erp)
  588. priv->rf->conf_erp(dev, info);
  589. }
  590. static u64 rtl8180_prepare_multicast(struct ieee80211_hw *dev,
  591. struct netdev_hw_addr_list *mc_list)
  592. {
  593. return netdev_hw_addr_list_count(mc_list);
  594. }
  595. static void rtl8180_configure_filter(struct ieee80211_hw *dev,
  596. unsigned int changed_flags,
  597. unsigned int *total_flags,
  598. u64 multicast)
  599. {
  600. struct rtl8180_priv *priv = dev->priv;
  601. if (changed_flags & FIF_FCSFAIL)
  602. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  603. if (changed_flags & FIF_CONTROL)
  604. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  605. if (changed_flags & FIF_OTHER_BSS)
  606. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  607. if (*total_flags & FIF_ALLMULTI || multicast > 0)
  608. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  609. else
  610. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  611. *total_flags = 0;
  612. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  613. *total_flags |= FIF_FCSFAIL;
  614. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  615. *total_flags |= FIF_CONTROL;
  616. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  617. *total_flags |= FIF_OTHER_BSS;
  618. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  619. *total_flags |= FIF_ALLMULTI;
  620. rtl818x_iowrite32(priv, &priv->map->RX_CONF, priv->rx_conf);
  621. }
  622. static u64 rtl8180_get_tsf(struct ieee80211_hw *dev)
  623. {
  624. struct rtl8180_priv *priv = dev->priv;
  625. return rtl818x_ioread32(priv, &priv->map->TSFT[0]) |
  626. (u64)(rtl818x_ioread32(priv, &priv->map->TSFT[1])) << 32;
  627. }
  628. static const struct ieee80211_ops rtl8180_ops = {
  629. .tx = rtl8180_tx,
  630. .start = rtl8180_start,
  631. .stop = rtl8180_stop,
  632. .add_interface = rtl8180_add_interface,
  633. .remove_interface = rtl8180_remove_interface,
  634. .config = rtl8180_config,
  635. .bss_info_changed = rtl8180_bss_info_changed,
  636. .prepare_multicast = rtl8180_prepare_multicast,
  637. .configure_filter = rtl8180_configure_filter,
  638. .get_tsf = rtl8180_get_tsf,
  639. };
  640. static void rtl8180_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  641. {
  642. struct ieee80211_hw *dev = eeprom->data;
  643. struct rtl8180_priv *priv = dev->priv;
  644. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  645. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  646. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  647. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  648. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  649. }
  650. static void rtl8180_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  651. {
  652. struct ieee80211_hw *dev = eeprom->data;
  653. struct rtl8180_priv *priv = dev->priv;
  654. u8 reg = 2 << 6;
  655. if (eeprom->reg_data_in)
  656. reg |= RTL818X_EEPROM_CMD_WRITE;
  657. if (eeprom->reg_data_out)
  658. reg |= RTL818X_EEPROM_CMD_READ;
  659. if (eeprom->reg_data_clock)
  660. reg |= RTL818X_EEPROM_CMD_CK;
  661. if (eeprom->reg_chip_select)
  662. reg |= RTL818X_EEPROM_CMD_CS;
  663. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  664. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  665. udelay(10);
  666. }
  667. static int __devinit rtl8180_probe(struct pci_dev *pdev,
  668. const struct pci_device_id *id)
  669. {
  670. struct ieee80211_hw *dev;
  671. struct rtl8180_priv *priv;
  672. unsigned long mem_addr, mem_len;
  673. unsigned int io_addr, io_len;
  674. int err, i;
  675. struct eeprom_93cx6 eeprom;
  676. const char *chip_name, *rf_name = NULL;
  677. u32 reg;
  678. u16 eeprom_val;
  679. u8 mac_addr[ETH_ALEN];
  680. err = pci_enable_device(pdev);
  681. if (err) {
  682. printk(KERN_ERR "%s (rtl8180): Cannot enable new PCI device\n",
  683. pci_name(pdev));
  684. return err;
  685. }
  686. err = pci_request_regions(pdev, KBUILD_MODNAME);
  687. if (err) {
  688. printk(KERN_ERR "%s (rtl8180): Cannot obtain PCI resources\n",
  689. pci_name(pdev));
  690. return err;
  691. }
  692. io_addr = pci_resource_start(pdev, 0);
  693. io_len = pci_resource_len(pdev, 0);
  694. mem_addr = pci_resource_start(pdev, 1);
  695. mem_len = pci_resource_len(pdev, 1);
  696. if (mem_len < sizeof(struct rtl818x_csr) ||
  697. io_len < sizeof(struct rtl818x_csr)) {
  698. printk(KERN_ERR "%s (rtl8180): Too short PCI resources\n",
  699. pci_name(pdev));
  700. err = -ENOMEM;
  701. goto err_free_reg;
  702. }
  703. if ((err = pci_set_dma_mask(pdev, 0xFFFFFF00ULL)) ||
  704. (err = pci_set_consistent_dma_mask(pdev, 0xFFFFFF00ULL))) {
  705. printk(KERN_ERR "%s (rtl8180): No suitable DMA available\n",
  706. pci_name(pdev));
  707. goto err_free_reg;
  708. }
  709. pci_set_master(pdev);
  710. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8180_ops);
  711. if (!dev) {
  712. printk(KERN_ERR "%s (rtl8180): ieee80211 alloc failed\n",
  713. pci_name(pdev));
  714. err = -ENOMEM;
  715. goto err_free_reg;
  716. }
  717. priv = dev->priv;
  718. priv->pdev = pdev;
  719. dev->max_rates = 2;
  720. SET_IEEE80211_DEV(dev, &pdev->dev);
  721. pci_set_drvdata(pdev, dev);
  722. priv->map = pci_iomap(pdev, 1, mem_len);
  723. if (!priv->map)
  724. priv->map = pci_iomap(pdev, 0, io_len);
  725. if (!priv->map) {
  726. printk(KERN_ERR "%s (rtl8180): Cannot map device memory\n",
  727. pci_name(pdev));
  728. goto err_free_dev;
  729. }
  730. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
  731. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
  732. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  733. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  734. priv->band.band = IEEE80211_BAND_2GHZ;
  735. priv->band.channels = priv->channels;
  736. priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
  737. priv->band.bitrates = priv->rates;
  738. priv->band.n_bitrates = 4;
  739. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  740. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  741. IEEE80211_HW_RX_INCLUDES_FCS |
  742. IEEE80211_HW_SIGNAL_UNSPEC;
  743. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
  744. dev->queues = 1;
  745. dev->max_signal = 65;
  746. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  747. reg &= RTL818X_TX_CONF_HWVER_MASK;
  748. switch (reg) {
  749. case RTL818X_TX_CONF_R8180_ABCD:
  750. chip_name = "RTL8180";
  751. break;
  752. case RTL818X_TX_CONF_R8180_F:
  753. chip_name = "RTL8180vF";
  754. break;
  755. case RTL818X_TX_CONF_R8185_ABC:
  756. chip_name = "RTL8185";
  757. break;
  758. case RTL818X_TX_CONF_R8185_D:
  759. chip_name = "RTL8185vD";
  760. break;
  761. default:
  762. printk(KERN_ERR "%s (rtl8180): Unknown chip! (0x%x)\n",
  763. pci_name(pdev), reg >> 25);
  764. goto err_iounmap;
  765. }
  766. priv->r8185 = reg & RTL818X_TX_CONF_R8185_ABC;
  767. if (priv->r8185) {
  768. priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
  769. pci_try_set_mwi(pdev);
  770. }
  771. eeprom.data = dev;
  772. eeprom.register_read = rtl8180_eeprom_register_read;
  773. eeprom.register_write = rtl8180_eeprom_register_write;
  774. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  775. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  776. else
  777. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  778. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_PROGRAM);
  779. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  780. udelay(10);
  781. eeprom_93cx6_read(&eeprom, 0x06, &eeprom_val);
  782. eeprom_val &= 0xFF;
  783. switch (eeprom_val) {
  784. case 1: rf_name = "Intersil";
  785. break;
  786. case 2: rf_name = "RFMD";
  787. break;
  788. case 3: priv->rf = &sa2400_rf_ops;
  789. break;
  790. case 4: priv->rf = &max2820_rf_ops;
  791. break;
  792. case 5: priv->rf = &grf5101_rf_ops;
  793. break;
  794. case 9: priv->rf = rtl8180_detect_rf(dev);
  795. break;
  796. case 10:
  797. rf_name = "RTL8255";
  798. break;
  799. default:
  800. printk(KERN_ERR "%s (rtl8180): Unknown RF! (0x%x)\n",
  801. pci_name(pdev), eeprom_val);
  802. goto err_iounmap;
  803. }
  804. if (!priv->rf) {
  805. printk(KERN_ERR "%s (rtl8180): %s RF frontend not supported!\n",
  806. pci_name(pdev), rf_name);
  807. goto err_iounmap;
  808. }
  809. eeprom_93cx6_read(&eeprom, 0x17, &eeprom_val);
  810. priv->csthreshold = eeprom_val >> 8;
  811. if (!priv->r8185) {
  812. __le32 anaparam;
  813. eeprom_93cx6_multiread(&eeprom, 0xD, (__le16 *)&anaparam, 2);
  814. priv->anaparam = le32_to_cpu(anaparam);
  815. eeprom_93cx6_read(&eeprom, 0x19, &priv->rfparam);
  816. }
  817. eeprom_93cx6_multiread(&eeprom, 0x7, (__le16 *)mac_addr, 3);
  818. if (!is_valid_ether_addr(mac_addr)) {
  819. printk(KERN_WARNING "%s (rtl8180): Invalid hwaddr! Using"
  820. " randomly generated MAC addr\n", pci_name(pdev));
  821. random_ether_addr(mac_addr);
  822. }
  823. SET_IEEE80211_PERM_ADDR(dev, mac_addr);
  824. /* CCK TX power */
  825. for (i = 0; i < 14; i += 2) {
  826. u16 txpwr;
  827. eeprom_93cx6_read(&eeprom, 0x10 + (i >> 1), &txpwr);
  828. priv->channels[i].hw_value = txpwr & 0xFF;
  829. priv->channels[i + 1].hw_value = txpwr >> 8;
  830. }
  831. /* OFDM TX power */
  832. if (priv->r8185) {
  833. for (i = 0; i < 14; i += 2) {
  834. u16 txpwr;
  835. eeprom_93cx6_read(&eeprom, 0x20 + (i >> 1), &txpwr);
  836. priv->channels[i].hw_value |= (txpwr & 0xFF) << 8;
  837. priv->channels[i + 1].hw_value |= txpwr & 0xFF00;
  838. }
  839. }
  840. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  841. spin_lock_init(&priv->lock);
  842. err = ieee80211_register_hw(dev);
  843. if (err) {
  844. printk(KERN_ERR "%s (rtl8180): Cannot register device\n",
  845. pci_name(pdev));
  846. goto err_iounmap;
  847. }
  848. printk(KERN_INFO "%s: hwaddr %pM, %s + %s\n",
  849. wiphy_name(dev->wiphy), mac_addr,
  850. chip_name, priv->rf->name);
  851. return 0;
  852. err_iounmap:
  853. iounmap(priv->map);
  854. err_free_dev:
  855. pci_set_drvdata(pdev, NULL);
  856. ieee80211_free_hw(dev);
  857. err_free_reg:
  858. pci_release_regions(pdev);
  859. pci_disable_device(pdev);
  860. return err;
  861. }
  862. static void __devexit rtl8180_remove(struct pci_dev *pdev)
  863. {
  864. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  865. struct rtl8180_priv *priv;
  866. if (!dev)
  867. return;
  868. ieee80211_unregister_hw(dev);
  869. priv = dev->priv;
  870. pci_iounmap(pdev, priv->map);
  871. pci_release_regions(pdev);
  872. pci_disable_device(pdev);
  873. ieee80211_free_hw(dev);
  874. }
  875. #ifdef CONFIG_PM
  876. static int rtl8180_suspend(struct pci_dev *pdev, pm_message_t state)
  877. {
  878. pci_save_state(pdev);
  879. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  880. return 0;
  881. }
  882. static int rtl8180_resume(struct pci_dev *pdev)
  883. {
  884. pci_set_power_state(pdev, PCI_D0);
  885. pci_restore_state(pdev);
  886. return 0;
  887. }
  888. #endif /* CONFIG_PM */
  889. static struct pci_driver rtl8180_driver = {
  890. .name = KBUILD_MODNAME,
  891. .id_table = rtl8180_table,
  892. .probe = rtl8180_probe,
  893. .remove = __devexit_p(rtl8180_remove),
  894. #ifdef CONFIG_PM
  895. .suspend = rtl8180_suspend,
  896. .resume = rtl8180_resume,
  897. #endif /* CONFIG_PM */
  898. };
  899. static int __init rtl8180_init(void)
  900. {
  901. return pci_register_driver(&rtl8180_driver);
  902. }
  903. static void __exit rtl8180_exit(void)
  904. {
  905. pci_unregister_driver(&rtl8180_driver);
  906. }
  907. module_init(rtl8180_init);
  908. module_exit(rtl8180_exit);