rt2800.h 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800
  26. Abstract: Data structures and registers for the rt2800 modules.
  27. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  28. */
  29. #ifndef RT2800_H
  30. #define RT2800_H
  31. /*
  32. * RF chip defines.
  33. *
  34. * RF2820 2.4G 2T3R
  35. * RF2850 2.4G/5G 2T3R
  36. * RF2720 2.4G 1T2R
  37. * RF2750 2.4G/5G 1T2R
  38. * RF3020 2.4G 1T1R
  39. * RF2020 2.4G B/G
  40. * RF3021 2.4G 1T2R
  41. * RF3022 2.4G 2T2R
  42. * RF3052 2.4G 2T2R
  43. */
  44. #define RF2820 0x0001
  45. #define RF2850 0x0002
  46. #define RF2720 0x0003
  47. #define RF2750 0x0004
  48. #define RF3020 0x0005
  49. #define RF2020 0x0006
  50. #define RF3021 0x0007
  51. #define RF3022 0x0008
  52. #define RF3052 0x0009
  53. #define RF3320 0x000b
  54. /*
  55. * Chipset revisions.
  56. */
  57. #define REV_RT2860C 0x0100
  58. #define REV_RT2860D 0x0101
  59. #define REV_RT2870D 0x0101
  60. #define REV_RT2872E 0x0200
  61. #define REV_RT3070E 0x0200
  62. #define REV_RT3070F 0x0201
  63. #define REV_RT3071E 0x0211
  64. #define REV_RT3090E 0x0211
  65. #define REV_RT3390E 0x0211
  66. /*
  67. * Signal information.
  68. * Default offset is required for RSSI <-> dBm conversion.
  69. */
  70. #define DEFAULT_RSSI_OFFSET 120 /* FIXME */
  71. /*
  72. * Register layout information.
  73. */
  74. #define CSR_REG_BASE 0x1000
  75. #define CSR_REG_SIZE 0x0800
  76. #define EEPROM_BASE 0x0000
  77. #define EEPROM_SIZE 0x0110
  78. #define BBP_BASE 0x0000
  79. #define BBP_SIZE 0x0080
  80. #define RF_BASE 0x0004
  81. #define RF_SIZE 0x0010
  82. /*
  83. * Number of TX queues.
  84. */
  85. #define NUM_TX_QUEUES 4
  86. /*
  87. * Registers.
  88. */
  89. /*
  90. * OPT_14: Unknown register used by rt3xxx devices.
  91. */
  92. #define OPT_14_CSR 0x0114
  93. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  94. /*
  95. * INT_SOURCE_CSR: Interrupt source register.
  96. * Write one to clear corresponding bit.
  97. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  98. */
  99. #define INT_SOURCE_CSR 0x0200
  100. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  101. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  102. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  103. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  104. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  105. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  106. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  107. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  108. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  109. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  110. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  111. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  112. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  113. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  114. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  115. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  116. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  117. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  118. /*
  119. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  120. */
  121. #define INT_MASK_CSR 0x0204
  122. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  123. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  124. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  125. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  126. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  127. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  128. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  129. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  130. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  131. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  132. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  133. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  134. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  135. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  136. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  137. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  138. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  139. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  140. /*
  141. * WPDMA_GLO_CFG
  142. */
  143. #define WPDMA_GLO_CFG 0x0208
  144. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  145. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  146. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  147. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  148. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  149. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  150. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  151. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  152. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  153. /*
  154. * WPDMA_RST_IDX
  155. */
  156. #define WPDMA_RST_IDX 0x020c
  157. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  158. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  159. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  160. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  161. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  162. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  163. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  164. /*
  165. * DELAY_INT_CFG
  166. */
  167. #define DELAY_INT_CFG 0x0210
  168. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  169. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  170. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  171. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  172. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  173. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  174. /*
  175. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  176. * AIFSN0: AC_BE
  177. * AIFSN1: AC_BK
  178. * AIFSN2: AC_VI
  179. * AIFSN3: AC_VO
  180. */
  181. #define WMM_AIFSN_CFG 0x0214
  182. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  183. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  184. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  185. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  186. /*
  187. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  188. * CWMIN0: AC_BE
  189. * CWMIN1: AC_BK
  190. * CWMIN2: AC_VI
  191. * CWMIN3: AC_VO
  192. */
  193. #define WMM_CWMIN_CFG 0x0218
  194. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  195. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  196. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  197. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  198. /*
  199. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  200. * CWMAX0: AC_BE
  201. * CWMAX1: AC_BK
  202. * CWMAX2: AC_VI
  203. * CWMAX3: AC_VO
  204. */
  205. #define WMM_CWMAX_CFG 0x021c
  206. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  207. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  208. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  209. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  210. /*
  211. * AC_TXOP0: AC_BK/AC_BE TXOP register
  212. * AC0TXOP: AC_BK in unit of 32us
  213. * AC1TXOP: AC_BE in unit of 32us
  214. */
  215. #define WMM_TXOP0_CFG 0x0220
  216. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  217. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  218. /*
  219. * AC_TXOP1: AC_VO/AC_VI TXOP register
  220. * AC2TXOP: AC_VI in unit of 32us
  221. * AC3TXOP: AC_VO in unit of 32us
  222. */
  223. #define WMM_TXOP1_CFG 0x0224
  224. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  225. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  226. /*
  227. * GPIO_CTRL_CFG:
  228. */
  229. #define GPIO_CTRL_CFG 0x0228
  230. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  231. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  232. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  233. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  234. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  235. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  236. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  237. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  238. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  239. /*
  240. * MCU_CMD_CFG
  241. */
  242. #define MCU_CMD_CFG 0x022c
  243. /*
  244. * AC_BK register offsets
  245. */
  246. #define TX_BASE_PTR0 0x0230
  247. #define TX_MAX_CNT0 0x0234
  248. #define TX_CTX_IDX0 0x0238
  249. #define TX_DTX_IDX0 0x023c
  250. /*
  251. * AC_BE register offsets
  252. */
  253. #define TX_BASE_PTR1 0x0240
  254. #define TX_MAX_CNT1 0x0244
  255. #define TX_CTX_IDX1 0x0248
  256. #define TX_DTX_IDX1 0x024c
  257. /*
  258. * AC_VI register offsets
  259. */
  260. #define TX_BASE_PTR2 0x0250
  261. #define TX_MAX_CNT2 0x0254
  262. #define TX_CTX_IDX2 0x0258
  263. #define TX_DTX_IDX2 0x025c
  264. /*
  265. * AC_VO register offsets
  266. */
  267. #define TX_BASE_PTR3 0x0260
  268. #define TX_MAX_CNT3 0x0264
  269. #define TX_CTX_IDX3 0x0268
  270. #define TX_DTX_IDX3 0x026c
  271. /*
  272. * HCCA register offsets
  273. */
  274. #define TX_BASE_PTR4 0x0270
  275. #define TX_MAX_CNT4 0x0274
  276. #define TX_CTX_IDX4 0x0278
  277. #define TX_DTX_IDX4 0x027c
  278. /*
  279. * MGMT register offsets
  280. */
  281. #define TX_BASE_PTR5 0x0280
  282. #define TX_MAX_CNT5 0x0284
  283. #define TX_CTX_IDX5 0x0288
  284. #define TX_DTX_IDX5 0x028c
  285. /*
  286. * RX register offsets
  287. */
  288. #define RX_BASE_PTR 0x0290
  289. #define RX_MAX_CNT 0x0294
  290. #define RX_CRX_IDX 0x0298
  291. #define RX_DRX_IDX 0x029c
  292. /*
  293. * PBF_SYS_CTRL
  294. * HOST_RAM_WRITE: enable Host program ram write selection
  295. */
  296. #define PBF_SYS_CTRL 0x0400
  297. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  298. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  299. /*
  300. * HOST-MCU shared memory
  301. */
  302. #define HOST_CMD_CSR 0x0404
  303. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  304. /*
  305. * PBF registers
  306. * Most are for debug. Driver doesn't touch PBF register.
  307. */
  308. #define PBF_CFG 0x0408
  309. #define PBF_MAX_PCNT 0x040c
  310. #define PBF_CTRL 0x0410
  311. #define PBF_INT_STA 0x0414
  312. #define PBF_INT_ENA 0x0418
  313. /*
  314. * BCN_OFFSET0:
  315. */
  316. #define BCN_OFFSET0 0x042c
  317. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  318. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  319. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  320. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  321. /*
  322. * BCN_OFFSET1:
  323. */
  324. #define BCN_OFFSET1 0x0430
  325. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  326. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  327. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  328. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  329. /*
  330. * PBF registers
  331. * Most are for debug. Driver doesn't touch PBF register.
  332. */
  333. #define TXRXQ_PCNT 0x0438
  334. #define PBF_DBG 0x043c
  335. /*
  336. * RF registers
  337. */
  338. #define RF_CSR_CFG 0x0500
  339. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  340. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  341. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  342. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  343. /*
  344. * EFUSE_CSR: RT30x0 EEPROM
  345. */
  346. #define EFUSE_CTRL 0x0580
  347. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  348. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  349. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  350. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  351. /*
  352. * EFUSE_DATA0
  353. */
  354. #define EFUSE_DATA0 0x0590
  355. /*
  356. * EFUSE_DATA1
  357. */
  358. #define EFUSE_DATA1 0x0594
  359. /*
  360. * EFUSE_DATA2
  361. */
  362. #define EFUSE_DATA2 0x0598
  363. /*
  364. * EFUSE_DATA3
  365. */
  366. #define EFUSE_DATA3 0x059c
  367. /*
  368. * LDO_CFG0
  369. */
  370. #define LDO_CFG0 0x05d4
  371. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  372. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  373. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  374. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  375. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  376. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  377. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  378. /*
  379. * GPIO_SWITCH
  380. */
  381. #define GPIO_SWITCH 0x05dc
  382. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  383. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  384. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  385. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  386. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  387. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  388. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  389. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  390. /*
  391. * MAC Control/Status Registers(CSR).
  392. * Some values are set in TU, whereas 1 TU == 1024 us.
  393. */
  394. /*
  395. * MAC_CSR0: ASIC revision number.
  396. * ASIC_REV: 0
  397. * ASIC_VER: 2860 or 2870
  398. */
  399. #define MAC_CSR0 0x1000
  400. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  401. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  402. /*
  403. * MAC_SYS_CTRL:
  404. */
  405. #define MAC_SYS_CTRL 0x1004
  406. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  407. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  408. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  409. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  410. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  411. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  412. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  413. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  414. /*
  415. * MAC_ADDR_DW0: STA MAC register 0
  416. */
  417. #define MAC_ADDR_DW0 0x1008
  418. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  419. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  420. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  421. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  422. /*
  423. * MAC_ADDR_DW1: STA MAC register 1
  424. * UNICAST_TO_ME_MASK:
  425. * Used to mask off bits from byte 5 of the MAC address
  426. * to determine the UNICAST_TO_ME bit for RX frames.
  427. * The full mask is complemented by BSS_ID_MASK:
  428. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  429. */
  430. #define MAC_ADDR_DW1 0x100c
  431. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  432. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  433. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  434. /*
  435. * MAC_BSSID_DW0: BSSID register 0
  436. */
  437. #define MAC_BSSID_DW0 0x1010
  438. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  439. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  440. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  441. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  442. /*
  443. * MAC_BSSID_DW1: BSSID register 1
  444. * BSS_ID_MASK:
  445. * 0: 1-BSSID mode (BSS index = 0)
  446. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  447. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  448. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  449. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  450. * BSSID. This will make sure that those bits will be ignored
  451. * when determining the MY_BSS of RX frames.
  452. */
  453. #define MAC_BSSID_DW1 0x1014
  454. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  455. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  456. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  457. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  458. /*
  459. * MAX_LEN_CFG: Maximum frame length register.
  460. * MAX_MPDU: rt2860b max 16k bytes
  461. * MAX_PSDU: Maximum PSDU length
  462. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  463. */
  464. #define MAX_LEN_CFG 0x1018
  465. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  466. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  467. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  468. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  469. /*
  470. * BBP_CSR_CFG: BBP serial control register
  471. * VALUE: Register value to program into BBP
  472. * REG_NUM: Selected BBP register
  473. * READ_CONTROL: 0 write BBP, 1 read BBP
  474. * BUSY: ASIC is busy executing BBP commands
  475. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  476. * BBP_RW_MODE: 0 serial, 1 paralell
  477. */
  478. #define BBP_CSR_CFG 0x101c
  479. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  480. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  481. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  482. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  483. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  484. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  485. /*
  486. * RF_CSR_CFG0: RF control register
  487. * REGID_AND_VALUE: Register value to program into RF
  488. * BITWIDTH: Selected RF register
  489. * STANDBYMODE: 0 high when standby, 1 low when standby
  490. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  491. * BUSY: ASIC is busy executing RF commands
  492. */
  493. #define RF_CSR_CFG0 0x1020
  494. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  495. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  496. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  497. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  498. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  499. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  500. /*
  501. * RF_CSR_CFG1: RF control register
  502. * REGID_AND_VALUE: Register value to program into RF
  503. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  504. * 0: 3 system clock cycle (37.5usec)
  505. * 1: 5 system clock cycle (62.5usec)
  506. */
  507. #define RF_CSR_CFG1 0x1024
  508. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  509. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  510. /*
  511. * RF_CSR_CFG2: RF control register
  512. * VALUE: Register value to program into RF
  513. */
  514. #define RF_CSR_CFG2 0x1028
  515. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  516. /*
  517. * LED_CFG: LED control
  518. * color LED's:
  519. * 0: off
  520. * 1: blinking upon TX2
  521. * 2: periodic slow blinking
  522. * 3: always on
  523. * LED polarity:
  524. * 0: active low
  525. * 1: active high
  526. */
  527. #define LED_CFG 0x102c
  528. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  529. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  530. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  531. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  532. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  533. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  534. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  535. /*
  536. * XIFS_TIME_CFG: MAC timing
  537. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  538. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  539. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  540. * when MAC doesn't reference BBP signal BBRXEND
  541. * EIFS: unit 1us
  542. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  543. *
  544. */
  545. #define XIFS_TIME_CFG 0x1100
  546. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  547. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  548. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  549. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  550. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  551. /*
  552. * BKOFF_SLOT_CFG:
  553. */
  554. #define BKOFF_SLOT_CFG 0x1104
  555. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  556. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  557. /*
  558. * NAV_TIME_CFG:
  559. */
  560. #define NAV_TIME_CFG 0x1108
  561. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  562. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  563. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  564. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  565. /*
  566. * CH_TIME_CFG: count as channel busy
  567. */
  568. #define CH_TIME_CFG 0x110c
  569. /*
  570. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  571. */
  572. #define PBF_LIFE_TIMER 0x1110
  573. /*
  574. * BCN_TIME_CFG:
  575. * BEACON_INTERVAL: in unit of 1/16 TU
  576. * TSF_TICKING: Enable TSF auto counting
  577. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  578. * BEACON_GEN: Enable beacon generator
  579. */
  580. #define BCN_TIME_CFG 0x1114
  581. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  582. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  583. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  584. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  585. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  586. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  587. /*
  588. * TBTT_SYNC_CFG:
  589. */
  590. #define TBTT_SYNC_CFG 0x1118
  591. /*
  592. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  593. */
  594. #define TSF_TIMER_DW0 0x111c
  595. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  596. /*
  597. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  598. */
  599. #define TSF_TIMER_DW1 0x1120
  600. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  601. /*
  602. * TBTT_TIMER: TImer remains till next TBTT, read-only
  603. */
  604. #define TBTT_TIMER 0x1124
  605. /*
  606. * INT_TIMER_CFG:
  607. */
  608. #define INT_TIMER_CFG 0x1128
  609. /*
  610. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  611. */
  612. #define INT_TIMER_EN 0x112c
  613. /*
  614. * CH_IDLE_STA: channel idle time
  615. */
  616. #define CH_IDLE_STA 0x1130
  617. /*
  618. * CH_BUSY_STA: channel busy time
  619. */
  620. #define CH_BUSY_STA 0x1134
  621. /*
  622. * MAC_STATUS_CFG:
  623. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  624. * if 1 or higher one of the 2 registers is busy.
  625. */
  626. #define MAC_STATUS_CFG 0x1200
  627. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  628. /*
  629. * PWR_PIN_CFG:
  630. */
  631. #define PWR_PIN_CFG 0x1204
  632. /*
  633. * AUTOWAKEUP_CFG: Manual power control / status register
  634. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  635. * AUTOWAKE: 0:sleep, 1:awake
  636. */
  637. #define AUTOWAKEUP_CFG 0x1208
  638. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  639. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  640. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  641. /*
  642. * EDCA_AC0_CFG:
  643. */
  644. #define EDCA_AC0_CFG 0x1300
  645. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  646. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  647. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  648. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  649. /*
  650. * EDCA_AC1_CFG:
  651. */
  652. #define EDCA_AC1_CFG 0x1304
  653. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  654. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  655. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  656. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  657. /*
  658. * EDCA_AC2_CFG:
  659. */
  660. #define EDCA_AC2_CFG 0x1308
  661. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  662. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  663. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  664. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  665. /*
  666. * EDCA_AC3_CFG:
  667. */
  668. #define EDCA_AC3_CFG 0x130c
  669. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  670. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  671. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  672. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  673. /*
  674. * EDCA_TID_AC_MAP:
  675. */
  676. #define EDCA_TID_AC_MAP 0x1310
  677. /*
  678. * TX_PWR_CFG_0:
  679. */
  680. #define TX_PWR_CFG_0 0x1314
  681. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  682. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  683. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  684. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  685. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  686. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  687. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  688. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  689. /*
  690. * TX_PWR_CFG_1:
  691. */
  692. #define TX_PWR_CFG_1 0x1318
  693. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  694. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  695. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  696. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  697. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  698. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  699. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  700. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  701. /*
  702. * TX_PWR_CFG_2:
  703. */
  704. #define TX_PWR_CFG_2 0x131c
  705. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  706. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  707. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  708. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  709. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  710. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  711. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  712. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  713. /*
  714. * TX_PWR_CFG_3:
  715. */
  716. #define TX_PWR_CFG_3 0x1320
  717. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  718. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  719. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  720. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  721. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  722. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  723. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  724. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  725. /*
  726. * TX_PWR_CFG_4:
  727. */
  728. #define TX_PWR_CFG_4 0x1324
  729. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  730. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  731. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  732. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  733. /*
  734. * TX_PIN_CFG:
  735. */
  736. #define TX_PIN_CFG 0x1328
  737. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  738. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  739. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  740. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  741. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  742. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  743. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  744. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  745. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  746. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  747. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  748. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  749. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  750. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  751. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  752. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  753. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  754. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  755. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  756. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  757. /*
  758. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  759. */
  760. #define TX_BAND_CFG 0x132c
  761. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  762. #define TX_BAND_CFG_A FIELD32(0x00000002)
  763. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  764. /*
  765. * TX_SW_CFG0:
  766. */
  767. #define TX_SW_CFG0 0x1330
  768. /*
  769. * TX_SW_CFG1:
  770. */
  771. #define TX_SW_CFG1 0x1334
  772. /*
  773. * TX_SW_CFG2:
  774. */
  775. #define TX_SW_CFG2 0x1338
  776. /*
  777. * TXOP_THRES_CFG:
  778. */
  779. #define TXOP_THRES_CFG 0x133c
  780. /*
  781. * TXOP_CTRL_CFG:
  782. */
  783. #define TXOP_CTRL_CFG 0x1340
  784. /*
  785. * TX_RTS_CFG:
  786. * RTS_THRES: unit:byte
  787. * RTS_FBK_EN: enable rts rate fallback
  788. */
  789. #define TX_RTS_CFG 0x1344
  790. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  791. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  792. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  793. /*
  794. * TX_TIMEOUT_CFG:
  795. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  796. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  797. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  798. * it is recommended that:
  799. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  800. */
  801. #define TX_TIMEOUT_CFG 0x1348
  802. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  803. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  804. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  805. /*
  806. * TX_RTY_CFG:
  807. * SHORT_RTY_LIMIT: short retry limit
  808. * LONG_RTY_LIMIT: long retry limit
  809. * LONG_RTY_THRE: Long retry threshoold
  810. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  811. * 0:expired by retry limit, 1: expired by mpdu life timer
  812. * AGG_RTY_MODE: Aggregate MPDU retry mode
  813. * 0:expired by retry limit, 1: expired by mpdu life timer
  814. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  815. */
  816. #define TX_RTY_CFG 0x134c
  817. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  818. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  819. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  820. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  821. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  822. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  823. /*
  824. * TX_LINK_CFG:
  825. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  826. * MFB_ENABLE: TX apply remote MFB 1:enable
  827. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  828. * 0: not apply remote remote unsolicit (MFS=7)
  829. * TX_MRQ_EN: MCS request TX enable
  830. * TX_RDG_EN: RDG TX enable
  831. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  832. * REMOTE_MFB: remote MCS feedback
  833. * REMOTE_MFS: remote MCS feedback sequence number
  834. */
  835. #define TX_LINK_CFG 0x1350
  836. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  837. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  838. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  839. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  840. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  841. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  842. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  843. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  844. /*
  845. * HT_FBK_CFG0:
  846. */
  847. #define HT_FBK_CFG0 0x1354
  848. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  849. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  850. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  851. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  852. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  853. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  854. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  855. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  856. /*
  857. * HT_FBK_CFG1:
  858. */
  859. #define HT_FBK_CFG1 0x1358
  860. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  861. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  862. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  863. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  864. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  865. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  866. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  867. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  868. /*
  869. * LG_FBK_CFG0:
  870. */
  871. #define LG_FBK_CFG0 0x135c
  872. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  873. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  874. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  875. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  876. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  877. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  878. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  879. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  880. /*
  881. * LG_FBK_CFG1:
  882. */
  883. #define LG_FBK_CFG1 0x1360
  884. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  885. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  886. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  887. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  888. /*
  889. * CCK_PROT_CFG: CCK Protection
  890. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  891. * PROTECT_CTRL: Protection control frame type for CCK TX
  892. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  893. * PROTECT_NAV: TXOP protection type for CCK TX
  894. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  895. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  896. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  897. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  898. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  899. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  900. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  901. * RTS_TH_EN: RTS threshold enable on CCK TX
  902. */
  903. #define CCK_PROT_CFG 0x1364
  904. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  905. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  906. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  907. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  908. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  909. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  910. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  911. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  912. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  913. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  914. /*
  915. * OFDM_PROT_CFG: OFDM Protection
  916. */
  917. #define OFDM_PROT_CFG 0x1368
  918. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  919. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  920. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  921. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  922. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  923. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  924. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  925. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  926. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  927. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  928. /*
  929. * MM20_PROT_CFG: MM20 Protection
  930. */
  931. #define MM20_PROT_CFG 0x136c
  932. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  933. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  934. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  935. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  936. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  937. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  938. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  939. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  940. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  941. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  942. /*
  943. * MM40_PROT_CFG: MM40 Protection
  944. */
  945. #define MM40_PROT_CFG 0x1370
  946. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  947. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  948. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  949. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  950. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  951. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  952. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  953. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  954. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  955. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  956. /*
  957. * GF20_PROT_CFG: GF20 Protection
  958. */
  959. #define GF20_PROT_CFG 0x1374
  960. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  961. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  962. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  963. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  964. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  965. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  966. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  967. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  968. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  969. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  970. /*
  971. * GF40_PROT_CFG: GF40 Protection
  972. */
  973. #define GF40_PROT_CFG 0x1378
  974. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  975. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  976. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  977. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  978. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  979. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  980. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  981. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  982. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  983. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  984. /*
  985. * EXP_CTS_TIME:
  986. */
  987. #define EXP_CTS_TIME 0x137c
  988. /*
  989. * EXP_ACK_TIME:
  990. */
  991. #define EXP_ACK_TIME 0x1380
  992. /*
  993. * RX_FILTER_CFG: RX configuration register.
  994. */
  995. #define RX_FILTER_CFG 0x1400
  996. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  997. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  998. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  999. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1000. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1001. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1002. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1003. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1004. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1005. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1006. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1007. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1008. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1009. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1010. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1011. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1012. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1013. /*
  1014. * AUTO_RSP_CFG:
  1015. * AUTORESPONDER: 0: disable, 1: enable
  1016. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1017. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1018. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1019. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1020. * DUAL_CTS_EN: Power bit value in control frame
  1021. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1022. */
  1023. #define AUTO_RSP_CFG 0x1404
  1024. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1025. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1026. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1027. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1028. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1029. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1030. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1031. /*
  1032. * LEGACY_BASIC_RATE:
  1033. */
  1034. #define LEGACY_BASIC_RATE 0x1408
  1035. /*
  1036. * HT_BASIC_RATE:
  1037. */
  1038. #define HT_BASIC_RATE 0x140c
  1039. /*
  1040. * HT_CTRL_CFG:
  1041. */
  1042. #define HT_CTRL_CFG 0x1410
  1043. /*
  1044. * SIFS_COST_CFG:
  1045. */
  1046. #define SIFS_COST_CFG 0x1414
  1047. /*
  1048. * RX_PARSER_CFG:
  1049. * Set NAV for all received frames
  1050. */
  1051. #define RX_PARSER_CFG 0x1418
  1052. /*
  1053. * TX_SEC_CNT0:
  1054. */
  1055. #define TX_SEC_CNT0 0x1500
  1056. /*
  1057. * RX_SEC_CNT0:
  1058. */
  1059. #define RX_SEC_CNT0 0x1504
  1060. /*
  1061. * CCMP_FC_MUTE:
  1062. */
  1063. #define CCMP_FC_MUTE 0x1508
  1064. /*
  1065. * TXOP_HLDR_ADDR0:
  1066. */
  1067. #define TXOP_HLDR_ADDR0 0x1600
  1068. /*
  1069. * TXOP_HLDR_ADDR1:
  1070. */
  1071. #define TXOP_HLDR_ADDR1 0x1604
  1072. /*
  1073. * TXOP_HLDR_ET:
  1074. */
  1075. #define TXOP_HLDR_ET 0x1608
  1076. /*
  1077. * QOS_CFPOLL_RA_DW0:
  1078. */
  1079. #define QOS_CFPOLL_RA_DW0 0x160c
  1080. /*
  1081. * QOS_CFPOLL_RA_DW1:
  1082. */
  1083. #define QOS_CFPOLL_RA_DW1 0x1610
  1084. /*
  1085. * QOS_CFPOLL_QC:
  1086. */
  1087. #define QOS_CFPOLL_QC 0x1614
  1088. /*
  1089. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1090. */
  1091. #define RX_STA_CNT0 0x1700
  1092. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1093. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1094. /*
  1095. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1096. */
  1097. #define RX_STA_CNT1 0x1704
  1098. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1099. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1100. /*
  1101. * RX_STA_CNT2:
  1102. */
  1103. #define RX_STA_CNT2 0x1708
  1104. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1105. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1106. /*
  1107. * TX_STA_CNT0: TX Beacon count
  1108. */
  1109. #define TX_STA_CNT0 0x170c
  1110. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1111. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1112. /*
  1113. * TX_STA_CNT1: TX tx count
  1114. */
  1115. #define TX_STA_CNT1 0x1710
  1116. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1117. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1118. /*
  1119. * TX_STA_CNT2: TX tx count
  1120. */
  1121. #define TX_STA_CNT2 0x1714
  1122. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1123. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1124. /*
  1125. * TX_STA_FIFO: TX Result for specific PID status fifo register
  1126. */
  1127. #define TX_STA_FIFO 0x1718
  1128. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1129. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1130. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1131. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1132. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1133. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1134. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1135. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1136. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1137. /*
  1138. * TX_AGG_CNT: Debug counter
  1139. */
  1140. #define TX_AGG_CNT 0x171c
  1141. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1142. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1143. /*
  1144. * TX_AGG_CNT0:
  1145. */
  1146. #define TX_AGG_CNT0 0x1720
  1147. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1148. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1149. /*
  1150. * TX_AGG_CNT1:
  1151. */
  1152. #define TX_AGG_CNT1 0x1724
  1153. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1154. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1155. /*
  1156. * TX_AGG_CNT2:
  1157. */
  1158. #define TX_AGG_CNT2 0x1728
  1159. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1160. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1161. /*
  1162. * TX_AGG_CNT3:
  1163. */
  1164. #define TX_AGG_CNT3 0x172c
  1165. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1166. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1167. /*
  1168. * TX_AGG_CNT4:
  1169. */
  1170. #define TX_AGG_CNT4 0x1730
  1171. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1172. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1173. /*
  1174. * TX_AGG_CNT5:
  1175. */
  1176. #define TX_AGG_CNT5 0x1734
  1177. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1178. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1179. /*
  1180. * TX_AGG_CNT6:
  1181. */
  1182. #define TX_AGG_CNT6 0x1738
  1183. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1184. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1185. /*
  1186. * TX_AGG_CNT7:
  1187. */
  1188. #define TX_AGG_CNT7 0x173c
  1189. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1190. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1191. /*
  1192. * MPDU_DENSITY_CNT:
  1193. * TX_ZERO_DEL: TX zero length delimiter count
  1194. * RX_ZERO_DEL: RX zero length delimiter count
  1195. */
  1196. #define MPDU_DENSITY_CNT 0x1740
  1197. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1198. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1199. /*
  1200. * Security key table memory.
  1201. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1202. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1203. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1204. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1205. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1206. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1207. */
  1208. #define MAC_WCID_BASE 0x1800
  1209. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1210. #define MAC_IVEIV_TABLE_BASE 0x6000
  1211. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1212. #define SHARED_KEY_TABLE_BASE 0x6c00
  1213. #define SHARED_KEY_MODE_BASE 0x7000
  1214. #define MAC_WCID_ENTRY(__idx) \
  1215. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1216. #define PAIRWISE_KEY_ENTRY(__idx) \
  1217. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1218. #define MAC_IVEIV_ENTRY(__idx) \
  1219. ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
  1220. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1221. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1222. #define SHARED_KEY_ENTRY(__idx) \
  1223. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1224. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1225. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1226. struct mac_wcid_entry {
  1227. u8 mac[6];
  1228. u8 reserved[2];
  1229. } __attribute__ ((packed));
  1230. struct hw_key_entry {
  1231. u8 key[16];
  1232. u8 tx_mic[8];
  1233. u8 rx_mic[8];
  1234. } __attribute__ ((packed));
  1235. struct mac_iveiv_entry {
  1236. u8 iv[8];
  1237. } __attribute__ ((packed));
  1238. /*
  1239. * MAC_WCID_ATTRIBUTE:
  1240. */
  1241. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1242. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1243. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1244. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1245. /*
  1246. * SHARED_KEY_MODE:
  1247. */
  1248. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1249. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1250. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1251. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1252. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1253. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1254. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1255. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1256. /*
  1257. * HOST-MCU communication
  1258. */
  1259. /*
  1260. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1261. */
  1262. #define H2M_MAILBOX_CSR 0x7010
  1263. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1264. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1265. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1266. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1267. /*
  1268. * H2M_MAILBOX_CID:
  1269. */
  1270. #define H2M_MAILBOX_CID 0x7014
  1271. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1272. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1273. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1274. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1275. /*
  1276. * H2M_MAILBOX_STATUS:
  1277. */
  1278. #define H2M_MAILBOX_STATUS 0x701c
  1279. /*
  1280. * H2M_INT_SRC:
  1281. */
  1282. #define H2M_INT_SRC 0x7024
  1283. /*
  1284. * H2M_BBP_AGENT:
  1285. */
  1286. #define H2M_BBP_AGENT 0x7028
  1287. /*
  1288. * MCU_LEDCS: LED control for MCU Mailbox.
  1289. */
  1290. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1291. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1292. /*
  1293. * HW_CS_CTS_BASE:
  1294. * Carrier-sense CTS frame base address.
  1295. * It's where mac stores carrier-sense frame for carrier-sense function.
  1296. */
  1297. #define HW_CS_CTS_BASE 0x7700
  1298. /*
  1299. * HW_DFS_CTS_BASE:
  1300. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1301. */
  1302. #define HW_DFS_CTS_BASE 0x7780
  1303. /*
  1304. * TXRX control registers - base address 0x3000
  1305. */
  1306. /*
  1307. * TXRX_CSR1:
  1308. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1309. */
  1310. #define TXRX_CSR1 0x77d0
  1311. /*
  1312. * HW_DEBUG_SETTING_BASE:
  1313. * since NULL frame won't be that long (256 byte)
  1314. * We steal 16 tail bytes to save debugging settings
  1315. */
  1316. #define HW_DEBUG_SETTING_BASE 0x77f0
  1317. #define HW_DEBUG_SETTING_BASE2 0x7770
  1318. /*
  1319. * HW_BEACON_BASE
  1320. * In order to support maximum 8 MBSS and its maximum length
  1321. * is 512 bytes for each beacon
  1322. * Three section discontinue memory segments will be used.
  1323. * 1. The original region for BCN 0~3
  1324. * 2. Extract memory from FCE table for BCN 4~5
  1325. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1326. * It occupied those memory of wcid 238~253 for BCN 6
  1327. * and wcid 222~237 for BCN 7
  1328. *
  1329. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1330. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1331. */
  1332. #define HW_BEACON_BASE0 0x7800
  1333. #define HW_BEACON_BASE1 0x7a00
  1334. #define HW_BEACON_BASE2 0x7c00
  1335. #define HW_BEACON_BASE3 0x7e00
  1336. #define HW_BEACON_BASE4 0x7200
  1337. #define HW_BEACON_BASE5 0x7400
  1338. #define HW_BEACON_BASE6 0x5dc0
  1339. #define HW_BEACON_BASE7 0x5bc0
  1340. #define HW_BEACON_OFFSET(__index) \
  1341. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1342. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1343. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1344. /*
  1345. * BBP registers.
  1346. * The wordsize of the BBP is 8 bits.
  1347. */
  1348. /*
  1349. * BBP 1: TX Antenna
  1350. */
  1351. #define BBP1_TX_POWER FIELD8(0x07)
  1352. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1353. /*
  1354. * BBP 3: RX Antenna
  1355. */
  1356. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1357. #define BBP3_HT40_MINUS FIELD8(0x20)
  1358. /*
  1359. * BBP 4: Bandwidth
  1360. */
  1361. #define BBP4_TX_BF FIELD8(0x01)
  1362. #define BBP4_BANDWIDTH FIELD8(0x18)
  1363. /*
  1364. * BBP 138: Unknown
  1365. */
  1366. #define BBP138_RX_ADC1 FIELD8(0x02)
  1367. #define BBP138_RX_ADC2 FIELD8(0x04)
  1368. #define BBP138_TX_DAC1 FIELD8(0x20)
  1369. #define BBP138_TX_DAC2 FIELD8(0x40)
  1370. /*
  1371. * RFCSR registers
  1372. * The wordsize of the RFCSR is 8 bits.
  1373. */
  1374. /*
  1375. * RFCSR 1:
  1376. */
  1377. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1378. #define RFCSR1_RX0_PD FIELD8(0x04)
  1379. #define RFCSR1_TX0_PD FIELD8(0x08)
  1380. #define RFCSR1_RX1_PD FIELD8(0x10)
  1381. #define RFCSR1_TX1_PD FIELD8(0x20)
  1382. /*
  1383. * RFCSR 6:
  1384. */
  1385. #define RFCSR6_R1 FIELD8(0x03)
  1386. #define RFCSR6_R2 FIELD8(0x40)
  1387. /*
  1388. * RFCSR 7:
  1389. */
  1390. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1391. /*
  1392. * RFCSR 12:
  1393. */
  1394. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1395. /*
  1396. * RFCSR 13:
  1397. */
  1398. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1399. /*
  1400. * RFCSR 15:
  1401. */
  1402. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1403. /*
  1404. * RFCSR 17:
  1405. */
  1406. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1407. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1408. #define RFCSR17_R FIELD8(0x20)
  1409. /*
  1410. * RFCSR 20:
  1411. */
  1412. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1413. /*
  1414. * RFCSR 21:
  1415. */
  1416. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1417. /*
  1418. * RFCSR 22:
  1419. */
  1420. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1421. /*
  1422. * RFCSR 23:
  1423. */
  1424. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1425. /*
  1426. * RFCSR 27:
  1427. */
  1428. #define RFCSR27_R1 FIELD8(0x03)
  1429. #define RFCSR27_R2 FIELD8(0x04)
  1430. #define RFCSR27_R3 FIELD8(0x30)
  1431. #define RFCSR27_R4 FIELD8(0x40)
  1432. /*
  1433. * RFCSR 30:
  1434. */
  1435. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1436. /*
  1437. * RF registers
  1438. */
  1439. /*
  1440. * RF 2
  1441. */
  1442. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1443. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1444. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1445. /*
  1446. * RF 3
  1447. */
  1448. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1449. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1450. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1451. /*
  1452. * RF 4
  1453. */
  1454. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1455. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1456. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1457. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1458. #define RF4_HT40 FIELD32(0x00200000)
  1459. /*
  1460. * EEPROM content.
  1461. * The wordsize of the EEPROM is 16 bits.
  1462. */
  1463. /*
  1464. * EEPROM Version
  1465. */
  1466. #define EEPROM_VERSION 0x0001
  1467. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1468. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1469. /*
  1470. * HW MAC address.
  1471. */
  1472. #define EEPROM_MAC_ADDR_0 0x0002
  1473. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1474. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1475. #define EEPROM_MAC_ADDR_1 0x0003
  1476. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1477. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1478. #define EEPROM_MAC_ADDR_2 0x0004
  1479. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1480. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1481. /*
  1482. * EEPROM ANTENNA config
  1483. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1484. * TXPATH: 1: 1T, 2: 2T
  1485. */
  1486. #define EEPROM_ANTENNA 0x001a
  1487. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1488. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1489. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1490. /*
  1491. * EEPROM NIC config
  1492. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1493. */
  1494. #define EEPROM_NIC 0x001b
  1495. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1496. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1497. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1498. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1499. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1500. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1501. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1502. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1503. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1504. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1505. #define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
  1506. #define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
  1507. /*
  1508. * EEPROM frequency
  1509. */
  1510. #define EEPROM_FREQ 0x001d
  1511. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1512. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1513. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1514. /*
  1515. * EEPROM LED
  1516. * POLARITY_RDY_G: Polarity RDY_G setting.
  1517. * POLARITY_RDY_A: Polarity RDY_A setting.
  1518. * POLARITY_ACT: Polarity ACT setting.
  1519. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1520. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1521. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1522. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1523. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1524. * LED_MODE: Led mode.
  1525. */
  1526. #define EEPROM_LED1 0x001e
  1527. #define EEPROM_LED2 0x001f
  1528. #define EEPROM_LED3 0x0020
  1529. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1530. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1531. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1532. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1533. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1534. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1535. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1536. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1537. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1538. /*
  1539. * EEPROM LNA
  1540. */
  1541. #define EEPROM_LNA 0x0022
  1542. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1543. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1544. /*
  1545. * EEPROM RSSI BG offset
  1546. */
  1547. #define EEPROM_RSSI_BG 0x0023
  1548. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1549. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1550. /*
  1551. * EEPROM RSSI BG2 offset
  1552. */
  1553. #define EEPROM_RSSI_BG2 0x0024
  1554. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1555. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1556. /*
  1557. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  1558. */
  1559. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  1560. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  1561. /*
  1562. * EEPROM RSSI A offset
  1563. */
  1564. #define EEPROM_RSSI_A 0x0025
  1565. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1566. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1567. /*
  1568. * EEPROM RSSI A2 offset
  1569. */
  1570. #define EEPROM_RSSI_A2 0x0026
  1571. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1572. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1573. /*
  1574. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1575. * This is delta in 40MHZ.
  1576. * VALUE: Tx Power dalta value (MAX=4)
  1577. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1578. * TXPOWER: Enable:
  1579. */
  1580. #define EEPROM_TXPOWER_DELTA 0x0028
  1581. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1582. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1583. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1584. /*
  1585. * EEPROM TXPOWER 802.11BG
  1586. */
  1587. #define EEPROM_TXPOWER_BG1 0x0029
  1588. #define EEPROM_TXPOWER_BG2 0x0030
  1589. #define EEPROM_TXPOWER_BG_SIZE 7
  1590. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1591. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1592. /*
  1593. * EEPROM TXPOWER 802.11A
  1594. */
  1595. #define EEPROM_TXPOWER_A1 0x003c
  1596. #define EEPROM_TXPOWER_A2 0x0053
  1597. #define EEPROM_TXPOWER_A_SIZE 6
  1598. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1599. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1600. /*
  1601. * EEPROM TXpower byrate: 20MHZ power
  1602. */
  1603. #define EEPROM_TXPOWER_BYRATE 0x006f
  1604. /*
  1605. * EEPROM BBP.
  1606. */
  1607. #define EEPROM_BBP_START 0x0078
  1608. #define EEPROM_BBP_SIZE 16
  1609. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1610. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1611. /*
  1612. * MCU mailbox commands.
  1613. */
  1614. #define MCU_SLEEP 0x30
  1615. #define MCU_WAKEUP 0x31
  1616. #define MCU_RADIO_OFF 0x35
  1617. #define MCU_CURRENT 0x36
  1618. #define MCU_LED 0x50
  1619. #define MCU_LED_STRENGTH 0x51
  1620. #define MCU_LED_1 0x52
  1621. #define MCU_LED_2 0x53
  1622. #define MCU_LED_3 0x54
  1623. #define MCU_RADAR 0x60
  1624. #define MCU_BOOT_SIGNAL 0x72
  1625. #define MCU_BBP_SIGNAL 0x80
  1626. #define MCU_POWER_SAVE 0x83
  1627. /*
  1628. * MCU mailbox tokens
  1629. */
  1630. #define TOKEN_WAKUP 3
  1631. /*
  1632. * DMA descriptor defines.
  1633. */
  1634. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1635. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1636. /*
  1637. * TX WI structure
  1638. */
  1639. /*
  1640. * Word0
  1641. * FRAG: 1 To inform TKIP engine this is a fragment.
  1642. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1643. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1644. * BW: Channel bandwidth 20MHz or 40 MHz
  1645. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1646. */
  1647. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1648. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1649. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1650. #define TXWI_W0_TS FIELD32(0x00000008)
  1651. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1652. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1653. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1654. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1655. #define TXWI_W0_BW FIELD32(0x00800000)
  1656. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1657. #define TXWI_W0_STBC FIELD32(0x06000000)
  1658. #define TXWI_W0_IFS FIELD32(0x08000000)
  1659. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1660. /*
  1661. * Word1
  1662. */
  1663. #define TXWI_W1_ACK FIELD32(0x00000001)
  1664. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1665. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1666. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1667. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1668. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1669. /*
  1670. * Word2
  1671. */
  1672. #define TXWI_W2_IV FIELD32(0xffffffff)
  1673. /*
  1674. * Word3
  1675. */
  1676. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1677. /*
  1678. * RX WI structure
  1679. */
  1680. /*
  1681. * Word0
  1682. */
  1683. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1684. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1685. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1686. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1687. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1688. #define RXWI_W0_TID FIELD32(0xf0000000)
  1689. /*
  1690. * Word1
  1691. */
  1692. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1693. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1694. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1695. #define RXWI_W1_BW FIELD32(0x00800000)
  1696. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1697. #define RXWI_W1_STBC FIELD32(0x06000000)
  1698. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1699. /*
  1700. * Word2
  1701. */
  1702. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1703. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1704. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1705. /*
  1706. * Word3
  1707. */
  1708. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1709. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1710. /*
  1711. * Macros for converting txpower from EEPROM to mac80211 value
  1712. * and from mac80211 value to register value.
  1713. */
  1714. #define MIN_G_TXPOWER 0
  1715. #define MIN_A_TXPOWER -7
  1716. #define MAX_G_TXPOWER 31
  1717. #define MAX_A_TXPOWER 15
  1718. #define DEFAULT_TXPOWER 5
  1719. #define TXPOWER_G_FROM_DEV(__txpower) \
  1720. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1721. #define TXPOWER_G_TO_DEV(__txpower) \
  1722. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1723. #define TXPOWER_A_FROM_DEV(__txpower) \
  1724. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1725. #define TXPOWER_A_TO_DEV(__txpower) \
  1726. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1727. #endif /* RT2800_H */