desc.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. *
  17. */
  18. /*
  19. * Internal RX/TX descriptor structures
  20. * (rX: reserved fields possibily used by future versions of the ar5k chipset)
  21. */
  22. /*
  23. * common hardware RX control descriptor
  24. */
  25. struct ath5k_hw_rx_ctl {
  26. u32 rx_control_0; /* RX control word 0 */
  27. u32 rx_control_1; /* RX control word 1 */
  28. } __packed;
  29. /* RX control word 0 field/sflags */
  30. #define AR5K_DESC_RX_CTL0 0x00000000
  31. /* RX control word 1 fields/flags */
  32. #define AR5K_DESC_RX_CTL1_BUF_LEN 0x00000fff
  33. #define AR5K_DESC_RX_CTL1_INTREQ 0x00002000
  34. /*
  35. * common hardware RX status descriptor
  36. * 5210/11 and 5212 differ only in the flags defined below
  37. */
  38. struct ath5k_hw_rx_status {
  39. u32 rx_status_0; /* RX status word 0 */
  40. u32 rx_status_1; /* RX status word 1 */
  41. } __packed;
  42. /* 5210/5211 */
  43. /* RX status word 0 fields/flags */
  44. #define AR5K_5210_RX_DESC_STATUS0_DATA_LEN 0x00000fff
  45. #define AR5K_5210_RX_DESC_STATUS0_MORE 0x00001000
  46. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE 0x00078000
  47. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE_S 15
  48. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL 0x07f80000
  49. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL_S 19
  50. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANTENNA 0x38000000
  51. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANTENNA_S 27
  52. /* RX status word 1 fields/flags */
  53. #define AR5K_5210_RX_DESC_STATUS1_DONE 0x00000001
  54. #define AR5K_5210_RX_DESC_STATUS1_FRAME_RECEIVE_OK 0x00000002
  55. #define AR5K_5210_RX_DESC_STATUS1_CRC_ERROR 0x00000004
  56. #define AR5K_5210_RX_DESC_STATUS1_FIFO_OVERRUN 0x00000008
  57. #define AR5K_5210_RX_DESC_STATUS1_DECRYPT_CRC_ERROR 0x00000010
  58. #define AR5K_5210_RX_DESC_STATUS1_PHY_ERROR 0x000000e0
  59. #define AR5K_5210_RX_DESC_STATUS1_PHY_ERROR_S 5
  60. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_VALID 0x00000100
  61. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX 0x00007e00
  62. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_S 9
  63. #define AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP 0x0fff8000
  64. #define AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP_S 15
  65. #define AR5K_5210_RX_DESC_STATUS1_KEY_CACHE_MISS 0x10000000
  66. /* 5212 */
  67. /* RX status word 0 fields/flags */
  68. #define AR5K_5212_RX_DESC_STATUS0_DATA_LEN 0x00000fff
  69. #define AR5K_5212_RX_DESC_STATUS0_MORE 0x00001000
  70. #define AR5K_5212_RX_DESC_STATUS0_DECOMP_CRC_ERROR 0x00002000
  71. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE 0x000f8000
  72. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE_S 15
  73. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL 0x0ff00000
  74. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL_S 20
  75. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA 0xf0000000
  76. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA_S 28
  77. /* RX status word 1 fields/flags */
  78. #define AR5K_5212_RX_DESC_STATUS1_DONE 0x00000001
  79. #define AR5K_5212_RX_DESC_STATUS1_FRAME_RECEIVE_OK 0x00000002
  80. #define AR5K_5212_RX_DESC_STATUS1_CRC_ERROR 0x00000004
  81. #define AR5K_5212_RX_DESC_STATUS1_DECRYPT_CRC_ERROR 0x00000008
  82. #define AR5K_5212_RX_DESC_STATUS1_PHY_ERROR 0x00000010
  83. #define AR5K_5212_RX_DESC_STATUS1_MIC_ERROR 0x00000020
  84. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_VALID 0x00000100
  85. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX 0x0000fe00
  86. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_S 9
  87. #define AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP 0x7fff0000
  88. #define AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP_S 16
  89. #define AR5K_5212_RX_DESC_STATUS1_KEY_CACHE_MISS 0x80000000
  90. /*
  91. * common hardware RX error descriptor
  92. */
  93. struct ath5k_hw_rx_error {
  94. u32 rx_error_0; /* RX status word 0 */
  95. u32 rx_error_1; /* RX status word 1 */
  96. } __packed;
  97. /* RX error word 0 fields/flags */
  98. #define AR5K_RX_DESC_ERROR0 0x00000000
  99. /* RX error word 1 fields/flags */
  100. #define AR5K_RX_DESC_ERROR1_PHY_ERROR_CODE 0x0000ff00
  101. #define AR5K_RX_DESC_ERROR1_PHY_ERROR_CODE_S 8
  102. /**
  103. * enum ath5k_phy_error_code - PHY Error codes
  104. */
  105. enum ath5k_phy_error_code {
  106. AR5K_RX_PHY_ERROR_UNDERRUN = 0, /* Transmit underrun */
  107. AR5K_RX_PHY_ERROR_TIMING = 1, /* Timing error */
  108. AR5K_RX_PHY_ERROR_PARITY = 2, /* Illegal parity */
  109. AR5K_RX_PHY_ERROR_RATE = 3, /* Illegal rate */
  110. AR5K_RX_PHY_ERROR_LENGTH = 4, /* Illegal length */
  111. AR5K_RX_PHY_ERROR_RADAR = 5, /* Radar detect */
  112. AR5K_RX_PHY_ERROR_SERVICE = 6, /* Illegal service */
  113. AR5K_RX_PHY_ERROR_TOR = 7, /* Transmit override receive */
  114. /* these are specific to the 5212 */
  115. AR5K_RX_PHY_ERROR_OFDM_TIMING = 17,
  116. AR5K_RX_PHY_ERROR_OFDM_SIGNAL_PARITY = 18,
  117. AR5K_RX_PHY_ERROR_OFDM_RATE_ILLEGAL = 19,
  118. AR5K_RX_PHY_ERROR_OFDM_LENGTH_ILLEGAL = 20,
  119. AR5K_RX_PHY_ERROR_OFDM_POWER_DROP = 21,
  120. AR5K_RX_PHY_ERROR_OFDM_SERVICE = 22,
  121. AR5K_RX_PHY_ERROR_OFDM_RESTART = 23,
  122. AR5K_RX_PHY_ERROR_CCK_TIMING = 25,
  123. AR5K_RX_PHY_ERROR_CCK_HEADER_CRC = 26,
  124. AR5K_RX_PHY_ERROR_CCK_RATE_ILLEGAL = 27,
  125. AR5K_RX_PHY_ERROR_CCK_SERVICE = 30,
  126. AR5K_RX_PHY_ERROR_CCK_RESTART = 31,
  127. };
  128. /*
  129. * 5210/5211 hardware 2-word TX control descriptor
  130. */
  131. struct ath5k_hw_2w_tx_ctl {
  132. u32 tx_control_0; /* TX control word 0 */
  133. u32 tx_control_1; /* TX control word 1 */
  134. } __packed;
  135. /* TX control word 0 fields/flags */
  136. #define AR5K_2W_TX_DESC_CTL0_FRAME_LEN 0x00000fff
  137. #define AR5K_2W_TX_DESC_CTL0_HEADER_LEN 0x0003f000 /*[5210 ?]*/
  138. #define AR5K_2W_TX_DESC_CTL0_HEADER_LEN_S 12
  139. #define AR5K_2W_TX_DESC_CTL0_XMIT_RATE 0x003c0000
  140. #define AR5K_2W_TX_DESC_CTL0_XMIT_RATE_S 18
  141. #define AR5K_2W_TX_DESC_CTL0_RTSENA 0x00400000
  142. #define AR5K_2W_TX_DESC_CTL0_CLRDMASK 0x01000000
  143. #define AR5K_2W_TX_DESC_CTL0_LONG_PACKET 0x00800000 /*[5210]*/
  144. #define AR5K_2W_TX_DESC_CTL0_VEOL 0x00800000 /*[5211]*/
  145. #define AR5K_2W_TX_DESC_CTL0_FRAME_TYPE 0x1c000000 /*[5210]*/
  146. #define AR5K_2W_TX_DESC_CTL0_FRAME_TYPE_S 26
  147. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5210 0x02000000
  148. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5211 0x1e000000
  149. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT \
  150. (ah->ah_version == AR5K_AR5210 ? \
  151. AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5210 : \
  152. AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5211)
  153. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_S 25
  154. #define AR5K_2W_TX_DESC_CTL0_INTREQ 0x20000000
  155. #define AR5K_2W_TX_DESC_CTL0_ENCRYPT_KEY_VALID 0x40000000
  156. /* TX control word 1 fields/flags */
  157. #define AR5K_2W_TX_DESC_CTL1_BUF_LEN 0x00000fff
  158. #define AR5K_2W_TX_DESC_CTL1_MORE 0x00001000
  159. #define AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_5210 0x0007e000
  160. #define AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_5211 0x000fe000
  161. #define AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX \
  162. (ah->ah_version == AR5K_AR5210 ? \
  163. AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_5210 : \
  164. AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_5211)
  165. #define AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_S 13
  166. #define AR5K_2W_TX_DESC_CTL1_FRAME_TYPE 0x00700000 /*[5211]*/
  167. #define AR5K_2W_TX_DESC_CTL1_FRAME_TYPE_S 20
  168. #define AR5K_2W_TX_DESC_CTL1_NOACK 0x00800000 /*[5211]*/
  169. #define AR5K_2W_TX_DESC_CTL1_RTS_DURATION 0xfff80000 /*[5210 ?]*/
  170. /* Frame types */
  171. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_NORMAL 0x00
  172. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_ATIM 0x04
  173. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_PSPOLL 0x08
  174. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_NO_DELAY 0x0c
  175. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_PIFS 0x10
  176. /*
  177. * 5212 hardware 4-word TX control descriptor
  178. */
  179. struct ath5k_hw_4w_tx_ctl {
  180. u32 tx_control_0; /* TX control word 0 */
  181. #define AR5K_4W_TX_DESC_CTL0_FRAME_LEN 0x00000fff
  182. #define AR5K_4W_TX_DESC_CTL0_XMIT_POWER 0x003f0000
  183. #define AR5K_4W_TX_DESC_CTL0_XMIT_POWER_S 16
  184. #define AR5K_4W_TX_DESC_CTL0_RTSENA 0x00400000
  185. #define AR5K_4W_TX_DESC_CTL0_VEOL 0x00800000
  186. #define AR5K_4W_TX_DESC_CTL0_CLRDMASK 0x01000000
  187. #define AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT 0x1e000000
  188. #define AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT_S 25
  189. #define AR5K_4W_TX_DESC_CTL0_INTREQ 0x20000000
  190. #define AR5K_4W_TX_DESC_CTL0_ENCRYPT_KEY_VALID 0x40000000
  191. #define AR5K_4W_TX_DESC_CTL0_CTSENA 0x80000000
  192. u32 tx_control_1; /* TX control word 1 */
  193. #define AR5K_4W_TX_DESC_CTL1_BUF_LEN 0x00000fff
  194. #define AR5K_4W_TX_DESC_CTL1_MORE 0x00001000
  195. #define AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX 0x000fe000
  196. #define AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX_S 13
  197. #define AR5K_4W_TX_DESC_CTL1_FRAME_TYPE 0x00f00000
  198. #define AR5K_4W_TX_DESC_CTL1_FRAME_TYPE_S 20
  199. #define AR5K_4W_TX_DESC_CTL1_NOACK 0x01000000
  200. #define AR5K_4W_TX_DESC_CTL1_COMP_PROC 0x06000000
  201. #define AR5K_4W_TX_DESC_CTL1_COMP_PROC_S 25
  202. #define AR5K_4W_TX_DESC_CTL1_COMP_IV_LEN 0x18000000
  203. #define AR5K_4W_TX_DESC_CTL1_COMP_IV_LEN_S 27
  204. #define AR5K_4W_TX_DESC_CTL1_COMP_ICV_LEN 0x60000000
  205. #define AR5K_4W_TX_DESC_CTL1_COMP_ICV_LEN_S 29
  206. u32 tx_control_2; /* TX control word 2 */
  207. #define AR5K_4W_TX_DESC_CTL2_RTS_DURATION 0x00007fff
  208. #define AR5K_4W_TX_DESC_CTL2_DURATION_UPDATE_ENABLE 0x00008000
  209. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0 0x000f0000
  210. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0_S 16
  211. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1 0x00f00000
  212. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1_S 20
  213. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES2 0x0f000000
  214. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES2_S 24
  215. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES3 0xf0000000
  216. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES3_S 28
  217. u32 tx_control_3; /* TX control word 3 */
  218. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE0 0x0000001f
  219. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE1 0x000003e0
  220. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE1_S 5
  221. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE2 0x00007c00
  222. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE2_S 10
  223. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE3 0x000f8000
  224. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE3_S 15
  225. #define AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE 0x01f00000
  226. #define AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE_S 20
  227. } __packed;
  228. /*
  229. * Common TX status descriptor
  230. */
  231. struct ath5k_hw_tx_status {
  232. u32 tx_status_0; /* TX status word 0 */
  233. u32 tx_status_1; /* TX status word 1 */
  234. } __packed;
  235. /* TX status word 0 fields/flags */
  236. #define AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK 0x00000001
  237. #define AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES 0x00000002
  238. #define AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN 0x00000004
  239. #define AR5K_DESC_TX_STATUS0_FILTERED 0x00000008
  240. /*???
  241. #define AR5K_DESC_TX_STATUS0_RTS_FAIL_COUNT 0x000000f0
  242. #define AR5K_DESC_TX_STATUS0_RTS_FAIL_COUNT_S 4
  243. */
  244. #define AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT 0x000000f0
  245. #define AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT_S 4
  246. /*???
  247. #define AR5K_DESC_TX_STATUS0_DATA_FAIL_COUNT 0x00000f00
  248. #define AR5K_DESC_TX_STATUS0_DATA_FAIL_COUNT_S 8
  249. */
  250. #define AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT 0x00000f00
  251. #define AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT_S 8
  252. #define AR5K_DESC_TX_STATUS0_VIRT_COLL_COUNT 0x0000f000
  253. #define AR5K_DESC_TX_STATUS0_VIRT_COLL_COUNT_S 12
  254. #define AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP 0xffff0000
  255. #define AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP_S 16
  256. /* TX status word 1 fields/flags */
  257. #define AR5K_DESC_TX_STATUS1_DONE 0x00000001
  258. #define AR5K_DESC_TX_STATUS1_SEQ_NUM 0x00001ffe
  259. #define AR5K_DESC_TX_STATUS1_SEQ_NUM_S 1
  260. #define AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH 0x001fe000
  261. #define AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH_S 13
  262. #define AR5K_DESC_TX_STATUS1_FINAL_TS_INDEX 0x00600000
  263. #define AR5K_DESC_TX_STATUS1_FINAL_TS_INDEX_S 21
  264. #define AR5K_DESC_TX_STATUS1_COMP_SUCCESS 0x00800000
  265. #define AR5K_DESC_TX_STATUS1_XMIT_ANTENNA 0x01000000
  266. /*
  267. * 5210/5211 hardware TX descriptor
  268. */
  269. struct ath5k_hw_5210_tx_desc {
  270. struct ath5k_hw_2w_tx_ctl tx_ctl;
  271. struct ath5k_hw_tx_status tx_stat;
  272. } __packed;
  273. /*
  274. * 5212 hardware TX descriptor
  275. */
  276. struct ath5k_hw_5212_tx_desc {
  277. struct ath5k_hw_4w_tx_ctl tx_ctl;
  278. struct ath5k_hw_tx_status tx_stat;
  279. } __packed;
  280. /*
  281. * common hardware RX descriptor
  282. */
  283. struct ath5k_hw_all_rx_desc {
  284. struct ath5k_hw_rx_ctl rx_ctl;
  285. union {
  286. struct ath5k_hw_rx_status rx_stat;
  287. struct ath5k_hw_rx_error rx_err;
  288. } u;
  289. } __packed;
  290. /*
  291. * Atheros hardware descriptor
  292. * This is read and written to by the hardware
  293. */
  294. struct ath5k_desc {
  295. u32 ds_link; /* physical address of the next descriptor */
  296. u32 ds_data; /* physical address of data buffer (skb) */
  297. union {
  298. struct ath5k_hw_5210_tx_desc ds_tx5210;
  299. struct ath5k_hw_5212_tx_desc ds_tx5212;
  300. struct ath5k_hw_all_rx_desc ds_rx;
  301. } ud;
  302. } __packed;
  303. #define AR5K_RXDESC_INTREQ 0x0020
  304. #define AR5K_TXDESC_CLRDMASK 0x0001
  305. #define AR5K_TXDESC_NOACK 0x0002 /*[5211+]*/
  306. #define AR5K_TXDESC_RTSENA 0x0004
  307. #define AR5K_TXDESC_CTSENA 0x0008
  308. #define AR5K_TXDESC_INTREQ 0x0010
  309. #define AR5K_TXDESC_VEOL 0x0020 /*[5211+]*/