vxge-config.c 131 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2009 Neterion Inc.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include <linux/slab.h>
  19. #include "vxge-traffic.h"
  20. #include "vxge-config.h"
  21. /*
  22. * __vxge_hw_channel_allocate - Allocate memory for channel
  23. * This function allocates required memory for the channel and various arrays
  24. * in the channel
  25. */
  26. struct __vxge_hw_channel*
  27. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  28. enum __vxge_hw_channel_type type,
  29. u32 length, u32 per_dtr_space, void *userdata)
  30. {
  31. struct __vxge_hw_channel *channel;
  32. struct __vxge_hw_device *hldev;
  33. int size = 0;
  34. u32 vp_id;
  35. hldev = vph->vpath->hldev;
  36. vp_id = vph->vpath->vp_id;
  37. switch (type) {
  38. case VXGE_HW_CHANNEL_TYPE_FIFO:
  39. size = sizeof(struct __vxge_hw_fifo);
  40. break;
  41. case VXGE_HW_CHANNEL_TYPE_RING:
  42. size = sizeof(struct __vxge_hw_ring);
  43. break;
  44. default:
  45. break;
  46. }
  47. channel = kzalloc(size, GFP_KERNEL);
  48. if (channel == NULL)
  49. goto exit0;
  50. INIT_LIST_HEAD(&channel->item);
  51. channel->common_reg = hldev->common_reg;
  52. channel->first_vp_id = hldev->first_vp_id;
  53. channel->type = type;
  54. channel->devh = hldev;
  55. channel->vph = vph;
  56. channel->userdata = userdata;
  57. channel->per_dtr_space = per_dtr_space;
  58. channel->length = length;
  59. channel->vp_id = vp_id;
  60. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  61. if (channel->work_arr == NULL)
  62. goto exit1;
  63. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  64. if (channel->free_arr == NULL)
  65. goto exit1;
  66. channel->free_ptr = length;
  67. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  68. if (channel->reserve_arr == NULL)
  69. goto exit1;
  70. channel->reserve_ptr = length;
  71. channel->reserve_top = 0;
  72. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  73. if (channel->orig_arr == NULL)
  74. goto exit1;
  75. return channel;
  76. exit1:
  77. __vxge_hw_channel_free(channel);
  78. exit0:
  79. return NULL;
  80. }
  81. /*
  82. * __vxge_hw_channel_free - Free memory allocated for channel
  83. * This function deallocates memory from the channel and various arrays
  84. * in the channel
  85. */
  86. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  87. {
  88. kfree(channel->work_arr);
  89. kfree(channel->free_arr);
  90. kfree(channel->reserve_arr);
  91. kfree(channel->orig_arr);
  92. kfree(channel);
  93. }
  94. /*
  95. * __vxge_hw_channel_initialize - Initialize a channel
  96. * This function initializes a channel by properly setting the
  97. * various references
  98. */
  99. enum vxge_hw_status
  100. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  101. {
  102. u32 i;
  103. struct __vxge_hw_virtualpath *vpath;
  104. vpath = channel->vph->vpath;
  105. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  106. for (i = 0; i < channel->length; i++)
  107. channel->orig_arr[i] = channel->reserve_arr[i];
  108. }
  109. switch (channel->type) {
  110. case VXGE_HW_CHANNEL_TYPE_FIFO:
  111. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  112. channel->stats = &((struct __vxge_hw_fifo *)
  113. channel)->stats->common_stats;
  114. break;
  115. case VXGE_HW_CHANNEL_TYPE_RING:
  116. vpath->ringh = (struct __vxge_hw_ring *)channel;
  117. channel->stats = &((struct __vxge_hw_ring *)
  118. channel)->stats->common_stats;
  119. break;
  120. default:
  121. break;
  122. }
  123. return VXGE_HW_OK;
  124. }
  125. /*
  126. * __vxge_hw_channel_reset - Resets a channel
  127. * This function resets a channel by properly setting the various references
  128. */
  129. enum vxge_hw_status
  130. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  131. {
  132. u32 i;
  133. for (i = 0; i < channel->length; i++) {
  134. if (channel->reserve_arr != NULL)
  135. channel->reserve_arr[i] = channel->orig_arr[i];
  136. if (channel->free_arr != NULL)
  137. channel->free_arr[i] = NULL;
  138. if (channel->work_arr != NULL)
  139. channel->work_arr[i] = NULL;
  140. }
  141. channel->free_ptr = channel->length;
  142. channel->reserve_ptr = channel->length;
  143. channel->reserve_top = 0;
  144. channel->post_index = 0;
  145. channel->compl_index = 0;
  146. return VXGE_HW_OK;
  147. }
  148. /*
  149. * __vxge_hw_device_pci_e_init
  150. * Initialize certain PCI/PCI-X configuration registers
  151. * with recommended values. Save config space for future hw resets.
  152. */
  153. void
  154. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  155. {
  156. u16 cmd = 0;
  157. /* Set the PErr Repconse bit and SERR in PCI command register. */
  158. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  159. cmd |= 0x140;
  160. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  161. pci_save_state(hldev->pdev);
  162. return;
  163. }
  164. /*
  165. * __vxge_hw_device_register_poll
  166. * Will poll certain register for specified amount of time.
  167. * Will poll until masked bit is not cleared.
  168. */
  169. enum vxge_hw_status
  170. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  171. {
  172. u64 val64;
  173. u32 i = 0;
  174. enum vxge_hw_status ret = VXGE_HW_FAIL;
  175. udelay(10);
  176. do {
  177. val64 = readq(reg);
  178. if (!(val64 & mask))
  179. return VXGE_HW_OK;
  180. udelay(100);
  181. } while (++i <= 9);
  182. i = 0;
  183. do {
  184. val64 = readq(reg);
  185. if (!(val64 & mask))
  186. return VXGE_HW_OK;
  187. mdelay(1);
  188. } while (++i <= max_millis);
  189. return ret;
  190. }
  191. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  192. * in progress
  193. * This routine checks the vpath reset in progress register is turned zero
  194. */
  195. enum vxge_hw_status
  196. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  197. {
  198. enum vxge_hw_status status;
  199. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  200. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  201. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  202. return status;
  203. }
  204. /*
  205. * __vxge_hw_device_toc_get
  206. * This routine sets the swapper and reads the toc pointer and returns the
  207. * memory mapped address of the toc
  208. */
  209. struct vxge_hw_toc_reg __iomem *
  210. __vxge_hw_device_toc_get(void __iomem *bar0)
  211. {
  212. u64 val64;
  213. struct vxge_hw_toc_reg __iomem *toc = NULL;
  214. enum vxge_hw_status status;
  215. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  216. (struct vxge_hw_legacy_reg __iomem *)bar0;
  217. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  218. if (status != VXGE_HW_OK)
  219. goto exit;
  220. val64 = readq(&legacy_reg->toc_first_pointer);
  221. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  222. exit:
  223. return toc;
  224. }
  225. /*
  226. * __vxge_hw_device_reg_addr_get
  227. * This routine sets the swapper and reads the toc pointer and initializes the
  228. * register location pointers in the device object. It waits until the ric is
  229. * completed initializing registers.
  230. */
  231. enum vxge_hw_status
  232. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  233. {
  234. u64 val64;
  235. u32 i;
  236. enum vxge_hw_status status = VXGE_HW_OK;
  237. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  238. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  239. if (hldev->toc_reg == NULL) {
  240. status = VXGE_HW_FAIL;
  241. goto exit;
  242. }
  243. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  244. hldev->common_reg =
  245. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  246. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  247. hldev->mrpcim_reg =
  248. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  249. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  250. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  251. hldev->srpcim_reg[i] =
  252. (struct vxge_hw_srpcim_reg __iomem *)
  253. (hldev->bar0 + val64);
  254. }
  255. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  256. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  257. hldev->vpmgmt_reg[i] =
  258. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  259. }
  260. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  261. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  262. hldev->vpath_reg[i] =
  263. (struct vxge_hw_vpath_reg __iomem *)
  264. (hldev->bar0 + val64);
  265. }
  266. val64 = readq(&hldev->toc_reg->toc_kdfc);
  267. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  268. case 0:
  269. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  270. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  271. break;
  272. default:
  273. break;
  274. }
  275. status = __vxge_hw_device_vpath_reset_in_prog_check(
  276. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  277. exit:
  278. return status;
  279. }
  280. /*
  281. * __vxge_hw_device_id_get
  282. * This routine returns sets the device id and revision numbers into the device
  283. * structure
  284. */
  285. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  286. {
  287. u64 val64;
  288. val64 = readq(&hldev->common_reg->titan_asic_id);
  289. hldev->device_id =
  290. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  291. hldev->major_revision =
  292. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  293. hldev->minor_revision =
  294. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  295. return;
  296. }
  297. /*
  298. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  299. * This routine returns the Access Rights of the driver
  300. */
  301. static u32
  302. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  303. {
  304. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  305. switch (host_type) {
  306. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  307. if (func_id == 0) {
  308. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  309. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  310. }
  311. break;
  312. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  313. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  314. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  315. break;
  316. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  317. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  318. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  319. break;
  320. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  321. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  322. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  323. break;
  324. case VXGE_HW_SR_VH_FUNCTION0:
  325. case VXGE_HW_VH_NORMAL_FUNCTION:
  326. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  327. break;
  328. }
  329. return access_rights;
  330. }
  331. /*
  332. * __vxge_hw_device_is_privilaged
  333. * This routine checks if the device function is privilaged or not
  334. */
  335. enum vxge_hw_status
  336. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  337. {
  338. if (__vxge_hw_device_access_rights_get(host_type,
  339. func_id) &
  340. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  341. return VXGE_HW_OK;
  342. else
  343. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  344. }
  345. /*
  346. * __vxge_hw_device_host_info_get
  347. * This routine returns the host type assignments
  348. */
  349. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  350. {
  351. u64 val64;
  352. u32 i;
  353. val64 = readq(&hldev->common_reg->host_type_assignments);
  354. hldev->host_type =
  355. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  356. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  357. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  358. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  359. continue;
  360. hldev->func_id =
  361. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  362. hldev->access_rights = __vxge_hw_device_access_rights_get(
  363. hldev->host_type, hldev->func_id);
  364. hldev->first_vp_id = i;
  365. break;
  366. }
  367. return;
  368. }
  369. /*
  370. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  371. * link width and signalling rate.
  372. */
  373. static enum vxge_hw_status
  374. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  375. {
  376. int exp_cap;
  377. u16 lnk;
  378. /* Get the negotiated link width and speed from PCI config space */
  379. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  380. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  381. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  382. return VXGE_HW_ERR_INVALID_PCI_INFO;
  383. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  384. case PCIE_LNK_WIDTH_RESRV:
  385. case PCIE_LNK_X1:
  386. case PCIE_LNK_X2:
  387. case PCIE_LNK_X4:
  388. case PCIE_LNK_X8:
  389. break;
  390. default:
  391. return VXGE_HW_ERR_INVALID_PCI_INFO;
  392. }
  393. return VXGE_HW_OK;
  394. }
  395. /*
  396. * __vxge_hw_device_initialize
  397. * Initialize Titan-V hardware.
  398. */
  399. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  400. {
  401. enum vxge_hw_status status = VXGE_HW_OK;
  402. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  403. hldev->func_id)) {
  404. /* Validate the pci-e link width and speed */
  405. status = __vxge_hw_verify_pci_e_info(hldev);
  406. if (status != VXGE_HW_OK)
  407. goto exit;
  408. }
  409. exit:
  410. return status;
  411. }
  412. /**
  413. * vxge_hw_device_hw_info_get - Get the hw information
  414. * Returns the vpath mask that has the bits set for each vpath allocated
  415. * for the driver, FW version information and the first mac addresse for
  416. * each vpath
  417. */
  418. enum vxge_hw_status __devinit
  419. vxge_hw_device_hw_info_get(void __iomem *bar0,
  420. struct vxge_hw_device_hw_info *hw_info)
  421. {
  422. u32 i;
  423. u64 val64;
  424. struct vxge_hw_toc_reg __iomem *toc;
  425. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  426. struct vxge_hw_common_reg __iomem *common_reg;
  427. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  428. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  429. enum vxge_hw_status status;
  430. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  431. toc = __vxge_hw_device_toc_get(bar0);
  432. if (toc == NULL) {
  433. status = VXGE_HW_ERR_CRITICAL;
  434. goto exit;
  435. }
  436. val64 = readq(&toc->toc_common_pointer);
  437. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  438. status = __vxge_hw_device_vpath_reset_in_prog_check(
  439. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  440. if (status != VXGE_HW_OK)
  441. goto exit;
  442. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  443. val64 = readq(&common_reg->host_type_assignments);
  444. hw_info->host_type =
  445. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  446. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  447. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  448. continue;
  449. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  450. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  451. (bar0 + val64);
  452. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  453. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  454. hw_info->func_id) &
  455. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  456. val64 = readq(&toc->toc_mrpcim_pointer);
  457. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  458. (bar0 + val64);
  459. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  460. wmb();
  461. }
  462. val64 = readq(&toc->toc_vpath_pointer[i]);
  463. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  464. hw_info->function_mode =
  465. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  466. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  467. if (status != VXGE_HW_OK)
  468. goto exit;
  469. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  470. if (status != VXGE_HW_OK)
  471. goto exit;
  472. break;
  473. }
  474. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  475. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  476. continue;
  477. val64 = readq(&toc->toc_vpath_pointer[i]);
  478. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  479. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  480. hw_info->mac_addrs[i],
  481. hw_info->mac_addr_masks[i]);
  482. if (status != VXGE_HW_OK)
  483. goto exit;
  484. }
  485. exit:
  486. return status;
  487. }
  488. /*
  489. * vxge_hw_device_initialize - Initialize Titan device.
  490. * Initialize Titan device. Note that all the arguments of this public API
  491. * are 'IN', including @hldev. Driver cooperates with
  492. * OS to find new Titan device, locate its PCI and memory spaces.
  493. *
  494. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  495. * to enable the latter to perform Titan hardware initialization.
  496. */
  497. enum vxge_hw_status __devinit
  498. vxge_hw_device_initialize(
  499. struct __vxge_hw_device **devh,
  500. struct vxge_hw_device_attr *attr,
  501. struct vxge_hw_device_config *device_config)
  502. {
  503. u32 i;
  504. u32 nblocks = 0;
  505. struct __vxge_hw_device *hldev = NULL;
  506. enum vxge_hw_status status = VXGE_HW_OK;
  507. status = __vxge_hw_device_config_check(device_config);
  508. if (status != VXGE_HW_OK)
  509. goto exit;
  510. hldev = (struct __vxge_hw_device *)
  511. vmalloc(sizeof(struct __vxge_hw_device));
  512. if (hldev == NULL) {
  513. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  514. goto exit;
  515. }
  516. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  517. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  518. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  519. /* apply config */
  520. memcpy(&hldev->config, device_config,
  521. sizeof(struct vxge_hw_device_config));
  522. hldev->bar0 = attr->bar0;
  523. hldev->pdev = attr->pdev;
  524. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  525. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  526. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  527. __vxge_hw_device_pci_e_init(hldev);
  528. status = __vxge_hw_device_reg_addr_get(hldev);
  529. if (status != VXGE_HW_OK) {
  530. vfree(hldev);
  531. goto exit;
  532. }
  533. __vxge_hw_device_id_get(hldev);
  534. __vxge_hw_device_host_info_get(hldev);
  535. /* Incrementing for stats blocks */
  536. nblocks++;
  537. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  538. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  539. continue;
  540. if (device_config->vp_config[i].ring.enable ==
  541. VXGE_HW_RING_ENABLE)
  542. nblocks += device_config->vp_config[i].ring.ring_blocks;
  543. if (device_config->vp_config[i].fifo.enable ==
  544. VXGE_HW_FIFO_ENABLE)
  545. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  546. nblocks++;
  547. }
  548. if (__vxge_hw_blockpool_create(hldev,
  549. &hldev->block_pool,
  550. device_config->dma_blockpool_initial + nblocks,
  551. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  552. vxge_hw_device_terminate(hldev);
  553. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  554. goto exit;
  555. }
  556. status = __vxge_hw_device_initialize(hldev);
  557. if (status != VXGE_HW_OK) {
  558. vxge_hw_device_terminate(hldev);
  559. goto exit;
  560. }
  561. *devh = hldev;
  562. exit:
  563. return status;
  564. }
  565. /*
  566. * vxge_hw_device_terminate - Terminate Titan device.
  567. * Terminate HW device.
  568. */
  569. void
  570. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  571. {
  572. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  573. hldev->magic = VXGE_HW_DEVICE_DEAD;
  574. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  575. vfree(hldev);
  576. }
  577. /*
  578. * vxge_hw_device_stats_get - Get the device hw statistics.
  579. * Returns the vpath h/w stats for the device.
  580. */
  581. enum vxge_hw_status
  582. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  583. struct vxge_hw_device_stats_hw_info *hw_stats)
  584. {
  585. u32 i;
  586. enum vxge_hw_status status = VXGE_HW_OK;
  587. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  588. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  589. (hldev->virtual_paths[i].vp_open ==
  590. VXGE_HW_VP_NOT_OPEN))
  591. continue;
  592. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  593. hldev->virtual_paths[i].hw_stats,
  594. sizeof(struct vxge_hw_vpath_stats_hw_info));
  595. status = __vxge_hw_vpath_stats_get(
  596. &hldev->virtual_paths[i],
  597. hldev->virtual_paths[i].hw_stats);
  598. }
  599. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  600. sizeof(struct vxge_hw_device_stats_hw_info));
  601. return status;
  602. }
  603. /*
  604. * vxge_hw_driver_stats_get - Get the device sw statistics.
  605. * Returns the vpath s/w stats for the device.
  606. */
  607. enum vxge_hw_status vxge_hw_driver_stats_get(
  608. struct __vxge_hw_device *hldev,
  609. struct vxge_hw_device_stats_sw_info *sw_stats)
  610. {
  611. enum vxge_hw_status status = VXGE_HW_OK;
  612. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  613. sizeof(struct vxge_hw_device_stats_sw_info));
  614. return status;
  615. }
  616. /*
  617. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  618. * and offset and perform an operation
  619. * Get the statistics from the given location and offset.
  620. */
  621. enum vxge_hw_status
  622. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  623. u32 operation, u32 location, u32 offset, u64 *stat)
  624. {
  625. u64 val64;
  626. enum vxge_hw_status status = VXGE_HW_OK;
  627. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  628. hldev->func_id);
  629. if (status != VXGE_HW_OK)
  630. goto exit;
  631. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  632. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  633. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  634. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  635. status = __vxge_hw_pio_mem_write64(val64,
  636. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  637. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  638. hldev->config.device_poll_millis);
  639. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  640. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  641. else
  642. *stat = 0;
  643. exit:
  644. return status;
  645. }
  646. /*
  647. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  648. * Get the Statistics on aggregate port
  649. */
  650. enum vxge_hw_status
  651. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  652. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  653. {
  654. u64 *val64;
  655. int i;
  656. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  657. enum vxge_hw_status status = VXGE_HW_OK;
  658. val64 = (u64 *)aggr_stats;
  659. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  660. hldev->func_id);
  661. if (status != VXGE_HW_OK)
  662. goto exit;
  663. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  664. status = vxge_hw_mrpcim_stats_access(hldev,
  665. VXGE_HW_STATS_OP_READ,
  666. VXGE_HW_STATS_LOC_AGGR,
  667. ((offset + (104 * port)) >> 3), val64);
  668. if (status != VXGE_HW_OK)
  669. goto exit;
  670. offset += 8;
  671. val64++;
  672. }
  673. exit:
  674. return status;
  675. }
  676. /*
  677. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  678. * Get the Statistics on port
  679. */
  680. enum vxge_hw_status
  681. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  682. struct vxge_hw_xmac_port_stats *port_stats)
  683. {
  684. u64 *val64;
  685. enum vxge_hw_status status = VXGE_HW_OK;
  686. int i;
  687. u32 offset = 0x0;
  688. val64 = (u64 *) port_stats;
  689. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  690. hldev->func_id);
  691. if (status != VXGE_HW_OK)
  692. goto exit;
  693. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  694. status = vxge_hw_mrpcim_stats_access(hldev,
  695. VXGE_HW_STATS_OP_READ,
  696. VXGE_HW_STATS_LOC_AGGR,
  697. ((offset + (608 * port)) >> 3), val64);
  698. if (status != VXGE_HW_OK)
  699. goto exit;
  700. offset += 8;
  701. val64++;
  702. }
  703. exit:
  704. return status;
  705. }
  706. /*
  707. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  708. * Get the XMAC Statistics
  709. */
  710. enum vxge_hw_status
  711. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  712. struct vxge_hw_xmac_stats *xmac_stats)
  713. {
  714. enum vxge_hw_status status = VXGE_HW_OK;
  715. u32 i;
  716. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  717. 0, &xmac_stats->aggr_stats[0]);
  718. if (status != VXGE_HW_OK)
  719. goto exit;
  720. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  721. 1, &xmac_stats->aggr_stats[1]);
  722. if (status != VXGE_HW_OK)
  723. goto exit;
  724. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  725. status = vxge_hw_device_xmac_port_stats_get(hldev,
  726. i, &xmac_stats->port_stats[i]);
  727. if (status != VXGE_HW_OK)
  728. goto exit;
  729. }
  730. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  731. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  732. continue;
  733. status = __vxge_hw_vpath_xmac_tx_stats_get(
  734. &hldev->virtual_paths[i],
  735. &xmac_stats->vpath_tx_stats[i]);
  736. if (status != VXGE_HW_OK)
  737. goto exit;
  738. status = __vxge_hw_vpath_xmac_rx_stats_get(
  739. &hldev->virtual_paths[i],
  740. &xmac_stats->vpath_rx_stats[i]);
  741. if (status != VXGE_HW_OK)
  742. goto exit;
  743. }
  744. exit:
  745. return status;
  746. }
  747. /*
  748. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  749. * This routine is used to dynamically change the debug output
  750. */
  751. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  752. enum vxge_debug_level level, u32 mask)
  753. {
  754. if (hldev == NULL)
  755. return;
  756. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  757. defined(VXGE_DEBUG_ERR_MASK)
  758. hldev->debug_module_mask = mask;
  759. hldev->debug_level = level;
  760. #endif
  761. #if defined(VXGE_DEBUG_ERR_MASK)
  762. hldev->level_err = level & VXGE_ERR;
  763. #endif
  764. #if defined(VXGE_DEBUG_TRACE_MASK)
  765. hldev->level_trace = level & VXGE_TRACE;
  766. #endif
  767. }
  768. /*
  769. * vxge_hw_device_error_level_get - Get the error level
  770. * This routine returns the current error level set
  771. */
  772. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  773. {
  774. #if defined(VXGE_DEBUG_ERR_MASK)
  775. if (hldev == NULL)
  776. return VXGE_ERR;
  777. else
  778. return hldev->level_err;
  779. #else
  780. return 0;
  781. #endif
  782. }
  783. /*
  784. * vxge_hw_device_trace_level_get - Get the trace level
  785. * This routine returns the current trace level set
  786. */
  787. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  788. {
  789. #if defined(VXGE_DEBUG_TRACE_MASK)
  790. if (hldev == NULL)
  791. return VXGE_TRACE;
  792. else
  793. return hldev->level_trace;
  794. #else
  795. return 0;
  796. #endif
  797. }
  798. /*
  799. * vxge_hw_device_debug_mask_get - Get the debug mask
  800. * This routine returns the current debug mask set
  801. */
  802. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  803. {
  804. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  805. if (hldev == NULL)
  806. return 0;
  807. return hldev->debug_module_mask;
  808. #else
  809. return 0;
  810. #endif
  811. }
  812. /*
  813. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  814. * Returns the Pause frame generation and reception capability of the NIC.
  815. */
  816. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  817. u32 port, u32 *tx, u32 *rx)
  818. {
  819. u64 val64;
  820. enum vxge_hw_status status = VXGE_HW_OK;
  821. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  822. status = VXGE_HW_ERR_INVALID_DEVICE;
  823. goto exit;
  824. }
  825. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  826. status = VXGE_HW_ERR_INVALID_PORT;
  827. goto exit;
  828. }
  829. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  830. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  831. goto exit;
  832. }
  833. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  834. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  835. *tx = 1;
  836. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  837. *rx = 1;
  838. exit:
  839. return status;
  840. }
  841. /*
  842. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  843. * It can be used to set or reset Pause frame generation or reception
  844. * support of the NIC.
  845. */
  846. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  847. u32 port, u32 tx, u32 rx)
  848. {
  849. u64 val64;
  850. enum vxge_hw_status status = VXGE_HW_OK;
  851. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  852. status = VXGE_HW_ERR_INVALID_DEVICE;
  853. goto exit;
  854. }
  855. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  856. status = VXGE_HW_ERR_INVALID_PORT;
  857. goto exit;
  858. }
  859. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  860. hldev->func_id);
  861. if (status != VXGE_HW_OK)
  862. goto exit;
  863. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  864. if (tx)
  865. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  866. else
  867. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  868. if (rx)
  869. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  870. else
  871. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  872. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  873. exit:
  874. return status;
  875. }
  876. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  877. {
  878. int link_width, exp_cap;
  879. u16 lnk;
  880. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  881. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  882. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  883. return link_width;
  884. }
  885. /*
  886. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  887. * This function returns the index of memory block
  888. */
  889. static inline u32
  890. __vxge_hw_ring_block_memblock_idx(u8 *block)
  891. {
  892. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  893. }
  894. /*
  895. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  896. * This function sets index to a memory block
  897. */
  898. static inline void
  899. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  900. {
  901. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  902. }
  903. /*
  904. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  905. * in RxD block
  906. * Sets the next block pointer in RxD block
  907. */
  908. static inline void
  909. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  910. {
  911. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  912. }
  913. /*
  914. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  915. * first block
  916. * Returns the dma address of the first RxD block
  917. */
  918. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  919. {
  920. struct vxge_hw_mempool_dma *dma_object;
  921. dma_object = ring->mempool->memblocks_dma_arr;
  922. vxge_assert(dma_object != NULL);
  923. return dma_object->addr;
  924. }
  925. /*
  926. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  927. * This function returns the dma address of a given item
  928. */
  929. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  930. void *item)
  931. {
  932. u32 memblock_idx;
  933. void *memblock;
  934. struct vxge_hw_mempool_dma *memblock_dma_object;
  935. ptrdiff_t dma_item_offset;
  936. /* get owner memblock index */
  937. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  938. /* get owner memblock by memblock index */
  939. memblock = mempoolh->memblocks_arr[memblock_idx];
  940. /* get memblock DMA object by memblock index */
  941. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  942. /* calculate offset in the memblock of this item */
  943. dma_item_offset = (u8 *)item - (u8 *)memblock;
  944. return memblock_dma_object->addr + dma_item_offset;
  945. }
  946. /*
  947. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  948. * This function returns the dma address of a given item
  949. */
  950. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  951. struct __vxge_hw_ring *ring, u32 from,
  952. u32 to)
  953. {
  954. u8 *to_item , *from_item;
  955. dma_addr_t to_dma;
  956. /* get "from" RxD block */
  957. from_item = mempoolh->items_arr[from];
  958. vxge_assert(from_item);
  959. /* get "to" RxD block */
  960. to_item = mempoolh->items_arr[to];
  961. vxge_assert(to_item);
  962. /* return address of the beginning of previous RxD block */
  963. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  964. /* set next pointer for this RxD block to point on
  965. * previous item's DMA start address */
  966. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  967. }
  968. /*
  969. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  970. * block callback
  971. * This function is callback passed to __vxge_hw_mempool_create to create memory
  972. * pool for RxD block
  973. */
  974. static void
  975. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  976. u32 memblock_index,
  977. struct vxge_hw_mempool_dma *dma_object,
  978. u32 index, u32 is_last)
  979. {
  980. u32 i;
  981. void *item = mempoolh->items_arr[index];
  982. struct __vxge_hw_ring *ring =
  983. (struct __vxge_hw_ring *)mempoolh->userdata;
  984. /* format rxds array */
  985. for (i = 0; i < ring->rxds_per_block; i++) {
  986. void *rxdblock_priv;
  987. void *uld_priv;
  988. struct vxge_hw_ring_rxd_1 *rxdp;
  989. u32 reserve_index = ring->channel.reserve_ptr -
  990. (index * ring->rxds_per_block + i + 1);
  991. u32 memblock_item_idx;
  992. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  993. i * ring->rxd_size;
  994. /* Note: memblock_item_idx is index of the item within
  995. * the memblock. For instance, in case of three RxD-blocks
  996. * per memblock this value can be 0, 1 or 2. */
  997. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  998. memblock_index, item,
  999. &memblock_item_idx);
  1000. rxdp = (struct vxge_hw_ring_rxd_1 *)
  1001. ring->channel.reserve_arr[reserve_index];
  1002. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1003. /* pre-format Host_Control */
  1004. rxdp->host_control = (u64)(size_t)uld_priv;
  1005. }
  1006. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1007. if (is_last) {
  1008. /* link last one with first one */
  1009. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1010. }
  1011. if (index > 0) {
  1012. /* link this RxD block with previous one */
  1013. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1014. }
  1015. return;
  1016. }
  1017. /*
  1018. * __vxge_hw_ring_replenish - Initial replenish of RxDs
  1019. * This function replenishes the RxDs from reserve array to work array
  1020. */
  1021. enum vxge_hw_status
  1022. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring)
  1023. {
  1024. void *rxd;
  1025. struct __vxge_hw_channel *channel;
  1026. enum vxge_hw_status status = VXGE_HW_OK;
  1027. channel = &ring->channel;
  1028. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1029. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1030. vxge_assert(status == VXGE_HW_OK);
  1031. if (ring->rxd_init) {
  1032. status = ring->rxd_init(rxd, channel->userdata);
  1033. if (status != VXGE_HW_OK) {
  1034. vxge_hw_ring_rxd_free(ring, rxd);
  1035. goto exit;
  1036. }
  1037. }
  1038. vxge_hw_ring_rxd_post(ring, rxd);
  1039. }
  1040. status = VXGE_HW_OK;
  1041. exit:
  1042. return status;
  1043. }
  1044. /*
  1045. * __vxge_hw_ring_create - Create a Ring
  1046. * This function creates Ring and initializes it.
  1047. *
  1048. */
  1049. enum vxge_hw_status
  1050. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1051. struct vxge_hw_ring_attr *attr)
  1052. {
  1053. enum vxge_hw_status status = VXGE_HW_OK;
  1054. struct __vxge_hw_ring *ring;
  1055. u32 ring_length;
  1056. struct vxge_hw_ring_config *config;
  1057. struct __vxge_hw_device *hldev;
  1058. u32 vp_id;
  1059. struct vxge_hw_mempool_cbs ring_mp_callback;
  1060. if ((vp == NULL) || (attr == NULL)) {
  1061. status = VXGE_HW_FAIL;
  1062. goto exit;
  1063. }
  1064. hldev = vp->vpath->hldev;
  1065. vp_id = vp->vpath->vp_id;
  1066. config = &hldev->config.vp_config[vp_id].ring;
  1067. ring_length = config->ring_blocks *
  1068. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1069. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1070. VXGE_HW_CHANNEL_TYPE_RING,
  1071. ring_length,
  1072. attr->per_rxd_space,
  1073. attr->userdata);
  1074. if (ring == NULL) {
  1075. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1076. goto exit;
  1077. }
  1078. vp->vpath->ringh = ring;
  1079. ring->vp_id = vp_id;
  1080. ring->vp_reg = vp->vpath->vp_reg;
  1081. ring->common_reg = hldev->common_reg;
  1082. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1083. ring->config = config;
  1084. ring->callback = attr->callback;
  1085. ring->rxd_init = attr->rxd_init;
  1086. ring->rxd_term = attr->rxd_term;
  1087. ring->buffer_mode = config->buffer_mode;
  1088. ring->rxds_limit = config->rxds_limit;
  1089. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1090. ring->rxd_priv_size =
  1091. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1092. ring->per_rxd_space = attr->per_rxd_space;
  1093. ring->rxd_priv_size =
  1094. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1095. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1096. /* how many RxDs can fit into one block. Depends on configured
  1097. * buffer_mode. */
  1098. ring->rxds_per_block =
  1099. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1100. /* calculate actual RxD block private size */
  1101. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1102. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1103. ring->mempool = __vxge_hw_mempool_create(hldev,
  1104. VXGE_HW_BLOCK_SIZE,
  1105. VXGE_HW_BLOCK_SIZE,
  1106. ring->rxdblock_priv_size,
  1107. ring->config->ring_blocks,
  1108. ring->config->ring_blocks,
  1109. &ring_mp_callback,
  1110. ring);
  1111. if (ring->mempool == NULL) {
  1112. __vxge_hw_ring_delete(vp);
  1113. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1114. }
  1115. status = __vxge_hw_channel_initialize(&ring->channel);
  1116. if (status != VXGE_HW_OK) {
  1117. __vxge_hw_ring_delete(vp);
  1118. goto exit;
  1119. }
  1120. /* Note:
  1121. * Specifying rxd_init callback means two things:
  1122. * 1) rxds need to be initialized by driver at channel-open time;
  1123. * 2) rxds need to be posted at channel-open time
  1124. * (that's what the initial_replenish() below does)
  1125. * Currently we don't have a case when the 1) is done without the 2).
  1126. */
  1127. if (ring->rxd_init) {
  1128. status = vxge_hw_ring_replenish(ring);
  1129. if (status != VXGE_HW_OK) {
  1130. __vxge_hw_ring_delete(vp);
  1131. goto exit;
  1132. }
  1133. }
  1134. /* initial replenish will increment the counter in its post() routine,
  1135. * we have to reset it */
  1136. ring->stats->common_stats.usage_cnt = 0;
  1137. exit:
  1138. return status;
  1139. }
  1140. /*
  1141. * __vxge_hw_ring_abort - Returns the RxD
  1142. * This function terminates the RxDs of ring
  1143. */
  1144. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1145. {
  1146. void *rxdh;
  1147. struct __vxge_hw_channel *channel;
  1148. channel = &ring->channel;
  1149. for (;;) {
  1150. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1151. if (rxdh == NULL)
  1152. break;
  1153. vxge_hw_channel_dtr_complete(channel);
  1154. if (ring->rxd_term)
  1155. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1156. channel->userdata);
  1157. vxge_hw_channel_dtr_free(channel, rxdh);
  1158. }
  1159. return VXGE_HW_OK;
  1160. }
  1161. /*
  1162. * __vxge_hw_ring_reset - Resets the ring
  1163. * This function resets the ring during vpath reset operation
  1164. */
  1165. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1166. {
  1167. enum vxge_hw_status status = VXGE_HW_OK;
  1168. struct __vxge_hw_channel *channel;
  1169. channel = &ring->channel;
  1170. __vxge_hw_ring_abort(ring);
  1171. status = __vxge_hw_channel_reset(channel);
  1172. if (status != VXGE_HW_OK)
  1173. goto exit;
  1174. if (ring->rxd_init) {
  1175. status = vxge_hw_ring_replenish(ring);
  1176. if (status != VXGE_HW_OK)
  1177. goto exit;
  1178. }
  1179. exit:
  1180. return status;
  1181. }
  1182. /*
  1183. * __vxge_hw_ring_delete - Removes the ring
  1184. * This function freeup the memory pool and removes the ring
  1185. */
  1186. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1187. {
  1188. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1189. __vxge_hw_ring_abort(ring);
  1190. if (ring->mempool)
  1191. __vxge_hw_mempool_destroy(ring->mempool);
  1192. vp->vpath->ringh = NULL;
  1193. __vxge_hw_channel_free(&ring->channel);
  1194. return VXGE_HW_OK;
  1195. }
  1196. /*
  1197. * __vxge_hw_mempool_grow
  1198. * Will resize mempool up to %num_allocate value.
  1199. */
  1200. enum vxge_hw_status
  1201. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1202. u32 *num_allocated)
  1203. {
  1204. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1205. u32 n_items = mempool->items_per_memblock;
  1206. u32 start_block_idx = mempool->memblocks_allocated;
  1207. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1208. enum vxge_hw_status status = VXGE_HW_OK;
  1209. *num_allocated = 0;
  1210. if (end_block_idx > mempool->memblocks_max) {
  1211. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1212. goto exit;
  1213. }
  1214. for (i = start_block_idx; i < end_block_idx; i++) {
  1215. u32 j;
  1216. u32 is_last = ((end_block_idx - 1) == i);
  1217. struct vxge_hw_mempool_dma *dma_object =
  1218. mempool->memblocks_dma_arr + i;
  1219. void *the_memblock;
  1220. /* allocate memblock's private part. Each DMA memblock
  1221. * has a space allocated for item's private usage upon
  1222. * mempool's user request. Each time mempool grows, it will
  1223. * allocate new memblock and its private part at once.
  1224. * This helps to minimize memory usage a lot. */
  1225. mempool->memblocks_priv_arr[i] =
  1226. vmalloc(mempool->items_priv_size * n_items);
  1227. if (mempool->memblocks_priv_arr[i] == NULL) {
  1228. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1229. goto exit;
  1230. }
  1231. memset(mempool->memblocks_priv_arr[i], 0,
  1232. mempool->items_priv_size * n_items);
  1233. /* allocate DMA-capable memblock */
  1234. mempool->memblocks_arr[i] =
  1235. __vxge_hw_blockpool_malloc(mempool->devh,
  1236. mempool->memblock_size, dma_object);
  1237. if (mempool->memblocks_arr[i] == NULL) {
  1238. vfree(mempool->memblocks_priv_arr[i]);
  1239. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1240. goto exit;
  1241. }
  1242. (*num_allocated)++;
  1243. mempool->memblocks_allocated++;
  1244. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1245. the_memblock = mempool->memblocks_arr[i];
  1246. /* fill the items hash array */
  1247. for (j = 0; j < n_items; j++) {
  1248. u32 index = i * n_items + j;
  1249. if (first_time && index >= mempool->items_initial)
  1250. break;
  1251. mempool->items_arr[index] =
  1252. ((char *)the_memblock + j*mempool->item_size);
  1253. /* let caller to do more job on each item */
  1254. if (mempool->item_func_alloc != NULL)
  1255. mempool->item_func_alloc(mempool, i,
  1256. dma_object, index, is_last);
  1257. mempool->items_current = index + 1;
  1258. }
  1259. if (first_time && mempool->items_current ==
  1260. mempool->items_initial)
  1261. break;
  1262. }
  1263. exit:
  1264. return status;
  1265. }
  1266. /*
  1267. * vxge_hw_mempool_create
  1268. * This function will create memory pool object. Pool may grow but will
  1269. * never shrink. Pool consists of number of dynamically allocated blocks
  1270. * with size enough to hold %items_initial number of items. Memory is
  1271. * DMA-able but client must map/unmap before interoperating with the device.
  1272. */
  1273. struct vxge_hw_mempool*
  1274. __vxge_hw_mempool_create(
  1275. struct __vxge_hw_device *devh,
  1276. u32 memblock_size,
  1277. u32 item_size,
  1278. u32 items_priv_size,
  1279. u32 items_initial,
  1280. u32 items_max,
  1281. struct vxge_hw_mempool_cbs *mp_callback,
  1282. void *userdata)
  1283. {
  1284. enum vxge_hw_status status = VXGE_HW_OK;
  1285. u32 memblocks_to_allocate;
  1286. struct vxge_hw_mempool *mempool = NULL;
  1287. u32 allocated;
  1288. if (memblock_size < item_size) {
  1289. status = VXGE_HW_FAIL;
  1290. goto exit;
  1291. }
  1292. mempool = (struct vxge_hw_mempool *)
  1293. vmalloc(sizeof(struct vxge_hw_mempool));
  1294. if (mempool == NULL) {
  1295. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1296. goto exit;
  1297. }
  1298. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1299. mempool->devh = devh;
  1300. mempool->memblock_size = memblock_size;
  1301. mempool->items_max = items_max;
  1302. mempool->items_initial = items_initial;
  1303. mempool->item_size = item_size;
  1304. mempool->items_priv_size = items_priv_size;
  1305. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1306. mempool->userdata = userdata;
  1307. mempool->memblocks_allocated = 0;
  1308. mempool->items_per_memblock = memblock_size / item_size;
  1309. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1310. mempool->items_per_memblock;
  1311. /* allocate array of memblocks */
  1312. mempool->memblocks_arr =
  1313. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1314. if (mempool->memblocks_arr == NULL) {
  1315. __vxge_hw_mempool_destroy(mempool);
  1316. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1317. mempool = NULL;
  1318. goto exit;
  1319. }
  1320. memset(mempool->memblocks_arr, 0,
  1321. sizeof(void *) * mempool->memblocks_max);
  1322. /* allocate array of private parts of items per memblocks */
  1323. mempool->memblocks_priv_arr =
  1324. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1325. if (mempool->memblocks_priv_arr == NULL) {
  1326. __vxge_hw_mempool_destroy(mempool);
  1327. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1328. mempool = NULL;
  1329. goto exit;
  1330. }
  1331. memset(mempool->memblocks_priv_arr, 0,
  1332. sizeof(void *) * mempool->memblocks_max);
  1333. /* allocate array of memblocks DMA objects */
  1334. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1335. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1336. mempool->memblocks_max);
  1337. if (mempool->memblocks_dma_arr == NULL) {
  1338. __vxge_hw_mempool_destroy(mempool);
  1339. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1340. mempool = NULL;
  1341. goto exit;
  1342. }
  1343. memset(mempool->memblocks_dma_arr, 0,
  1344. sizeof(struct vxge_hw_mempool_dma) *
  1345. mempool->memblocks_max);
  1346. /* allocate hash array of items */
  1347. mempool->items_arr =
  1348. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1349. if (mempool->items_arr == NULL) {
  1350. __vxge_hw_mempool_destroy(mempool);
  1351. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1352. mempool = NULL;
  1353. goto exit;
  1354. }
  1355. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1356. /* calculate initial number of memblocks */
  1357. memblocks_to_allocate = (mempool->items_initial +
  1358. mempool->items_per_memblock - 1) /
  1359. mempool->items_per_memblock;
  1360. /* pre-allocate the mempool */
  1361. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1362. &allocated);
  1363. if (status != VXGE_HW_OK) {
  1364. __vxge_hw_mempool_destroy(mempool);
  1365. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1366. mempool = NULL;
  1367. goto exit;
  1368. }
  1369. exit:
  1370. return mempool;
  1371. }
  1372. /*
  1373. * vxge_hw_mempool_destroy
  1374. */
  1375. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1376. {
  1377. u32 i, j;
  1378. struct __vxge_hw_device *devh = mempool->devh;
  1379. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1380. struct vxge_hw_mempool_dma *dma_object;
  1381. vxge_assert(mempool->memblocks_arr[i]);
  1382. vxge_assert(mempool->memblocks_dma_arr + i);
  1383. dma_object = mempool->memblocks_dma_arr + i;
  1384. for (j = 0; j < mempool->items_per_memblock; j++) {
  1385. u32 index = i * mempool->items_per_memblock + j;
  1386. /* to skip last partially filled(if any) memblock */
  1387. if (index >= mempool->items_current)
  1388. break;
  1389. }
  1390. vfree(mempool->memblocks_priv_arr[i]);
  1391. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1392. mempool->memblock_size, dma_object);
  1393. }
  1394. vfree(mempool->items_arr);
  1395. vfree(mempool->memblocks_dma_arr);
  1396. vfree(mempool->memblocks_priv_arr);
  1397. vfree(mempool->memblocks_arr);
  1398. vfree(mempool);
  1399. }
  1400. /*
  1401. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1402. * Check the fifo configuration
  1403. */
  1404. enum vxge_hw_status
  1405. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1406. {
  1407. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1408. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1409. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1410. return VXGE_HW_OK;
  1411. }
  1412. /*
  1413. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1414. * Check the vpath configuration
  1415. */
  1416. enum vxge_hw_status
  1417. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1418. {
  1419. enum vxge_hw_status status;
  1420. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1421. (vp_config->min_bandwidth >
  1422. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1423. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1424. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1425. if (status != VXGE_HW_OK)
  1426. return status;
  1427. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1428. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1429. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1430. return VXGE_HW_BADCFG_VPATH_MTU;
  1431. if ((vp_config->rpa_strip_vlan_tag !=
  1432. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1433. (vp_config->rpa_strip_vlan_tag !=
  1434. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1435. (vp_config->rpa_strip_vlan_tag !=
  1436. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1437. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1438. return VXGE_HW_OK;
  1439. }
  1440. /*
  1441. * __vxge_hw_device_config_check - Check device configuration.
  1442. * Check the device configuration
  1443. */
  1444. enum vxge_hw_status
  1445. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1446. {
  1447. u32 i;
  1448. enum vxge_hw_status status;
  1449. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1450. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1451. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1452. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1453. return VXGE_HW_BADCFG_INTR_MODE;
  1454. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1455. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1456. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1457. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1458. status = __vxge_hw_device_vpath_config_check(
  1459. &new_config->vp_config[i]);
  1460. if (status != VXGE_HW_OK)
  1461. return status;
  1462. }
  1463. return VXGE_HW_OK;
  1464. }
  1465. /*
  1466. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1467. * Initialize Titan device config with default values.
  1468. */
  1469. enum vxge_hw_status __devinit
  1470. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1471. {
  1472. u32 i;
  1473. device_config->dma_blockpool_initial =
  1474. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1475. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1476. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1477. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1478. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1479. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1480. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1481. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1482. device_config->vp_config[i].vp_id = i;
  1483. device_config->vp_config[i].min_bandwidth =
  1484. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1485. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1486. device_config->vp_config[i].ring.ring_blocks =
  1487. VXGE_HW_DEF_RING_BLOCKS;
  1488. device_config->vp_config[i].ring.buffer_mode =
  1489. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1490. device_config->vp_config[i].ring.scatter_mode =
  1491. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1492. device_config->vp_config[i].ring.rxds_limit =
  1493. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1494. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1495. device_config->vp_config[i].fifo.fifo_blocks =
  1496. VXGE_HW_MIN_FIFO_BLOCKS;
  1497. device_config->vp_config[i].fifo.max_frags =
  1498. VXGE_HW_MAX_FIFO_FRAGS;
  1499. device_config->vp_config[i].fifo.memblock_size =
  1500. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1501. device_config->vp_config[i].fifo.alignment_size =
  1502. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1503. device_config->vp_config[i].fifo.intr =
  1504. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1505. device_config->vp_config[i].fifo.no_snoop_bits =
  1506. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1507. device_config->vp_config[i].tti.intr_enable =
  1508. VXGE_HW_TIM_INTR_DEFAULT;
  1509. device_config->vp_config[i].tti.btimer_val =
  1510. VXGE_HW_USE_FLASH_DEFAULT;
  1511. device_config->vp_config[i].tti.timer_ac_en =
  1512. VXGE_HW_USE_FLASH_DEFAULT;
  1513. device_config->vp_config[i].tti.timer_ci_en =
  1514. VXGE_HW_USE_FLASH_DEFAULT;
  1515. device_config->vp_config[i].tti.timer_ri_en =
  1516. VXGE_HW_USE_FLASH_DEFAULT;
  1517. device_config->vp_config[i].tti.rtimer_val =
  1518. VXGE_HW_USE_FLASH_DEFAULT;
  1519. device_config->vp_config[i].tti.util_sel =
  1520. VXGE_HW_USE_FLASH_DEFAULT;
  1521. device_config->vp_config[i].tti.ltimer_val =
  1522. VXGE_HW_USE_FLASH_DEFAULT;
  1523. device_config->vp_config[i].tti.urange_a =
  1524. VXGE_HW_USE_FLASH_DEFAULT;
  1525. device_config->vp_config[i].tti.uec_a =
  1526. VXGE_HW_USE_FLASH_DEFAULT;
  1527. device_config->vp_config[i].tti.urange_b =
  1528. VXGE_HW_USE_FLASH_DEFAULT;
  1529. device_config->vp_config[i].tti.uec_b =
  1530. VXGE_HW_USE_FLASH_DEFAULT;
  1531. device_config->vp_config[i].tti.urange_c =
  1532. VXGE_HW_USE_FLASH_DEFAULT;
  1533. device_config->vp_config[i].tti.uec_c =
  1534. VXGE_HW_USE_FLASH_DEFAULT;
  1535. device_config->vp_config[i].tti.uec_d =
  1536. VXGE_HW_USE_FLASH_DEFAULT;
  1537. device_config->vp_config[i].rti.intr_enable =
  1538. VXGE_HW_TIM_INTR_DEFAULT;
  1539. device_config->vp_config[i].rti.btimer_val =
  1540. VXGE_HW_USE_FLASH_DEFAULT;
  1541. device_config->vp_config[i].rti.timer_ac_en =
  1542. VXGE_HW_USE_FLASH_DEFAULT;
  1543. device_config->vp_config[i].rti.timer_ci_en =
  1544. VXGE_HW_USE_FLASH_DEFAULT;
  1545. device_config->vp_config[i].rti.timer_ri_en =
  1546. VXGE_HW_USE_FLASH_DEFAULT;
  1547. device_config->vp_config[i].rti.rtimer_val =
  1548. VXGE_HW_USE_FLASH_DEFAULT;
  1549. device_config->vp_config[i].rti.util_sel =
  1550. VXGE_HW_USE_FLASH_DEFAULT;
  1551. device_config->vp_config[i].rti.ltimer_val =
  1552. VXGE_HW_USE_FLASH_DEFAULT;
  1553. device_config->vp_config[i].rti.urange_a =
  1554. VXGE_HW_USE_FLASH_DEFAULT;
  1555. device_config->vp_config[i].rti.uec_a =
  1556. VXGE_HW_USE_FLASH_DEFAULT;
  1557. device_config->vp_config[i].rti.urange_b =
  1558. VXGE_HW_USE_FLASH_DEFAULT;
  1559. device_config->vp_config[i].rti.uec_b =
  1560. VXGE_HW_USE_FLASH_DEFAULT;
  1561. device_config->vp_config[i].rti.urange_c =
  1562. VXGE_HW_USE_FLASH_DEFAULT;
  1563. device_config->vp_config[i].rti.uec_c =
  1564. VXGE_HW_USE_FLASH_DEFAULT;
  1565. device_config->vp_config[i].rti.uec_d =
  1566. VXGE_HW_USE_FLASH_DEFAULT;
  1567. device_config->vp_config[i].mtu =
  1568. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1569. device_config->vp_config[i].rpa_strip_vlan_tag =
  1570. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1571. }
  1572. return VXGE_HW_OK;
  1573. }
  1574. /*
  1575. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1576. * Set the swapper bits appropriately for the lagacy section.
  1577. */
  1578. enum vxge_hw_status
  1579. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1580. {
  1581. u64 val64;
  1582. enum vxge_hw_status status = VXGE_HW_OK;
  1583. val64 = readq(&legacy_reg->toc_swapper_fb);
  1584. wmb();
  1585. switch (val64) {
  1586. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1587. return status;
  1588. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1589. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1590. &legacy_reg->pifm_rd_swap_en);
  1591. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1592. &legacy_reg->pifm_rd_flip_en);
  1593. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1594. &legacy_reg->pifm_wr_swap_en);
  1595. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1596. &legacy_reg->pifm_wr_flip_en);
  1597. break;
  1598. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1599. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1600. &legacy_reg->pifm_rd_swap_en);
  1601. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1602. &legacy_reg->pifm_wr_swap_en);
  1603. break;
  1604. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1605. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1606. &legacy_reg->pifm_rd_flip_en);
  1607. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1608. &legacy_reg->pifm_wr_flip_en);
  1609. break;
  1610. }
  1611. wmb();
  1612. val64 = readq(&legacy_reg->toc_swapper_fb);
  1613. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1614. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1615. return status;
  1616. }
  1617. /*
  1618. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1619. * Set the swapper bits appropriately for the vpath.
  1620. */
  1621. enum vxge_hw_status
  1622. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1623. {
  1624. #ifndef __BIG_ENDIAN
  1625. u64 val64;
  1626. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1627. wmb();
  1628. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1629. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1630. wmb();
  1631. #endif
  1632. return VXGE_HW_OK;
  1633. }
  1634. /*
  1635. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1636. * Set the swapper bits appropriately for the vpath.
  1637. */
  1638. enum vxge_hw_status
  1639. __vxge_hw_kdfc_swapper_set(
  1640. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1641. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1642. {
  1643. u64 val64;
  1644. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1645. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1646. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1647. wmb();
  1648. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1649. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1650. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1651. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1652. wmb();
  1653. }
  1654. return VXGE_HW_OK;
  1655. }
  1656. /*
  1657. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1658. * Get device configuration. Permits to retrieve at run-time configuration
  1659. * values that were used to initialize and configure the device.
  1660. */
  1661. enum vxge_hw_status
  1662. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1663. struct vxge_hw_device_config *dev_config, int size)
  1664. {
  1665. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1666. return VXGE_HW_ERR_INVALID_DEVICE;
  1667. if (size != sizeof(struct vxge_hw_device_config))
  1668. return VXGE_HW_ERR_VERSION_CONFLICT;
  1669. memcpy(dev_config, &hldev->config,
  1670. sizeof(struct vxge_hw_device_config));
  1671. return VXGE_HW_OK;
  1672. }
  1673. /*
  1674. * vxge_hw_mgmt_reg_read - Read Titan register.
  1675. */
  1676. enum vxge_hw_status
  1677. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1678. enum vxge_hw_mgmt_reg_type type,
  1679. u32 index, u32 offset, u64 *value)
  1680. {
  1681. enum vxge_hw_status status = VXGE_HW_OK;
  1682. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1683. status = VXGE_HW_ERR_INVALID_DEVICE;
  1684. goto exit;
  1685. }
  1686. switch (type) {
  1687. case vxge_hw_mgmt_reg_type_legacy:
  1688. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1689. status = VXGE_HW_ERR_INVALID_OFFSET;
  1690. break;
  1691. }
  1692. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1693. break;
  1694. case vxge_hw_mgmt_reg_type_toc:
  1695. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1696. status = VXGE_HW_ERR_INVALID_OFFSET;
  1697. break;
  1698. }
  1699. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1700. break;
  1701. case vxge_hw_mgmt_reg_type_common:
  1702. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1703. status = VXGE_HW_ERR_INVALID_OFFSET;
  1704. break;
  1705. }
  1706. *value = readq((void __iomem *)hldev->common_reg + offset);
  1707. break;
  1708. case vxge_hw_mgmt_reg_type_mrpcim:
  1709. if (!(hldev->access_rights &
  1710. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1711. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1712. break;
  1713. }
  1714. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1715. status = VXGE_HW_ERR_INVALID_OFFSET;
  1716. break;
  1717. }
  1718. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1719. break;
  1720. case vxge_hw_mgmt_reg_type_srpcim:
  1721. if (!(hldev->access_rights &
  1722. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1723. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1724. break;
  1725. }
  1726. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1727. status = VXGE_HW_ERR_INVALID_INDEX;
  1728. break;
  1729. }
  1730. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1731. status = VXGE_HW_ERR_INVALID_OFFSET;
  1732. break;
  1733. }
  1734. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1735. offset);
  1736. break;
  1737. case vxge_hw_mgmt_reg_type_vpmgmt:
  1738. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1739. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1740. status = VXGE_HW_ERR_INVALID_INDEX;
  1741. break;
  1742. }
  1743. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1744. status = VXGE_HW_ERR_INVALID_OFFSET;
  1745. break;
  1746. }
  1747. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1748. offset);
  1749. break;
  1750. case vxge_hw_mgmt_reg_type_vpath:
  1751. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1752. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1753. status = VXGE_HW_ERR_INVALID_INDEX;
  1754. break;
  1755. }
  1756. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1757. status = VXGE_HW_ERR_INVALID_INDEX;
  1758. break;
  1759. }
  1760. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1761. status = VXGE_HW_ERR_INVALID_OFFSET;
  1762. break;
  1763. }
  1764. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1765. offset);
  1766. break;
  1767. default:
  1768. status = VXGE_HW_ERR_INVALID_TYPE;
  1769. break;
  1770. }
  1771. exit:
  1772. return status;
  1773. }
  1774. /*
  1775. * vxge_hw_vpath_strip_fcs_check - Check for FCS strip.
  1776. */
  1777. enum vxge_hw_status
  1778. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask)
  1779. {
  1780. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  1781. enum vxge_hw_status status = VXGE_HW_OK;
  1782. int i = 0, j = 0;
  1783. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1784. if (!((vpath_mask) & vxge_mBIT(i)))
  1785. continue;
  1786. vpmgmt_reg = hldev->vpmgmt_reg[i];
  1787. for (j = 0; j < VXGE_HW_MAC_MAX_MAC_PORT_ID; j++) {
  1788. if (readq(&vpmgmt_reg->rxmac_cfg0_port_vpmgmt_clone[j])
  1789. & VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS)
  1790. return VXGE_HW_FAIL;
  1791. }
  1792. }
  1793. return status;
  1794. }
  1795. /*
  1796. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1797. */
  1798. enum vxge_hw_status
  1799. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1800. enum vxge_hw_mgmt_reg_type type,
  1801. u32 index, u32 offset, u64 value)
  1802. {
  1803. enum vxge_hw_status status = VXGE_HW_OK;
  1804. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1805. status = VXGE_HW_ERR_INVALID_DEVICE;
  1806. goto exit;
  1807. }
  1808. switch (type) {
  1809. case vxge_hw_mgmt_reg_type_legacy:
  1810. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1811. status = VXGE_HW_ERR_INVALID_OFFSET;
  1812. break;
  1813. }
  1814. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1815. break;
  1816. case vxge_hw_mgmt_reg_type_toc:
  1817. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1818. status = VXGE_HW_ERR_INVALID_OFFSET;
  1819. break;
  1820. }
  1821. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1822. break;
  1823. case vxge_hw_mgmt_reg_type_common:
  1824. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1825. status = VXGE_HW_ERR_INVALID_OFFSET;
  1826. break;
  1827. }
  1828. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1829. break;
  1830. case vxge_hw_mgmt_reg_type_mrpcim:
  1831. if (!(hldev->access_rights &
  1832. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1833. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1834. break;
  1835. }
  1836. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1837. status = VXGE_HW_ERR_INVALID_OFFSET;
  1838. break;
  1839. }
  1840. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1841. break;
  1842. case vxge_hw_mgmt_reg_type_srpcim:
  1843. if (!(hldev->access_rights &
  1844. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1845. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1846. break;
  1847. }
  1848. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1849. status = VXGE_HW_ERR_INVALID_INDEX;
  1850. break;
  1851. }
  1852. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1853. status = VXGE_HW_ERR_INVALID_OFFSET;
  1854. break;
  1855. }
  1856. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  1857. offset);
  1858. break;
  1859. case vxge_hw_mgmt_reg_type_vpmgmt:
  1860. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1861. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1862. status = VXGE_HW_ERR_INVALID_INDEX;
  1863. break;
  1864. }
  1865. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1866. status = VXGE_HW_ERR_INVALID_OFFSET;
  1867. break;
  1868. }
  1869. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  1870. offset);
  1871. break;
  1872. case vxge_hw_mgmt_reg_type_vpath:
  1873. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  1874. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1875. status = VXGE_HW_ERR_INVALID_INDEX;
  1876. break;
  1877. }
  1878. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1879. status = VXGE_HW_ERR_INVALID_OFFSET;
  1880. break;
  1881. }
  1882. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  1883. offset);
  1884. break;
  1885. default:
  1886. status = VXGE_HW_ERR_INVALID_TYPE;
  1887. break;
  1888. }
  1889. exit:
  1890. return status;
  1891. }
  1892. /*
  1893. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  1894. * list callback
  1895. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1896. * pool for TxD list
  1897. */
  1898. static void
  1899. __vxge_hw_fifo_mempool_item_alloc(
  1900. struct vxge_hw_mempool *mempoolh,
  1901. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  1902. u32 index, u32 is_last)
  1903. {
  1904. u32 memblock_item_idx;
  1905. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  1906. struct vxge_hw_fifo_txd *txdp =
  1907. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  1908. struct __vxge_hw_fifo *fifo =
  1909. (struct __vxge_hw_fifo *)mempoolh->userdata;
  1910. void *memblock = mempoolh->memblocks_arr[memblock_index];
  1911. vxge_assert(txdp);
  1912. txdp->host_control = (u64) (size_t)
  1913. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  1914. &memblock_item_idx);
  1915. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  1916. vxge_assert(txdl_priv);
  1917. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  1918. /* pre-format HW's TxDL's private */
  1919. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  1920. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  1921. txdl_priv->dma_handle = dma_object->handle;
  1922. txdl_priv->memblock = memblock;
  1923. txdl_priv->first_txdp = txdp;
  1924. txdl_priv->next_txdl_priv = NULL;
  1925. txdl_priv->alloc_frags = 0;
  1926. return;
  1927. }
  1928. /*
  1929. * __vxge_hw_fifo_create - Create a FIFO
  1930. * This function creates FIFO and initializes it.
  1931. */
  1932. enum vxge_hw_status
  1933. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  1934. struct vxge_hw_fifo_attr *attr)
  1935. {
  1936. enum vxge_hw_status status = VXGE_HW_OK;
  1937. struct __vxge_hw_fifo *fifo;
  1938. struct vxge_hw_fifo_config *config;
  1939. u32 txdl_size, txdl_per_memblock;
  1940. struct vxge_hw_mempool_cbs fifo_mp_callback;
  1941. struct __vxge_hw_virtualpath *vpath;
  1942. if ((vp == NULL) || (attr == NULL)) {
  1943. status = VXGE_HW_ERR_INVALID_HANDLE;
  1944. goto exit;
  1945. }
  1946. vpath = vp->vpath;
  1947. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  1948. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  1949. txdl_per_memblock = config->memblock_size / txdl_size;
  1950. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  1951. VXGE_HW_CHANNEL_TYPE_FIFO,
  1952. config->fifo_blocks * txdl_per_memblock,
  1953. attr->per_txdl_space, attr->userdata);
  1954. if (fifo == NULL) {
  1955. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1956. goto exit;
  1957. }
  1958. vpath->fifoh = fifo;
  1959. fifo->nofl_db = vpath->nofl_db;
  1960. fifo->vp_id = vpath->vp_id;
  1961. fifo->vp_reg = vpath->vp_reg;
  1962. fifo->stats = &vpath->sw_stats->fifo_stats;
  1963. fifo->config = config;
  1964. /* apply "interrupts per txdl" attribute */
  1965. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  1966. if (fifo->config->intr)
  1967. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  1968. fifo->no_snoop_bits = config->no_snoop_bits;
  1969. /*
  1970. * FIFO memory management strategy:
  1971. *
  1972. * TxDL split into three independent parts:
  1973. * - set of TxD's
  1974. * - TxD HW private part
  1975. * - driver private part
  1976. *
  1977. * Adaptative memory allocation used. i.e. Memory allocated on
  1978. * demand with the size which will fit into one memory block.
  1979. * One memory block may contain more than one TxDL.
  1980. *
  1981. * During "reserve" operations more memory can be allocated on demand
  1982. * for example due to FIFO full condition.
  1983. *
  1984. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  1985. * routine which will essentially stop the channel and free resources.
  1986. */
  1987. /* TxDL common private size == TxDL private + driver private */
  1988. fifo->priv_size =
  1989. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  1990. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1991. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1992. fifo->per_txdl_space = attr->per_txdl_space;
  1993. /* recompute txdl size to be cacheline aligned */
  1994. fifo->txdl_size = txdl_size;
  1995. fifo->txdl_per_memblock = txdl_per_memblock;
  1996. fifo->txdl_term = attr->txdl_term;
  1997. fifo->callback = attr->callback;
  1998. if (fifo->txdl_per_memblock == 0) {
  1999. __vxge_hw_fifo_delete(vp);
  2000. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2001. goto exit;
  2002. }
  2003. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2004. fifo->mempool =
  2005. __vxge_hw_mempool_create(vpath->hldev,
  2006. fifo->config->memblock_size,
  2007. fifo->txdl_size,
  2008. fifo->priv_size,
  2009. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2010. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2011. &fifo_mp_callback,
  2012. fifo);
  2013. if (fifo->mempool == NULL) {
  2014. __vxge_hw_fifo_delete(vp);
  2015. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2016. goto exit;
  2017. }
  2018. status = __vxge_hw_channel_initialize(&fifo->channel);
  2019. if (status != VXGE_HW_OK) {
  2020. __vxge_hw_fifo_delete(vp);
  2021. goto exit;
  2022. }
  2023. vxge_assert(fifo->channel.reserve_ptr);
  2024. exit:
  2025. return status;
  2026. }
  2027. /*
  2028. * __vxge_hw_fifo_abort - Returns the TxD
  2029. * This function terminates the TxDs of fifo
  2030. */
  2031. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2032. {
  2033. void *txdlh;
  2034. for (;;) {
  2035. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2036. if (txdlh == NULL)
  2037. break;
  2038. vxge_hw_channel_dtr_complete(&fifo->channel);
  2039. if (fifo->txdl_term) {
  2040. fifo->txdl_term(txdlh,
  2041. VXGE_HW_TXDL_STATE_POSTED,
  2042. fifo->channel.userdata);
  2043. }
  2044. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2045. }
  2046. return VXGE_HW_OK;
  2047. }
  2048. /*
  2049. * __vxge_hw_fifo_reset - Resets the fifo
  2050. * This function resets the fifo during vpath reset operation
  2051. */
  2052. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2053. {
  2054. enum vxge_hw_status status = VXGE_HW_OK;
  2055. __vxge_hw_fifo_abort(fifo);
  2056. status = __vxge_hw_channel_reset(&fifo->channel);
  2057. return status;
  2058. }
  2059. /*
  2060. * __vxge_hw_fifo_delete - Removes the FIFO
  2061. * This function freeup the memory pool and removes the FIFO
  2062. */
  2063. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2064. {
  2065. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2066. __vxge_hw_fifo_abort(fifo);
  2067. if (fifo->mempool)
  2068. __vxge_hw_mempool_destroy(fifo->mempool);
  2069. vp->vpath->fifoh = NULL;
  2070. __vxge_hw_channel_free(&fifo->channel);
  2071. return VXGE_HW_OK;
  2072. }
  2073. /*
  2074. * __vxge_hw_vpath_pci_read - Read the content of given address
  2075. * in pci config space.
  2076. * Read from the vpath pci config space.
  2077. */
  2078. enum vxge_hw_status
  2079. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2080. u32 phy_func_0, u32 offset, u32 *val)
  2081. {
  2082. u64 val64;
  2083. enum vxge_hw_status status = VXGE_HW_OK;
  2084. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2085. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2086. if (phy_func_0)
  2087. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2088. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2089. wmb();
  2090. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2091. &vp_reg->pci_config_access_cfg2);
  2092. wmb();
  2093. status = __vxge_hw_device_register_poll(
  2094. &vp_reg->pci_config_access_cfg2,
  2095. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2096. if (status != VXGE_HW_OK)
  2097. goto exit;
  2098. val64 = readq(&vp_reg->pci_config_access_status);
  2099. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2100. status = VXGE_HW_FAIL;
  2101. *val = 0;
  2102. } else
  2103. *val = (u32)vxge_bVALn(val64, 32, 32);
  2104. exit:
  2105. return status;
  2106. }
  2107. /*
  2108. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2109. * Returns the function number of the vpath.
  2110. */
  2111. u32
  2112. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2113. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2114. {
  2115. u64 val64;
  2116. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2117. return
  2118. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2119. }
  2120. /*
  2121. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2122. */
  2123. static inline void
  2124. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2125. u64 dta_struct_sel)
  2126. {
  2127. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2128. wmb();
  2129. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2130. writeq(0, &vpath_reg->rts_access_steer_data1);
  2131. wmb();
  2132. return;
  2133. }
  2134. /*
  2135. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2136. * part number and product description.
  2137. */
  2138. enum vxge_hw_status
  2139. __vxge_hw_vpath_card_info_get(
  2140. u32 vp_id,
  2141. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2142. struct vxge_hw_device_hw_info *hw_info)
  2143. {
  2144. u32 i, j;
  2145. u64 val64;
  2146. u64 data1 = 0ULL;
  2147. u64 data2 = 0ULL;
  2148. enum vxge_hw_status status = VXGE_HW_OK;
  2149. u8 *serial_number = hw_info->serial_number;
  2150. u8 *part_number = hw_info->part_number;
  2151. u8 *product_desc = hw_info->product_desc;
  2152. __vxge_hw_read_rts_ds(vpath_reg,
  2153. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2154. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2155. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2156. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2157. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2158. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2159. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2160. status = __vxge_hw_pio_mem_write64(val64,
  2161. &vpath_reg->rts_access_steer_ctrl,
  2162. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2163. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2164. if (status != VXGE_HW_OK)
  2165. return status;
  2166. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2167. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2168. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2169. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2170. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2171. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2172. status = VXGE_HW_OK;
  2173. } else
  2174. *serial_number = 0;
  2175. __vxge_hw_read_rts_ds(vpath_reg,
  2176. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2177. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2178. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2179. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2180. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2181. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2182. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2183. status = __vxge_hw_pio_mem_write64(val64,
  2184. &vpath_reg->rts_access_steer_ctrl,
  2185. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2186. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2187. if (status != VXGE_HW_OK)
  2188. return status;
  2189. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2190. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2191. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2192. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2193. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2194. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2195. status = VXGE_HW_OK;
  2196. } else
  2197. *part_number = 0;
  2198. j = 0;
  2199. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2200. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2201. __vxge_hw_read_rts_ds(vpath_reg, i);
  2202. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2203. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2204. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2205. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2206. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2207. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2208. status = __vxge_hw_pio_mem_write64(val64,
  2209. &vpath_reg->rts_access_steer_ctrl,
  2210. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2211. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2212. if (status != VXGE_HW_OK)
  2213. return status;
  2214. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2215. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2216. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2217. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2218. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2219. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2220. status = VXGE_HW_OK;
  2221. } else
  2222. *product_desc = 0;
  2223. }
  2224. return status;
  2225. }
  2226. /*
  2227. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2228. * Returns FW Version
  2229. */
  2230. enum vxge_hw_status
  2231. __vxge_hw_vpath_fw_ver_get(
  2232. u32 vp_id,
  2233. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2234. struct vxge_hw_device_hw_info *hw_info)
  2235. {
  2236. u64 val64;
  2237. u64 data1 = 0ULL;
  2238. u64 data2 = 0ULL;
  2239. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2240. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2241. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2242. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2243. enum vxge_hw_status status = VXGE_HW_OK;
  2244. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2245. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2246. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2247. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2248. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2249. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2250. status = __vxge_hw_pio_mem_write64(val64,
  2251. &vpath_reg->rts_access_steer_ctrl,
  2252. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2253. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2254. if (status != VXGE_HW_OK)
  2255. goto exit;
  2256. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2257. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2258. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2259. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2260. fw_date->day =
  2261. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2262. data1);
  2263. fw_date->month =
  2264. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2265. data1);
  2266. fw_date->year =
  2267. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2268. data1);
  2269. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2270. fw_date->month, fw_date->day, fw_date->year);
  2271. fw_version->major =
  2272. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2273. fw_version->minor =
  2274. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2275. fw_version->build =
  2276. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2277. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2278. fw_version->major, fw_version->minor, fw_version->build);
  2279. flash_date->day =
  2280. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2281. flash_date->month =
  2282. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2283. flash_date->year =
  2284. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2285. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2286. "%2.2d/%2.2d/%4.4d",
  2287. flash_date->month, flash_date->day, flash_date->year);
  2288. flash_version->major =
  2289. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2290. flash_version->minor =
  2291. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2292. flash_version->build =
  2293. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2294. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2295. flash_version->major, flash_version->minor,
  2296. flash_version->build);
  2297. status = VXGE_HW_OK;
  2298. } else
  2299. status = VXGE_HW_FAIL;
  2300. exit:
  2301. return status;
  2302. }
  2303. /*
  2304. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2305. * Returns pci function mode
  2306. */
  2307. u64
  2308. __vxge_hw_vpath_pci_func_mode_get(
  2309. u32 vp_id,
  2310. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2311. {
  2312. u64 val64;
  2313. u64 data1 = 0ULL;
  2314. enum vxge_hw_status status = VXGE_HW_OK;
  2315. __vxge_hw_read_rts_ds(vpath_reg,
  2316. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2317. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2318. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2319. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2320. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2321. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2322. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2323. status = __vxge_hw_pio_mem_write64(val64,
  2324. &vpath_reg->rts_access_steer_ctrl,
  2325. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2326. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2327. if (status != VXGE_HW_OK)
  2328. goto exit;
  2329. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2330. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2331. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2332. status = VXGE_HW_OK;
  2333. } else {
  2334. data1 = 0;
  2335. status = VXGE_HW_FAIL;
  2336. }
  2337. exit:
  2338. return data1;
  2339. }
  2340. /**
  2341. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2342. * @hldev: HW device.
  2343. * @on_off: TRUE if flickering to be on, FALSE to be off
  2344. *
  2345. * Flicker the link LED.
  2346. */
  2347. enum vxge_hw_status
  2348. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2349. u64 on_off)
  2350. {
  2351. u64 val64;
  2352. enum vxge_hw_status status = VXGE_HW_OK;
  2353. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2354. if (hldev == NULL) {
  2355. status = VXGE_HW_ERR_INVALID_DEVICE;
  2356. goto exit;
  2357. }
  2358. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2359. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2360. wmb();
  2361. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2362. writeq(0, &vp_reg->rts_access_steer_data1);
  2363. wmb();
  2364. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2365. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2366. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2367. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2368. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2369. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2370. status = __vxge_hw_pio_mem_write64(val64,
  2371. &vp_reg->rts_access_steer_ctrl,
  2372. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2373. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2374. exit:
  2375. return status;
  2376. }
  2377. /*
  2378. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2379. */
  2380. enum vxge_hw_status
  2381. __vxge_hw_vpath_rts_table_get(
  2382. struct __vxge_hw_vpath_handle *vp,
  2383. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2384. {
  2385. u64 val64;
  2386. struct __vxge_hw_virtualpath *vpath;
  2387. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2388. enum vxge_hw_status status = VXGE_HW_OK;
  2389. if (vp == NULL) {
  2390. status = VXGE_HW_ERR_INVALID_HANDLE;
  2391. goto exit;
  2392. }
  2393. vpath = vp->vpath;
  2394. vp_reg = vpath->vp_reg;
  2395. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2396. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2397. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2398. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2399. if ((rts_table ==
  2400. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2401. (rts_table ==
  2402. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2403. (rts_table ==
  2404. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2405. (rts_table ==
  2406. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2407. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2408. }
  2409. status = __vxge_hw_pio_mem_write64(val64,
  2410. &vp_reg->rts_access_steer_ctrl,
  2411. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2412. vpath->hldev->config.device_poll_millis);
  2413. if (status != VXGE_HW_OK)
  2414. goto exit;
  2415. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2416. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2417. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2418. if ((rts_table ==
  2419. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2420. (rts_table ==
  2421. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2422. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2423. }
  2424. status = VXGE_HW_OK;
  2425. } else
  2426. status = VXGE_HW_FAIL;
  2427. exit:
  2428. return status;
  2429. }
  2430. /*
  2431. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2432. */
  2433. enum vxge_hw_status
  2434. __vxge_hw_vpath_rts_table_set(
  2435. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2436. u32 offset, u64 data1, u64 data2)
  2437. {
  2438. u64 val64;
  2439. struct __vxge_hw_virtualpath *vpath;
  2440. enum vxge_hw_status status = VXGE_HW_OK;
  2441. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2442. if (vp == NULL) {
  2443. status = VXGE_HW_ERR_INVALID_HANDLE;
  2444. goto exit;
  2445. }
  2446. vpath = vp->vpath;
  2447. vp_reg = vpath->vp_reg;
  2448. writeq(data1, &vp_reg->rts_access_steer_data0);
  2449. wmb();
  2450. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2451. (rts_table ==
  2452. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2453. writeq(data2, &vp_reg->rts_access_steer_data1);
  2454. wmb();
  2455. }
  2456. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2457. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2458. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2459. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2460. status = __vxge_hw_pio_mem_write64(val64,
  2461. &vp_reg->rts_access_steer_ctrl,
  2462. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2463. vpath->hldev->config.device_poll_millis);
  2464. if (status != VXGE_HW_OK)
  2465. goto exit;
  2466. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2467. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2468. status = VXGE_HW_OK;
  2469. else
  2470. status = VXGE_HW_FAIL;
  2471. exit:
  2472. return status;
  2473. }
  2474. /*
  2475. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2476. * from MAC address table.
  2477. */
  2478. enum vxge_hw_status
  2479. __vxge_hw_vpath_addr_get(
  2480. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2481. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2482. {
  2483. u32 i;
  2484. u64 val64;
  2485. u64 data1 = 0ULL;
  2486. u64 data2 = 0ULL;
  2487. enum vxge_hw_status status = VXGE_HW_OK;
  2488. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2489. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2490. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2491. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2492. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2493. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2494. status = __vxge_hw_pio_mem_write64(val64,
  2495. &vpath_reg->rts_access_steer_ctrl,
  2496. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2497. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2498. if (status != VXGE_HW_OK)
  2499. goto exit;
  2500. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2501. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2502. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2503. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2504. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2505. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2506. data2);
  2507. for (i = ETH_ALEN; i > 0; i--) {
  2508. macaddr[i-1] = (u8)(data1 & 0xFF);
  2509. data1 >>= 8;
  2510. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2511. data2 >>= 8;
  2512. }
  2513. status = VXGE_HW_OK;
  2514. } else
  2515. status = VXGE_HW_FAIL;
  2516. exit:
  2517. return status;
  2518. }
  2519. /*
  2520. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2521. */
  2522. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2523. struct __vxge_hw_vpath_handle *vp,
  2524. enum vxge_hw_rth_algoritms algorithm,
  2525. struct vxge_hw_rth_hash_types *hash_type,
  2526. u16 bucket_size)
  2527. {
  2528. u64 data0, data1;
  2529. enum vxge_hw_status status = VXGE_HW_OK;
  2530. if (vp == NULL) {
  2531. status = VXGE_HW_ERR_INVALID_HANDLE;
  2532. goto exit;
  2533. }
  2534. status = __vxge_hw_vpath_rts_table_get(vp,
  2535. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2536. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2537. 0, &data0, &data1);
  2538. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2539. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2540. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2541. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2542. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2543. if (hash_type->hash_type_tcpipv4_en)
  2544. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2545. if (hash_type->hash_type_ipv4_en)
  2546. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2547. if (hash_type->hash_type_tcpipv6_en)
  2548. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2549. if (hash_type->hash_type_ipv6_en)
  2550. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2551. if (hash_type->hash_type_tcpipv6ex_en)
  2552. data0 |=
  2553. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2554. if (hash_type->hash_type_ipv6ex_en)
  2555. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2556. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2557. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2558. else
  2559. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2560. status = __vxge_hw_vpath_rts_table_set(vp,
  2561. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2562. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2563. 0, data0, 0);
  2564. exit:
  2565. return status;
  2566. }
  2567. static void
  2568. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2569. u16 flag, u8 *itable)
  2570. {
  2571. switch (flag) {
  2572. case 1:
  2573. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2574. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2575. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2576. itable[j]);
  2577. case 2:
  2578. *data0 |=
  2579. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2580. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2581. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2582. itable[j]);
  2583. case 3:
  2584. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2585. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2586. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2587. itable[j]);
  2588. case 4:
  2589. *data1 |=
  2590. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2591. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2592. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2593. itable[j]);
  2594. default:
  2595. return;
  2596. }
  2597. }
  2598. /*
  2599. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2600. */
  2601. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2602. struct __vxge_hw_vpath_handle **vpath_handles,
  2603. u32 vpath_count,
  2604. u8 *mtable,
  2605. u8 *itable,
  2606. u32 itable_size)
  2607. {
  2608. u32 i, j, action, rts_table;
  2609. u64 data0;
  2610. u64 data1;
  2611. u32 max_entries;
  2612. enum vxge_hw_status status = VXGE_HW_OK;
  2613. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2614. if (vp == NULL) {
  2615. status = VXGE_HW_ERR_INVALID_HANDLE;
  2616. goto exit;
  2617. }
  2618. max_entries = (((u32)1) << itable_size);
  2619. if (vp->vpath->hldev->config.rth_it_type
  2620. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2621. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2622. rts_table =
  2623. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2624. for (j = 0; j < max_entries; j++) {
  2625. data1 = 0;
  2626. data0 =
  2627. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2628. itable[j]);
  2629. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2630. action, rts_table, j, data0, data1);
  2631. if (status != VXGE_HW_OK)
  2632. goto exit;
  2633. }
  2634. for (j = 0; j < max_entries; j++) {
  2635. data1 = 0;
  2636. data0 =
  2637. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2638. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2639. itable[j]);
  2640. status = __vxge_hw_vpath_rts_table_set(
  2641. vpath_handles[mtable[itable[j]]], action,
  2642. rts_table, j, data0, data1);
  2643. if (status != VXGE_HW_OK)
  2644. goto exit;
  2645. }
  2646. } else {
  2647. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2648. rts_table =
  2649. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2650. for (i = 0; i < vpath_count; i++) {
  2651. for (j = 0; j < max_entries;) {
  2652. data0 = 0;
  2653. data1 = 0;
  2654. while (j < max_entries) {
  2655. if (mtable[itable[j]] != i) {
  2656. j++;
  2657. continue;
  2658. }
  2659. vxge_hw_rts_rth_data0_data1_get(j,
  2660. &data0, &data1, 1, itable);
  2661. j++;
  2662. break;
  2663. }
  2664. while (j < max_entries) {
  2665. if (mtable[itable[j]] != i) {
  2666. j++;
  2667. continue;
  2668. }
  2669. vxge_hw_rts_rth_data0_data1_get(j,
  2670. &data0, &data1, 2, itable);
  2671. j++;
  2672. break;
  2673. }
  2674. while (j < max_entries) {
  2675. if (mtable[itable[j]] != i) {
  2676. j++;
  2677. continue;
  2678. }
  2679. vxge_hw_rts_rth_data0_data1_get(j,
  2680. &data0, &data1, 3, itable);
  2681. j++;
  2682. break;
  2683. }
  2684. while (j < max_entries) {
  2685. if (mtable[itable[j]] != i) {
  2686. j++;
  2687. continue;
  2688. }
  2689. vxge_hw_rts_rth_data0_data1_get(j,
  2690. &data0, &data1, 4, itable);
  2691. j++;
  2692. break;
  2693. }
  2694. if (data0 != 0) {
  2695. status = __vxge_hw_vpath_rts_table_set(
  2696. vpath_handles[i],
  2697. action, rts_table,
  2698. 0, data0, data1);
  2699. if (status != VXGE_HW_OK)
  2700. goto exit;
  2701. }
  2702. }
  2703. }
  2704. }
  2705. exit:
  2706. return status;
  2707. }
  2708. /**
  2709. * vxge_hw_vpath_check_leak - Check for memory leak
  2710. * @ringh: Handle to the ring object used for receive
  2711. *
  2712. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2713. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2714. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2715. *
  2716. */
  2717. enum vxge_hw_status
  2718. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2719. {
  2720. enum vxge_hw_status status = VXGE_HW_OK;
  2721. u64 rxd_new_count, rxd_spat;
  2722. if (ring == NULL)
  2723. return status;
  2724. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2725. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2726. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2727. if (rxd_new_count >= rxd_spat)
  2728. status = VXGE_HW_FAIL;
  2729. return status;
  2730. }
  2731. /*
  2732. * __vxge_hw_vpath_mgmt_read
  2733. * This routine reads the vpath_mgmt registers
  2734. */
  2735. static enum vxge_hw_status
  2736. __vxge_hw_vpath_mgmt_read(
  2737. struct __vxge_hw_device *hldev,
  2738. struct __vxge_hw_virtualpath *vpath)
  2739. {
  2740. u32 i, mtu = 0, max_pyld = 0;
  2741. u64 val64;
  2742. enum vxge_hw_status status = VXGE_HW_OK;
  2743. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2744. val64 = readq(&vpath->vpmgmt_reg->
  2745. rxmac_cfg0_port_vpmgmt_clone[i]);
  2746. max_pyld =
  2747. (u32)
  2748. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2749. (val64);
  2750. if (mtu < max_pyld)
  2751. mtu = max_pyld;
  2752. }
  2753. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2754. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2755. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2756. if (val64 & vxge_mBIT(i))
  2757. vpath->vsport_number = i;
  2758. }
  2759. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2760. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2761. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2762. else
  2763. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2764. return status;
  2765. }
  2766. /*
  2767. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2768. * This routine checks the vpath_rst_in_prog register to see if
  2769. * adapter completed the reset process for the vpath
  2770. */
  2771. enum vxge_hw_status
  2772. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2773. {
  2774. enum vxge_hw_status status;
  2775. status = __vxge_hw_device_register_poll(
  2776. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2777. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2778. 1 << (16 - vpath->vp_id)),
  2779. vpath->hldev->config.device_poll_millis);
  2780. return status;
  2781. }
  2782. /*
  2783. * __vxge_hw_vpath_reset
  2784. * This routine resets the vpath on the device
  2785. */
  2786. enum vxge_hw_status
  2787. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2788. {
  2789. u64 val64;
  2790. enum vxge_hw_status status = VXGE_HW_OK;
  2791. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2792. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2793. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2794. return status;
  2795. }
  2796. /*
  2797. * __vxge_hw_vpath_sw_reset
  2798. * This routine resets the vpath structures
  2799. */
  2800. enum vxge_hw_status
  2801. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2802. {
  2803. enum vxge_hw_status status = VXGE_HW_OK;
  2804. struct __vxge_hw_virtualpath *vpath;
  2805. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2806. if (vpath->ringh) {
  2807. status = __vxge_hw_ring_reset(vpath->ringh);
  2808. if (status != VXGE_HW_OK)
  2809. goto exit;
  2810. }
  2811. if (vpath->fifoh)
  2812. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2813. exit:
  2814. return status;
  2815. }
  2816. /*
  2817. * __vxge_hw_vpath_prc_configure
  2818. * This routine configures the prc registers of virtual path using the config
  2819. * passed
  2820. */
  2821. void
  2822. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2823. {
  2824. u64 val64;
  2825. struct __vxge_hw_virtualpath *vpath;
  2826. struct vxge_hw_vp_config *vp_config;
  2827. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2828. vpath = &hldev->virtual_paths[vp_id];
  2829. vp_reg = vpath->vp_reg;
  2830. vp_config = vpath->vp_config;
  2831. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2832. return;
  2833. val64 = readq(&vp_reg->prc_cfg1);
  2834. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2835. writeq(val64, &vp_reg->prc_cfg1);
  2836. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2837. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2838. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2839. val64 = readq(&vp_reg->prc_cfg7);
  2840. if (vpath->vp_config->ring.scatter_mode !=
  2841. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2842. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2843. switch (vpath->vp_config->ring.scatter_mode) {
  2844. case VXGE_HW_RING_SCATTER_MODE_A:
  2845. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2846. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  2847. break;
  2848. case VXGE_HW_RING_SCATTER_MODE_B:
  2849. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2850. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  2851. break;
  2852. case VXGE_HW_RING_SCATTER_MODE_C:
  2853. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2854. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  2855. break;
  2856. }
  2857. }
  2858. writeq(val64, &vp_reg->prc_cfg7);
  2859. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  2860. __vxge_hw_ring_first_block_address_get(
  2861. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  2862. val64 = readq(&vp_reg->prc_cfg4);
  2863. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  2864. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  2865. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  2866. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  2867. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  2868. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2869. else
  2870. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2871. writeq(val64, &vp_reg->prc_cfg4);
  2872. return;
  2873. }
  2874. /*
  2875. * __vxge_hw_vpath_kdfc_configure
  2876. * This routine configures the kdfc registers of virtual path using the
  2877. * config passed
  2878. */
  2879. enum vxge_hw_status
  2880. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2881. {
  2882. u64 val64;
  2883. u64 vpath_stride;
  2884. enum vxge_hw_status status = VXGE_HW_OK;
  2885. struct __vxge_hw_virtualpath *vpath;
  2886. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2887. vpath = &hldev->virtual_paths[vp_id];
  2888. vp_reg = vpath->vp_reg;
  2889. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  2890. if (status != VXGE_HW_OK)
  2891. goto exit;
  2892. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  2893. vpath->max_kdfc_db =
  2894. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  2895. val64+1)/2;
  2896. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  2897. vpath->max_nofl_db = vpath->max_kdfc_db;
  2898. if (vpath->max_nofl_db <
  2899. ((vpath->vp_config->fifo.memblock_size /
  2900. (vpath->vp_config->fifo.max_frags *
  2901. sizeof(struct vxge_hw_fifo_txd))) *
  2902. vpath->vp_config->fifo.fifo_blocks)) {
  2903. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  2904. }
  2905. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  2906. (vpath->max_nofl_db*2)-1);
  2907. }
  2908. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  2909. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  2910. &vp_reg->kdfc_fifo_trpl_ctrl);
  2911. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  2912. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  2913. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  2914. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  2915. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  2916. #ifndef __BIG_ENDIAN
  2917. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  2918. #endif
  2919. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  2920. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  2921. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  2922. wmb();
  2923. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  2924. vpath->nofl_db =
  2925. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  2926. (hldev->kdfc + (vp_id *
  2927. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  2928. vpath_stride)));
  2929. exit:
  2930. return status;
  2931. }
  2932. /*
  2933. * __vxge_hw_vpath_mac_configure
  2934. * This routine configures the mac of virtual path using the config passed
  2935. */
  2936. enum vxge_hw_status
  2937. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2938. {
  2939. u64 val64;
  2940. enum vxge_hw_status status = VXGE_HW_OK;
  2941. struct __vxge_hw_virtualpath *vpath;
  2942. struct vxge_hw_vp_config *vp_config;
  2943. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2944. vpath = &hldev->virtual_paths[vp_id];
  2945. vp_reg = vpath->vp_reg;
  2946. vp_config = vpath->vp_config;
  2947. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  2948. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  2949. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  2950. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  2951. if (vp_config->rpa_strip_vlan_tag !=
  2952. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  2953. if (vp_config->rpa_strip_vlan_tag)
  2954. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2955. else
  2956. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2957. }
  2958. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  2959. val64 = readq(&vp_reg->rxmac_vcfg0);
  2960. if (vp_config->mtu !=
  2961. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  2962. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  2963. if ((vp_config->mtu +
  2964. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  2965. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2966. vp_config->mtu +
  2967. VXGE_HW_MAC_HEADER_MAX_SIZE);
  2968. else
  2969. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2970. vpath->max_mtu);
  2971. }
  2972. writeq(val64, &vp_reg->rxmac_vcfg0);
  2973. val64 = readq(&vp_reg->rxmac_vcfg1);
  2974. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  2975. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  2976. if (hldev->config.rth_it_type ==
  2977. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  2978. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  2979. 0x2) |
  2980. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  2981. }
  2982. writeq(val64, &vp_reg->rxmac_vcfg1);
  2983. }
  2984. return status;
  2985. }
  2986. /*
  2987. * __vxge_hw_vpath_tim_configure
  2988. * This routine configures the tim registers of virtual path using the config
  2989. * passed
  2990. */
  2991. enum vxge_hw_status
  2992. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2993. {
  2994. u64 val64;
  2995. enum vxge_hw_status status = VXGE_HW_OK;
  2996. struct __vxge_hw_virtualpath *vpath;
  2997. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2998. struct vxge_hw_vp_config *config;
  2999. vpath = &hldev->virtual_paths[vp_id];
  3000. vp_reg = vpath->vp_reg;
  3001. config = vpath->vp_config;
  3002. writeq((u64)0, &vp_reg->tim_dest_addr);
  3003. writeq((u64)0, &vp_reg->tim_vpath_map);
  3004. writeq((u64)0, &vp_reg->tim_bitmap);
  3005. writeq((u64)0, &vp_reg->tim_remap);
  3006. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3007. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3008. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3009. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3010. val64 = readq(&vp_reg->tim_pci_cfg);
  3011. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3012. writeq(val64, &vp_reg->tim_pci_cfg);
  3013. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3014. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3015. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3016. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3017. 0x3ffffff);
  3018. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3019. config->tti.btimer_val);
  3020. }
  3021. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3022. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3023. if (config->tti.timer_ac_en)
  3024. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3025. else
  3026. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3027. }
  3028. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3029. if (config->tti.timer_ci_en)
  3030. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3031. else
  3032. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3033. }
  3034. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3035. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3036. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3037. config->tti.urange_a);
  3038. }
  3039. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3040. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3041. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3042. config->tti.urange_b);
  3043. }
  3044. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3045. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3046. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3047. config->tti.urange_c);
  3048. }
  3049. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3050. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3051. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3052. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3053. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3054. config->tti.uec_a);
  3055. }
  3056. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3057. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3058. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3059. config->tti.uec_b);
  3060. }
  3061. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3062. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3063. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3064. config->tti.uec_c);
  3065. }
  3066. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3067. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3068. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3069. config->tti.uec_d);
  3070. }
  3071. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3072. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3073. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3074. if (config->tti.timer_ri_en)
  3075. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3076. else
  3077. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3078. }
  3079. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3080. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3081. 0x3ffffff);
  3082. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3083. config->tti.rtimer_val);
  3084. }
  3085. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3086. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3087. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3088. config->tti.util_sel);
  3089. }
  3090. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3091. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3092. 0x3ffffff);
  3093. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3094. config->tti.ltimer_val);
  3095. }
  3096. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3097. }
  3098. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3099. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3100. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3101. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3102. 0x3ffffff);
  3103. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3104. config->rti.btimer_val);
  3105. }
  3106. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3107. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3108. if (config->rti.timer_ac_en)
  3109. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3110. else
  3111. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3112. }
  3113. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3114. if (config->rti.timer_ci_en)
  3115. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3116. else
  3117. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3118. }
  3119. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3120. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3121. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3122. config->rti.urange_a);
  3123. }
  3124. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3125. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3126. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3127. config->rti.urange_b);
  3128. }
  3129. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3130. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3131. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3132. config->rti.urange_c);
  3133. }
  3134. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3135. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3136. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3137. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3138. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3139. config->rti.uec_a);
  3140. }
  3141. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3142. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3143. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3144. config->rti.uec_b);
  3145. }
  3146. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3147. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3148. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3149. config->rti.uec_c);
  3150. }
  3151. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3152. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3153. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3154. config->rti.uec_d);
  3155. }
  3156. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3157. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3158. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3159. if (config->rti.timer_ri_en)
  3160. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3161. else
  3162. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3163. }
  3164. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3165. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3166. 0x3ffffff);
  3167. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3168. config->rti.rtimer_val);
  3169. }
  3170. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3171. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3172. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3173. config->rti.util_sel);
  3174. }
  3175. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3176. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3177. 0x3ffffff);
  3178. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3179. config->rti.ltimer_val);
  3180. }
  3181. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3182. }
  3183. val64 = 0;
  3184. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3185. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3186. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3187. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3188. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3189. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3190. return status;
  3191. }
  3192. void
  3193. vxge_hw_vpath_tti_ci_set(struct __vxge_hw_device *hldev, u32 vp_id)
  3194. {
  3195. struct __vxge_hw_virtualpath *vpath;
  3196. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3197. struct vxge_hw_vp_config *config;
  3198. u64 val64;
  3199. vpath = &hldev->virtual_paths[vp_id];
  3200. vp_reg = vpath->vp_reg;
  3201. config = vpath->vp_config;
  3202. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3203. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3204. if (config->tti.timer_ci_en != VXGE_HW_TIM_TIMER_CI_ENABLE) {
  3205. config->tti.timer_ci_en = VXGE_HW_TIM_TIMER_CI_ENABLE;
  3206. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3207. writeq(val64,
  3208. &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3209. }
  3210. }
  3211. return;
  3212. }
  3213. /*
  3214. * __vxge_hw_vpath_initialize
  3215. * This routine is the final phase of init which initializes the
  3216. * registers of the vpath using the configuration passed.
  3217. */
  3218. enum vxge_hw_status
  3219. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3220. {
  3221. u64 val64;
  3222. u32 val32;
  3223. enum vxge_hw_status status = VXGE_HW_OK;
  3224. struct __vxge_hw_virtualpath *vpath;
  3225. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3226. vpath = &hldev->virtual_paths[vp_id];
  3227. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3228. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3229. goto exit;
  3230. }
  3231. vp_reg = vpath->vp_reg;
  3232. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3233. if (status != VXGE_HW_OK)
  3234. goto exit;
  3235. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3236. if (status != VXGE_HW_OK)
  3237. goto exit;
  3238. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3239. if (status != VXGE_HW_OK)
  3240. goto exit;
  3241. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3242. if (status != VXGE_HW_OK)
  3243. goto exit;
  3244. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3245. /* Get MRRS value from device control */
  3246. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3247. if (status == VXGE_HW_OK) {
  3248. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3249. val64 &=
  3250. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3251. val64 |=
  3252. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3253. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3254. }
  3255. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3256. val64 |=
  3257. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3258. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3259. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3260. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3261. exit:
  3262. return status;
  3263. }
  3264. /*
  3265. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3266. * This routine is the initial phase of init which resets the vpath and
  3267. * initializes the software support structures.
  3268. */
  3269. enum vxge_hw_status
  3270. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3271. struct vxge_hw_vp_config *config)
  3272. {
  3273. struct __vxge_hw_virtualpath *vpath;
  3274. enum vxge_hw_status status = VXGE_HW_OK;
  3275. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3276. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3277. goto exit;
  3278. }
  3279. vpath = &hldev->virtual_paths[vp_id];
  3280. vpath->vp_id = vp_id;
  3281. vpath->vp_open = VXGE_HW_VP_OPEN;
  3282. vpath->hldev = hldev;
  3283. vpath->vp_config = config;
  3284. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3285. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3286. __vxge_hw_vpath_reset(hldev, vp_id);
  3287. status = __vxge_hw_vpath_reset_check(vpath);
  3288. if (status != VXGE_HW_OK) {
  3289. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3290. goto exit;
  3291. }
  3292. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3293. if (status != VXGE_HW_OK) {
  3294. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3295. goto exit;
  3296. }
  3297. INIT_LIST_HEAD(&vpath->vpath_handles);
  3298. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3299. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3300. hldev->tim_int_mask1, vp_id);
  3301. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3302. if (status != VXGE_HW_OK)
  3303. __vxge_hw_vp_terminate(hldev, vp_id);
  3304. exit:
  3305. return status;
  3306. }
  3307. /*
  3308. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3309. * This routine closes all channels it opened and freeup memory
  3310. */
  3311. void
  3312. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3313. {
  3314. struct __vxge_hw_virtualpath *vpath;
  3315. vpath = &hldev->virtual_paths[vp_id];
  3316. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3317. goto exit;
  3318. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3319. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3320. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3321. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3322. exit:
  3323. return;
  3324. }
  3325. /*
  3326. * vxge_hw_vpath_mtu_set - Set MTU.
  3327. * Set new MTU value. Example, to use jumbo frames:
  3328. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3329. */
  3330. enum vxge_hw_status
  3331. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3332. {
  3333. u64 val64;
  3334. enum vxge_hw_status status = VXGE_HW_OK;
  3335. struct __vxge_hw_virtualpath *vpath;
  3336. if (vp == NULL) {
  3337. status = VXGE_HW_ERR_INVALID_HANDLE;
  3338. goto exit;
  3339. }
  3340. vpath = vp->vpath;
  3341. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3342. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3343. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3344. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3345. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3346. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3347. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3348. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3349. exit:
  3350. return status;
  3351. }
  3352. /*
  3353. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3354. * This function is used to open access to virtual path of an
  3355. * adapter for offload, GRO operations. This function returns
  3356. * synchronously.
  3357. */
  3358. enum vxge_hw_status
  3359. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3360. struct vxge_hw_vpath_attr *attr,
  3361. struct __vxge_hw_vpath_handle **vpath_handle)
  3362. {
  3363. struct __vxge_hw_virtualpath *vpath;
  3364. struct __vxge_hw_vpath_handle *vp;
  3365. enum vxge_hw_status status;
  3366. vpath = &hldev->virtual_paths[attr->vp_id];
  3367. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3368. status = VXGE_HW_ERR_INVALID_STATE;
  3369. goto vpath_open_exit1;
  3370. }
  3371. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3372. &hldev->config.vp_config[attr->vp_id]);
  3373. if (status != VXGE_HW_OK)
  3374. goto vpath_open_exit1;
  3375. vp = (struct __vxge_hw_vpath_handle *)
  3376. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3377. if (vp == NULL) {
  3378. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3379. goto vpath_open_exit2;
  3380. }
  3381. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3382. vp->vpath = vpath;
  3383. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3384. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3385. if (status != VXGE_HW_OK)
  3386. goto vpath_open_exit6;
  3387. }
  3388. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3389. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3390. if (status != VXGE_HW_OK)
  3391. goto vpath_open_exit7;
  3392. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3393. }
  3394. vpath->fifoh->tx_intr_num =
  3395. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3396. VXGE_HW_VPATH_INTR_TX;
  3397. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3398. VXGE_HW_BLOCK_SIZE);
  3399. if (vpath->stats_block == NULL) {
  3400. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3401. goto vpath_open_exit8;
  3402. }
  3403. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3404. stats_block->memblock;
  3405. memset(vpath->hw_stats, 0,
  3406. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3407. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3408. vpath->hw_stats;
  3409. vpath->hw_stats_sav =
  3410. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3411. memset(vpath->hw_stats_sav, 0,
  3412. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3413. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3414. status = vxge_hw_vpath_stats_enable(vp);
  3415. if (status != VXGE_HW_OK)
  3416. goto vpath_open_exit8;
  3417. list_add(&vp->item, &vpath->vpath_handles);
  3418. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3419. *vpath_handle = vp;
  3420. attr->fifo_attr.userdata = vpath->fifoh;
  3421. attr->ring_attr.userdata = vpath->ringh;
  3422. return VXGE_HW_OK;
  3423. vpath_open_exit8:
  3424. if (vpath->ringh != NULL)
  3425. __vxge_hw_ring_delete(vp);
  3426. vpath_open_exit7:
  3427. if (vpath->fifoh != NULL)
  3428. __vxge_hw_fifo_delete(vp);
  3429. vpath_open_exit6:
  3430. vfree(vp);
  3431. vpath_open_exit2:
  3432. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3433. vpath_open_exit1:
  3434. return status;
  3435. }
  3436. /**
  3437. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3438. * (vpath) open
  3439. * @vp: Handle got from previous vpath open
  3440. *
  3441. * This function is used to close access to virtual path opened
  3442. * earlier.
  3443. */
  3444. void
  3445. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3446. {
  3447. struct __vxge_hw_virtualpath *vpath = NULL;
  3448. u64 new_count, val64, val164;
  3449. struct __vxge_hw_ring *ring;
  3450. vpath = vp->vpath;
  3451. ring = vpath->ringh;
  3452. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3453. new_count &= 0x1fff;
  3454. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3455. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3456. &vpath->vp_reg->prc_rxd_doorbell);
  3457. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3458. val164 /= 2;
  3459. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3460. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3461. val64 &= 0x1ff;
  3462. /*
  3463. * Each RxD is of 4 qwords
  3464. */
  3465. new_count -= (val64 + 1);
  3466. val64 = min(val164, new_count) / 4;
  3467. ring->rxds_limit = min(ring->rxds_limit, val64);
  3468. if (ring->rxds_limit < 4)
  3469. ring->rxds_limit = 4;
  3470. }
  3471. /*
  3472. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3473. * This function is used to close access to virtual path opened
  3474. * earlier.
  3475. */
  3476. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3477. {
  3478. struct __vxge_hw_virtualpath *vpath = NULL;
  3479. struct __vxge_hw_device *devh = NULL;
  3480. u32 vp_id = vp->vpath->vp_id;
  3481. u32 is_empty = TRUE;
  3482. enum vxge_hw_status status = VXGE_HW_OK;
  3483. vpath = vp->vpath;
  3484. devh = vpath->hldev;
  3485. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3486. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3487. goto vpath_close_exit;
  3488. }
  3489. list_del(&vp->item);
  3490. if (!list_empty(&vpath->vpath_handles)) {
  3491. list_add(&vp->item, &vpath->vpath_handles);
  3492. is_empty = FALSE;
  3493. }
  3494. if (!is_empty) {
  3495. status = VXGE_HW_FAIL;
  3496. goto vpath_close_exit;
  3497. }
  3498. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3499. if (vpath->ringh != NULL)
  3500. __vxge_hw_ring_delete(vp);
  3501. if (vpath->fifoh != NULL)
  3502. __vxge_hw_fifo_delete(vp);
  3503. if (vpath->stats_block != NULL)
  3504. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3505. vfree(vp);
  3506. __vxge_hw_vp_terminate(devh, vp_id);
  3507. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3508. vpath_close_exit:
  3509. return status;
  3510. }
  3511. /*
  3512. * vxge_hw_vpath_reset - Resets vpath
  3513. * This function is used to request a reset of vpath
  3514. */
  3515. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3516. {
  3517. enum vxge_hw_status status;
  3518. u32 vp_id;
  3519. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3520. vp_id = vpath->vp_id;
  3521. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3522. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3523. goto exit;
  3524. }
  3525. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3526. if (status == VXGE_HW_OK)
  3527. vpath->sw_stats->soft_reset_cnt++;
  3528. exit:
  3529. return status;
  3530. }
  3531. /*
  3532. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3533. * This function poll's for the vpath reset completion and re initializes
  3534. * the vpath.
  3535. */
  3536. enum vxge_hw_status
  3537. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3538. {
  3539. struct __vxge_hw_virtualpath *vpath = NULL;
  3540. enum vxge_hw_status status;
  3541. struct __vxge_hw_device *hldev;
  3542. u32 vp_id;
  3543. vp_id = vp->vpath->vp_id;
  3544. vpath = vp->vpath;
  3545. hldev = vpath->hldev;
  3546. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3547. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3548. goto exit;
  3549. }
  3550. status = __vxge_hw_vpath_reset_check(vpath);
  3551. if (status != VXGE_HW_OK)
  3552. goto exit;
  3553. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3554. if (status != VXGE_HW_OK)
  3555. goto exit;
  3556. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3557. if (status != VXGE_HW_OK)
  3558. goto exit;
  3559. if (vpath->ringh != NULL)
  3560. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3561. memset(vpath->hw_stats, 0,
  3562. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3563. memset(vpath->hw_stats_sav, 0,
  3564. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3565. writeq(vpath->stats_block->dma_addr,
  3566. &vpath->vp_reg->stats_cfg);
  3567. status = vxge_hw_vpath_stats_enable(vp);
  3568. exit:
  3569. return status;
  3570. }
  3571. /*
  3572. * vxge_hw_vpath_enable - Enable vpath.
  3573. * This routine clears the vpath reset thereby enabling a vpath
  3574. * to start forwarding frames and generating interrupts.
  3575. */
  3576. void
  3577. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3578. {
  3579. struct __vxge_hw_device *hldev;
  3580. u64 val64;
  3581. hldev = vp->vpath->hldev;
  3582. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3583. 1 << (16 - vp->vpath->vp_id));
  3584. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3585. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3586. }
  3587. /*
  3588. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3589. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3590. * the adapter to update stats into the host memory
  3591. */
  3592. enum vxge_hw_status
  3593. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3594. {
  3595. enum vxge_hw_status status = VXGE_HW_OK;
  3596. struct __vxge_hw_virtualpath *vpath;
  3597. vpath = vp->vpath;
  3598. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3599. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3600. goto exit;
  3601. }
  3602. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3603. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3604. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3605. exit:
  3606. return status;
  3607. }
  3608. /*
  3609. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3610. * and offset and perform an operation
  3611. */
  3612. enum vxge_hw_status
  3613. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3614. u32 operation, u32 offset, u64 *stat)
  3615. {
  3616. u64 val64;
  3617. enum vxge_hw_status status = VXGE_HW_OK;
  3618. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3619. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3620. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3621. goto vpath_stats_access_exit;
  3622. }
  3623. vp_reg = vpath->vp_reg;
  3624. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3625. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3626. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3627. status = __vxge_hw_pio_mem_write64(val64,
  3628. &vp_reg->xmac_stats_access_cmd,
  3629. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3630. vpath->hldev->config.device_poll_millis);
  3631. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3632. *stat = readq(&vp_reg->xmac_stats_access_data);
  3633. else
  3634. *stat = 0;
  3635. vpath_stats_access_exit:
  3636. return status;
  3637. }
  3638. /*
  3639. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3640. */
  3641. enum vxge_hw_status
  3642. __vxge_hw_vpath_xmac_tx_stats_get(
  3643. struct __vxge_hw_virtualpath *vpath,
  3644. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3645. {
  3646. u64 *val64;
  3647. int i;
  3648. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3649. enum vxge_hw_status status = VXGE_HW_OK;
  3650. val64 = (u64 *) vpath_tx_stats;
  3651. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3652. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3653. goto exit;
  3654. }
  3655. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3656. status = __vxge_hw_vpath_stats_access(vpath,
  3657. VXGE_HW_STATS_OP_READ,
  3658. offset, val64);
  3659. if (status != VXGE_HW_OK)
  3660. goto exit;
  3661. offset++;
  3662. val64++;
  3663. }
  3664. exit:
  3665. return status;
  3666. }
  3667. /*
  3668. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3669. */
  3670. enum vxge_hw_status
  3671. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3672. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3673. {
  3674. u64 *val64;
  3675. enum vxge_hw_status status = VXGE_HW_OK;
  3676. int i;
  3677. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3678. val64 = (u64 *) vpath_rx_stats;
  3679. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3680. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3681. goto exit;
  3682. }
  3683. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3684. status = __vxge_hw_vpath_stats_access(vpath,
  3685. VXGE_HW_STATS_OP_READ,
  3686. offset >> 3, val64);
  3687. if (status != VXGE_HW_OK)
  3688. goto exit;
  3689. offset += 8;
  3690. val64++;
  3691. }
  3692. exit:
  3693. return status;
  3694. }
  3695. /*
  3696. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3697. */
  3698. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3699. struct __vxge_hw_virtualpath *vpath,
  3700. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3701. {
  3702. u64 val64;
  3703. enum vxge_hw_status status = VXGE_HW_OK;
  3704. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3705. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3706. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3707. goto exit;
  3708. }
  3709. vp_reg = vpath->vp_reg;
  3710. val64 = readq(&vp_reg->vpath_debug_stats0);
  3711. hw_stats->ini_num_mwr_sent =
  3712. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3713. val64 = readq(&vp_reg->vpath_debug_stats1);
  3714. hw_stats->ini_num_mrd_sent =
  3715. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3716. val64 = readq(&vp_reg->vpath_debug_stats2);
  3717. hw_stats->ini_num_cpl_rcvd =
  3718. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3719. val64 = readq(&vp_reg->vpath_debug_stats3);
  3720. hw_stats->ini_num_mwr_byte_sent =
  3721. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3722. val64 = readq(&vp_reg->vpath_debug_stats4);
  3723. hw_stats->ini_num_cpl_byte_rcvd =
  3724. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3725. val64 = readq(&vp_reg->vpath_debug_stats5);
  3726. hw_stats->wrcrdtarb_xoff =
  3727. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3728. val64 = readq(&vp_reg->vpath_debug_stats6);
  3729. hw_stats->rdcrdtarb_xoff =
  3730. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3731. val64 = readq(&vp_reg->vpath_genstats_count01);
  3732. hw_stats->vpath_genstats_count0 =
  3733. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3734. val64);
  3735. val64 = readq(&vp_reg->vpath_genstats_count01);
  3736. hw_stats->vpath_genstats_count1 =
  3737. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3738. val64);
  3739. val64 = readq(&vp_reg->vpath_genstats_count23);
  3740. hw_stats->vpath_genstats_count2 =
  3741. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3742. val64);
  3743. val64 = readq(&vp_reg->vpath_genstats_count01);
  3744. hw_stats->vpath_genstats_count3 =
  3745. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3746. val64);
  3747. val64 = readq(&vp_reg->vpath_genstats_count4);
  3748. hw_stats->vpath_genstats_count4 =
  3749. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3750. val64);
  3751. val64 = readq(&vp_reg->vpath_genstats_count5);
  3752. hw_stats->vpath_genstats_count5 =
  3753. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3754. val64);
  3755. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3756. if (status != VXGE_HW_OK)
  3757. goto exit;
  3758. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3759. if (status != VXGE_HW_OK)
  3760. goto exit;
  3761. VXGE_HW_VPATH_STATS_PIO_READ(
  3762. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3763. hw_stats->prog_event_vnum0 =
  3764. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3765. hw_stats->prog_event_vnum1 =
  3766. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3767. VXGE_HW_VPATH_STATS_PIO_READ(
  3768. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3769. hw_stats->prog_event_vnum2 =
  3770. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3771. hw_stats->prog_event_vnum3 =
  3772. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3773. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3774. hw_stats->rx_multi_cast_frame_discard =
  3775. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3776. val64 = readq(&vp_reg->rx_frm_transferred);
  3777. hw_stats->rx_frm_transferred =
  3778. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3779. val64 = readq(&vp_reg->rxd_returned);
  3780. hw_stats->rxd_returned =
  3781. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3782. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3783. hw_stats->rx_mpa_len_fail_frms =
  3784. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3785. hw_stats->rx_mpa_mrk_fail_frms =
  3786. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3787. hw_stats->rx_mpa_crc_fail_frms =
  3788. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3789. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3790. hw_stats->rx_permitted_frms =
  3791. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3792. hw_stats->rx_vp_reset_discarded_frms =
  3793. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3794. hw_stats->rx_wol_frms =
  3795. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3796. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3797. hw_stats->tx_vp_reset_discarded_frms =
  3798. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3799. val64);
  3800. exit:
  3801. return status;
  3802. }
  3803. /*
  3804. * __vxge_hw_blockpool_create - Create block pool
  3805. */
  3806. enum vxge_hw_status
  3807. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3808. struct __vxge_hw_blockpool *blockpool,
  3809. u32 pool_size,
  3810. u32 pool_max)
  3811. {
  3812. u32 i;
  3813. struct __vxge_hw_blockpool_entry *entry = NULL;
  3814. void *memblock;
  3815. dma_addr_t dma_addr;
  3816. struct pci_dev *dma_handle;
  3817. struct pci_dev *acc_handle;
  3818. enum vxge_hw_status status = VXGE_HW_OK;
  3819. if (blockpool == NULL) {
  3820. status = VXGE_HW_FAIL;
  3821. goto blockpool_create_exit;
  3822. }
  3823. blockpool->hldev = hldev;
  3824. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3825. blockpool->pool_size = 0;
  3826. blockpool->pool_max = pool_max;
  3827. blockpool->req_out = 0;
  3828. INIT_LIST_HEAD(&blockpool->free_block_list);
  3829. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3830. for (i = 0; i < pool_size + pool_max; i++) {
  3831. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3832. GFP_KERNEL);
  3833. if (entry == NULL) {
  3834. __vxge_hw_blockpool_destroy(blockpool);
  3835. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3836. goto blockpool_create_exit;
  3837. }
  3838. list_add(&entry->item, &blockpool->free_entry_list);
  3839. }
  3840. for (i = 0; i < pool_size; i++) {
  3841. memblock = vxge_os_dma_malloc(
  3842. hldev->pdev,
  3843. VXGE_HW_BLOCK_SIZE,
  3844. &dma_handle,
  3845. &acc_handle);
  3846. if (memblock == NULL) {
  3847. __vxge_hw_blockpool_destroy(blockpool);
  3848. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3849. goto blockpool_create_exit;
  3850. }
  3851. dma_addr = pci_map_single(hldev->pdev, memblock,
  3852. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3853. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3854. dma_addr))) {
  3855. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3856. __vxge_hw_blockpool_destroy(blockpool);
  3857. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3858. goto blockpool_create_exit;
  3859. }
  3860. if (!list_empty(&blockpool->free_entry_list))
  3861. entry = (struct __vxge_hw_blockpool_entry *)
  3862. list_first_entry(&blockpool->free_entry_list,
  3863. struct __vxge_hw_blockpool_entry,
  3864. item);
  3865. if (entry == NULL)
  3866. entry =
  3867. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3868. GFP_KERNEL);
  3869. if (entry != NULL) {
  3870. list_del(&entry->item);
  3871. entry->length = VXGE_HW_BLOCK_SIZE;
  3872. entry->memblock = memblock;
  3873. entry->dma_addr = dma_addr;
  3874. entry->acc_handle = acc_handle;
  3875. entry->dma_handle = dma_handle;
  3876. list_add(&entry->item,
  3877. &blockpool->free_block_list);
  3878. blockpool->pool_size++;
  3879. } else {
  3880. __vxge_hw_blockpool_destroy(blockpool);
  3881. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3882. goto blockpool_create_exit;
  3883. }
  3884. }
  3885. blockpool_create_exit:
  3886. return status;
  3887. }
  3888. /*
  3889. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  3890. */
  3891. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  3892. {
  3893. struct __vxge_hw_device *hldev;
  3894. struct list_head *p, *n;
  3895. u16 ret;
  3896. if (blockpool == NULL) {
  3897. ret = 1;
  3898. goto exit;
  3899. }
  3900. hldev = blockpool->hldev;
  3901. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3902. pci_unmap_single(hldev->pdev,
  3903. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3904. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3905. PCI_DMA_BIDIRECTIONAL);
  3906. vxge_os_dma_free(hldev->pdev,
  3907. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3908. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  3909. list_del(
  3910. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3911. kfree(p);
  3912. blockpool->pool_size--;
  3913. }
  3914. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  3915. list_del(
  3916. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3917. kfree((void *)p);
  3918. }
  3919. ret = 0;
  3920. exit:
  3921. return;
  3922. }
  3923. /*
  3924. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  3925. */
  3926. static
  3927. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  3928. {
  3929. u32 nreq = 0, i;
  3930. if ((blockpool->pool_size + blockpool->req_out) <
  3931. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  3932. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  3933. blockpool->req_out += nreq;
  3934. }
  3935. for (i = 0; i < nreq; i++)
  3936. vxge_os_dma_malloc_async(
  3937. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3938. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  3939. }
  3940. /*
  3941. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  3942. */
  3943. static
  3944. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  3945. {
  3946. struct list_head *p, *n;
  3947. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3948. if (blockpool->pool_size < blockpool->pool_max)
  3949. break;
  3950. pci_unmap_single(
  3951. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3952. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3953. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3954. PCI_DMA_BIDIRECTIONAL);
  3955. vxge_os_dma_free(
  3956. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3957. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3958. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  3959. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  3960. list_add(p, &blockpool->free_entry_list);
  3961. blockpool->pool_size--;
  3962. }
  3963. }
  3964. /*
  3965. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  3966. * Adds a block to block pool
  3967. */
  3968. void vxge_hw_blockpool_block_add(
  3969. struct __vxge_hw_device *devh,
  3970. void *block_addr,
  3971. u32 length,
  3972. struct pci_dev *dma_h,
  3973. struct pci_dev *acc_handle)
  3974. {
  3975. struct __vxge_hw_blockpool *blockpool;
  3976. struct __vxge_hw_blockpool_entry *entry = NULL;
  3977. dma_addr_t dma_addr;
  3978. enum vxge_hw_status status = VXGE_HW_OK;
  3979. u32 req_out;
  3980. blockpool = &devh->block_pool;
  3981. if (block_addr == NULL) {
  3982. blockpool->req_out--;
  3983. status = VXGE_HW_FAIL;
  3984. goto exit;
  3985. }
  3986. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  3987. PCI_DMA_BIDIRECTIONAL);
  3988. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  3989. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  3990. blockpool->req_out--;
  3991. status = VXGE_HW_FAIL;
  3992. goto exit;
  3993. }
  3994. if (!list_empty(&blockpool->free_entry_list))
  3995. entry = (struct __vxge_hw_blockpool_entry *)
  3996. list_first_entry(&blockpool->free_entry_list,
  3997. struct __vxge_hw_blockpool_entry,
  3998. item);
  3999. if (entry == NULL)
  4000. entry = (struct __vxge_hw_blockpool_entry *)
  4001. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4002. else
  4003. list_del(&entry->item);
  4004. if (entry != NULL) {
  4005. entry->length = length;
  4006. entry->memblock = block_addr;
  4007. entry->dma_addr = dma_addr;
  4008. entry->acc_handle = acc_handle;
  4009. entry->dma_handle = dma_h;
  4010. list_add(&entry->item, &blockpool->free_block_list);
  4011. blockpool->pool_size++;
  4012. status = VXGE_HW_OK;
  4013. } else
  4014. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4015. blockpool->req_out--;
  4016. req_out = blockpool->req_out;
  4017. exit:
  4018. return;
  4019. }
  4020. /*
  4021. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4022. * Allocates a block of memory of given size, either from block pool
  4023. * or by calling vxge_os_dma_malloc()
  4024. */
  4025. void *
  4026. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4027. struct vxge_hw_mempool_dma *dma_object)
  4028. {
  4029. struct __vxge_hw_blockpool_entry *entry = NULL;
  4030. struct __vxge_hw_blockpool *blockpool;
  4031. void *memblock = NULL;
  4032. enum vxge_hw_status status = VXGE_HW_OK;
  4033. blockpool = &devh->block_pool;
  4034. if (size != blockpool->block_size) {
  4035. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4036. &dma_object->handle,
  4037. &dma_object->acc_handle);
  4038. if (memblock == NULL) {
  4039. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4040. goto exit;
  4041. }
  4042. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4043. PCI_DMA_BIDIRECTIONAL);
  4044. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4045. dma_object->addr))) {
  4046. vxge_os_dma_free(devh->pdev, memblock,
  4047. &dma_object->acc_handle);
  4048. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4049. goto exit;
  4050. }
  4051. } else {
  4052. if (!list_empty(&blockpool->free_block_list))
  4053. entry = (struct __vxge_hw_blockpool_entry *)
  4054. list_first_entry(&blockpool->free_block_list,
  4055. struct __vxge_hw_blockpool_entry,
  4056. item);
  4057. if (entry != NULL) {
  4058. list_del(&entry->item);
  4059. dma_object->addr = entry->dma_addr;
  4060. dma_object->handle = entry->dma_handle;
  4061. dma_object->acc_handle = entry->acc_handle;
  4062. memblock = entry->memblock;
  4063. list_add(&entry->item,
  4064. &blockpool->free_entry_list);
  4065. blockpool->pool_size--;
  4066. }
  4067. if (memblock != NULL)
  4068. __vxge_hw_blockpool_blocks_add(blockpool);
  4069. }
  4070. exit:
  4071. return memblock;
  4072. }
  4073. /*
  4074. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4075. __vxge_hw_blockpool_malloc
  4076. */
  4077. void
  4078. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4079. void *memblock, u32 size,
  4080. struct vxge_hw_mempool_dma *dma_object)
  4081. {
  4082. struct __vxge_hw_blockpool_entry *entry = NULL;
  4083. struct __vxge_hw_blockpool *blockpool;
  4084. enum vxge_hw_status status = VXGE_HW_OK;
  4085. blockpool = &devh->block_pool;
  4086. if (size != blockpool->block_size) {
  4087. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4088. PCI_DMA_BIDIRECTIONAL);
  4089. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4090. } else {
  4091. if (!list_empty(&blockpool->free_entry_list))
  4092. entry = (struct __vxge_hw_blockpool_entry *)
  4093. list_first_entry(&blockpool->free_entry_list,
  4094. struct __vxge_hw_blockpool_entry,
  4095. item);
  4096. if (entry == NULL)
  4097. entry = (struct __vxge_hw_blockpool_entry *)
  4098. vmalloc(sizeof(
  4099. struct __vxge_hw_blockpool_entry));
  4100. else
  4101. list_del(&entry->item);
  4102. if (entry != NULL) {
  4103. entry->length = size;
  4104. entry->memblock = memblock;
  4105. entry->dma_addr = dma_object->addr;
  4106. entry->acc_handle = dma_object->acc_handle;
  4107. entry->dma_handle = dma_object->handle;
  4108. list_add(&entry->item,
  4109. &blockpool->free_block_list);
  4110. blockpool->pool_size++;
  4111. status = VXGE_HW_OK;
  4112. } else
  4113. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4114. if (status == VXGE_HW_OK)
  4115. __vxge_hw_blockpool_blocks_remove(blockpool);
  4116. }
  4117. return;
  4118. }
  4119. /*
  4120. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4121. * This function allocates a block from block pool or from the system
  4122. */
  4123. struct __vxge_hw_blockpool_entry *
  4124. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4125. {
  4126. struct __vxge_hw_blockpool_entry *entry = NULL;
  4127. struct __vxge_hw_blockpool *blockpool;
  4128. blockpool = &devh->block_pool;
  4129. if (size == blockpool->block_size) {
  4130. if (!list_empty(&blockpool->free_block_list))
  4131. entry = (struct __vxge_hw_blockpool_entry *)
  4132. list_first_entry(&blockpool->free_block_list,
  4133. struct __vxge_hw_blockpool_entry,
  4134. item);
  4135. if (entry != NULL) {
  4136. list_del(&entry->item);
  4137. blockpool->pool_size--;
  4138. }
  4139. }
  4140. if (entry != NULL)
  4141. __vxge_hw_blockpool_blocks_add(blockpool);
  4142. return entry;
  4143. }
  4144. /*
  4145. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4146. * @devh: Hal device
  4147. * @entry: Entry of block to be freed
  4148. *
  4149. * This function frees a block from block pool
  4150. */
  4151. void
  4152. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4153. struct __vxge_hw_blockpool_entry *entry)
  4154. {
  4155. struct __vxge_hw_blockpool *blockpool;
  4156. blockpool = &devh->block_pool;
  4157. if (entry->length == blockpool->block_size) {
  4158. list_add(&entry->item, &blockpool->free_block_list);
  4159. blockpool->pool_size++;
  4160. }
  4161. __vxge_hw_blockpool_blocks_remove(blockpool);
  4162. return;
  4163. }