vmxnet3_drv.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <net/ip6_checksum.h>
  27. #include "vmxnet3_int.h"
  28. char vmxnet3_driver_name[] = "vmxnet3";
  29. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  30. /*
  31. * PCI Device ID Table
  32. * Last entry must be all 0s
  33. */
  34. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  35. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  36. {0}
  37. };
  38. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  39. static atomic_t devices_found;
  40. /*
  41. * Enable/Disable the given intr
  42. */
  43. static void
  44. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  45. {
  46. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  47. }
  48. static void
  49. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  50. {
  51. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  52. }
  53. /*
  54. * Enable/Disable all intrs used by the device
  55. */
  56. static void
  57. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  58. {
  59. int i;
  60. for (i = 0; i < adapter->intr.num_intrs; i++)
  61. vmxnet3_enable_intr(adapter, i);
  62. }
  63. static void
  64. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  65. {
  66. int i;
  67. for (i = 0; i < adapter->intr.num_intrs; i++)
  68. vmxnet3_disable_intr(adapter, i);
  69. }
  70. static void
  71. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  72. {
  73. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  74. }
  75. static bool
  76. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  77. {
  78. return netif_queue_stopped(adapter->netdev);
  79. }
  80. static void
  81. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  82. {
  83. tq->stopped = false;
  84. netif_start_queue(adapter->netdev);
  85. }
  86. static void
  87. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  88. {
  89. tq->stopped = false;
  90. netif_wake_queue(adapter->netdev);
  91. }
  92. static void
  93. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  94. {
  95. tq->stopped = true;
  96. tq->num_stop++;
  97. netif_stop_queue(adapter->netdev);
  98. }
  99. /*
  100. * Check the link state. This may start or stop the tx queue.
  101. */
  102. static void
  103. vmxnet3_check_link(struct vmxnet3_adapter *adapter)
  104. {
  105. u32 ret;
  106. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  107. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  108. adapter->link_speed = ret >> 16;
  109. if (ret & 1) { /* Link is up. */
  110. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  111. adapter->netdev->name, adapter->link_speed);
  112. if (!netif_carrier_ok(adapter->netdev))
  113. netif_carrier_on(adapter->netdev);
  114. vmxnet3_tq_start(&adapter->tx_queue, adapter);
  115. } else {
  116. printk(KERN_INFO "%s: NIC Link is Down\n",
  117. adapter->netdev->name);
  118. if (netif_carrier_ok(adapter->netdev))
  119. netif_carrier_off(adapter->netdev);
  120. vmxnet3_tq_stop(&adapter->tx_queue, adapter);
  121. }
  122. }
  123. static void
  124. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  125. {
  126. u32 events = le32_to_cpu(adapter->shared->ecr);
  127. if (!events)
  128. return;
  129. vmxnet3_ack_events(adapter, events);
  130. /* Check if link state has changed */
  131. if (events & VMXNET3_ECR_LINK)
  132. vmxnet3_check_link(adapter);
  133. /* Check if there is an error on xmit/recv queues */
  134. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  135. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  136. VMXNET3_CMD_GET_QUEUE_STATUS);
  137. if (adapter->tqd_start->status.stopped) {
  138. printk(KERN_ERR "%s: tq error 0x%x\n",
  139. adapter->netdev->name,
  140. le32_to_cpu(adapter->tqd_start->status.error));
  141. }
  142. if (adapter->rqd_start->status.stopped) {
  143. printk(KERN_ERR "%s: rq error 0x%x\n",
  144. adapter->netdev->name,
  145. adapter->rqd_start->status.error);
  146. }
  147. schedule_work(&adapter->work);
  148. }
  149. }
  150. #ifdef __BIG_ENDIAN_BITFIELD
  151. /*
  152. * The device expects the bitfields in shared structures to be written in
  153. * little endian. When CPU is big endian, the following routines are used to
  154. * correctly read and write into ABI.
  155. * The general technique used here is : double word bitfields are defined in
  156. * opposite order for big endian architecture. Then before reading them in
  157. * driver the complete double word is translated using le32_to_cpu. Similarly
  158. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  159. * double words into required format.
  160. * In order to avoid touching bits in shared structure more than once, temporary
  161. * descriptors are used. These are passed as srcDesc to following functions.
  162. */
  163. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  164. struct Vmxnet3_RxDesc *dstDesc)
  165. {
  166. u32 *src = (u32 *)srcDesc + 2;
  167. u32 *dst = (u32 *)dstDesc + 2;
  168. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  169. *dst = le32_to_cpu(*src);
  170. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  171. }
  172. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  173. struct Vmxnet3_TxDesc *dstDesc)
  174. {
  175. int i;
  176. u32 *src = (u32 *)(srcDesc + 1);
  177. u32 *dst = (u32 *)(dstDesc + 1);
  178. /* Working backwards so that the gen bit is set at the end. */
  179. for (i = 2; i > 0; i--) {
  180. src--;
  181. dst--;
  182. *dst = cpu_to_le32(*src);
  183. }
  184. }
  185. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  186. struct Vmxnet3_RxCompDesc *dstDesc)
  187. {
  188. int i = 0;
  189. u32 *src = (u32 *)srcDesc;
  190. u32 *dst = (u32 *)dstDesc;
  191. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  192. *dst = le32_to_cpu(*src);
  193. src++;
  194. dst++;
  195. }
  196. }
  197. /* Used to read bitfield values from double words. */
  198. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  199. {
  200. u32 temp = le32_to_cpu(*bitfield);
  201. u32 mask = ((1 << size) - 1) << pos;
  202. temp &= mask;
  203. temp >>= pos;
  204. return temp;
  205. }
  206. #endif /* __BIG_ENDIAN_BITFIELD */
  207. #ifdef __BIG_ENDIAN_BITFIELD
  208. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  209. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  210. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  211. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  212. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  213. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  214. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  215. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  216. VMXNET3_TCD_GEN_SIZE)
  217. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  218. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  219. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  220. (dstrcd) = (tmp); \
  221. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  222. } while (0)
  223. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  224. (dstrxd) = (tmp); \
  225. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  226. } while (0)
  227. #else
  228. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  229. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  230. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  231. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  232. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  233. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  234. #endif /* __BIG_ENDIAN_BITFIELD */
  235. static void
  236. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  237. struct pci_dev *pdev)
  238. {
  239. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  240. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  241. PCI_DMA_TODEVICE);
  242. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  243. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  244. PCI_DMA_TODEVICE);
  245. else
  246. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  247. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  248. }
  249. static int
  250. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  251. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  252. {
  253. struct sk_buff *skb;
  254. int entries = 0;
  255. /* no out of order completion */
  256. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  257. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  258. skb = tq->buf_info[eop_idx].skb;
  259. BUG_ON(skb == NULL);
  260. tq->buf_info[eop_idx].skb = NULL;
  261. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  262. while (tq->tx_ring.next2comp != eop_idx) {
  263. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  264. pdev);
  265. /* update next2comp w/o tx_lock. Since we are marking more,
  266. * instead of less, tx ring entries avail, the worst case is
  267. * that the tx routine incorrectly re-queues a pkt due to
  268. * insufficient tx ring entries.
  269. */
  270. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  271. entries++;
  272. }
  273. dev_kfree_skb_any(skb);
  274. return entries;
  275. }
  276. static int
  277. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  278. struct vmxnet3_adapter *adapter)
  279. {
  280. int completed = 0;
  281. union Vmxnet3_GenericDesc *gdesc;
  282. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  283. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  284. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  285. &gdesc->tcd), tq, adapter->pdev,
  286. adapter);
  287. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  288. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  289. }
  290. if (completed) {
  291. spin_lock(&tq->tx_lock);
  292. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  293. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  294. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  295. netif_carrier_ok(adapter->netdev))) {
  296. vmxnet3_tq_wake(tq, adapter);
  297. }
  298. spin_unlock(&tq->tx_lock);
  299. }
  300. return completed;
  301. }
  302. static void
  303. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  304. struct vmxnet3_adapter *adapter)
  305. {
  306. int i;
  307. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  308. struct vmxnet3_tx_buf_info *tbi;
  309. union Vmxnet3_GenericDesc *gdesc;
  310. tbi = tq->buf_info + tq->tx_ring.next2comp;
  311. gdesc = tq->tx_ring.base + tq->tx_ring.next2comp;
  312. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  313. if (tbi->skb) {
  314. dev_kfree_skb_any(tbi->skb);
  315. tbi->skb = NULL;
  316. }
  317. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  318. }
  319. /* sanity check, verify all buffers are indeed unmapped and freed */
  320. for (i = 0; i < tq->tx_ring.size; i++) {
  321. BUG_ON(tq->buf_info[i].skb != NULL ||
  322. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  323. }
  324. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  325. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  326. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  327. tq->comp_ring.next2proc = 0;
  328. }
  329. void
  330. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  331. struct vmxnet3_adapter *adapter)
  332. {
  333. if (tq->tx_ring.base) {
  334. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  335. sizeof(struct Vmxnet3_TxDesc),
  336. tq->tx_ring.base, tq->tx_ring.basePA);
  337. tq->tx_ring.base = NULL;
  338. }
  339. if (tq->data_ring.base) {
  340. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  341. sizeof(struct Vmxnet3_TxDataDesc),
  342. tq->data_ring.base, tq->data_ring.basePA);
  343. tq->data_ring.base = NULL;
  344. }
  345. if (tq->comp_ring.base) {
  346. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  347. sizeof(struct Vmxnet3_TxCompDesc),
  348. tq->comp_ring.base, tq->comp_ring.basePA);
  349. tq->comp_ring.base = NULL;
  350. }
  351. kfree(tq->buf_info);
  352. tq->buf_info = NULL;
  353. }
  354. static void
  355. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  356. struct vmxnet3_adapter *adapter)
  357. {
  358. int i;
  359. /* reset the tx ring contents to 0 and reset the tx ring states */
  360. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  361. sizeof(struct Vmxnet3_TxDesc));
  362. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  363. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  364. memset(tq->data_ring.base, 0, tq->data_ring.size *
  365. sizeof(struct Vmxnet3_TxDataDesc));
  366. /* reset the tx comp ring contents to 0 and reset comp ring states */
  367. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  368. sizeof(struct Vmxnet3_TxCompDesc));
  369. tq->comp_ring.next2proc = 0;
  370. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  371. /* reset the bookkeeping data */
  372. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  373. for (i = 0; i < tq->tx_ring.size; i++)
  374. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  375. /* stats are not reset */
  376. }
  377. static int
  378. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  379. struct vmxnet3_adapter *adapter)
  380. {
  381. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  382. tq->comp_ring.base || tq->buf_info);
  383. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  384. * sizeof(struct Vmxnet3_TxDesc),
  385. &tq->tx_ring.basePA);
  386. if (!tq->tx_ring.base) {
  387. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  388. adapter->netdev->name);
  389. goto err;
  390. }
  391. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  392. tq->data_ring.size *
  393. sizeof(struct Vmxnet3_TxDataDesc),
  394. &tq->data_ring.basePA);
  395. if (!tq->data_ring.base) {
  396. printk(KERN_ERR "%s: failed to allocate data ring\n",
  397. adapter->netdev->name);
  398. goto err;
  399. }
  400. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  401. tq->comp_ring.size *
  402. sizeof(struct Vmxnet3_TxCompDesc),
  403. &tq->comp_ring.basePA);
  404. if (!tq->comp_ring.base) {
  405. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  406. adapter->netdev->name);
  407. goto err;
  408. }
  409. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  410. GFP_KERNEL);
  411. if (!tq->buf_info) {
  412. printk(KERN_ERR "%s: failed to allocate tx bufinfo\n",
  413. adapter->netdev->name);
  414. goto err;
  415. }
  416. return 0;
  417. err:
  418. vmxnet3_tq_destroy(tq, adapter);
  419. return -ENOMEM;
  420. }
  421. /*
  422. * starting from ring->next2fill, allocate rx buffers for the given ring
  423. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  424. * are allocated or allocation fails
  425. */
  426. static int
  427. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  428. int num_to_alloc, struct vmxnet3_adapter *adapter)
  429. {
  430. int num_allocated = 0;
  431. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  432. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  433. u32 val;
  434. while (num_allocated < num_to_alloc) {
  435. struct vmxnet3_rx_buf_info *rbi;
  436. union Vmxnet3_GenericDesc *gd;
  437. rbi = rbi_base + ring->next2fill;
  438. gd = ring->base + ring->next2fill;
  439. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  440. if (rbi->skb == NULL) {
  441. rbi->skb = dev_alloc_skb(rbi->len +
  442. NET_IP_ALIGN);
  443. if (unlikely(rbi->skb == NULL)) {
  444. rq->stats.rx_buf_alloc_failure++;
  445. break;
  446. }
  447. rbi->skb->dev = adapter->netdev;
  448. skb_reserve(rbi->skb, NET_IP_ALIGN);
  449. rbi->dma_addr = pci_map_single(adapter->pdev,
  450. rbi->skb->data, rbi->len,
  451. PCI_DMA_FROMDEVICE);
  452. } else {
  453. /* rx buffer skipped by the device */
  454. }
  455. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  456. } else {
  457. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  458. rbi->len != PAGE_SIZE);
  459. if (rbi->page == NULL) {
  460. rbi->page = alloc_page(GFP_ATOMIC);
  461. if (unlikely(rbi->page == NULL)) {
  462. rq->stats.rx_buf_alloc_failure++;
  463. break;
  464. }
  465. rbi->dma_addr = pci_map_page(adapter->pdev,
  466. rbi->page, 0, PAGE_SIZE,
  467. PCI_DMA_FROMDEVICE);
  468. } else {
  469. /* rx buffers skipped by the device */
  470. }
  471. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  472. }
  473. BUG_ON(rbi->dma_addr == 0);
  474. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  475. gd->dword[2] = cpu_to_le32((ring->gen << VMXNET3_RXD_GEN_SHIFT)
  476. | val | rbi->len);
  477. num_allocated++;
  478. vmxnet3_cmd_ring_adv_next2fill(ring);
  479. }
  480. rq->uncommitted[ring_idx] += num_allocated;
  481. dev_dbg(&adapter->netdev->dev,
  482. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  483. "%u, uncommited %u\n", num_allocated, ring->next2fill,
  484. ring->next2comp, rq->uncommitted[ring_idx]);
  485. /* so that the device can distinguish a full ring and an empty ring */
  486. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  487. return num_allocated;
  488. }
  489. static void
  490. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  491. struct vmxnet3_rx_buf_info *rbi)
  492. {
  493. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  494. skb_shinfo(skb)->nr_frags;
  495. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  496. frag->page = rbi->page;
  497. frag->page_offset = 0;
  498. frag->size = rcd->len;
  499. skb->data_len += frag->size;
  500. skb_shinfo(skb)->nr_frags++;
  501. }
  502. static void
  503. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  504. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  505. struct vmxnet3_adapter *adapter)
  506. {
  507. u32 dw2, len;
  508. unsigned long buf_offset;
  509. int i;
  510. union Vmxnet3_GenericDesc *gdesc;
  511. struct vmxnet3_tx_buf_info *tbi = NULL;
  512. BUG_ON(ctx->copy_size > skb_headlen(skb));
  513. /* use the previous gen bit for the SOP desc */
  514. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  515. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  516. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  517. /* no need to map the buffer if headers are copied */
  518. if (ctx->copy_size) {
  519. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  520. tq->tx_ring.next2fill *
  521. sizeof(struct Vmxnet3_TxDataDesc));
  522. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  523. ctx->sop_txd->dword[3] = 0;
  524. tbi = tq->buf_info + tq->tx_ring.next2fill;
  525. tbi->map_type = VMXNET3_MAP_NONE;
  526. dev_dbg(&adapter->netdev->dev,
  527. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  528. tq->tx_ring.next2fill,
  529. le64_to_cpu(ctx->sop_txd->txd.addr),
  530. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  531. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  532. /* use the right gen for non-SOP desc */
  533. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  534. }
  535. /* linear part can use multiple tx desc if it's big */
  536. len = skb_headlen(skb) - ctx->copy_size;
  537. buf_offset = ctx->copy_size;
  538. while (len) {
  539. u32 buf_size;
  540. buf_size = len > VMXNET3_MAX_TX_BUF_SIZE ?
  541. VMXNET3_MAX_TX_BUF_SIZE : len;
  542. tbi = tq->buf_info + tq->tx_ring.next2fill;
  543. tbi->map_type = VMXNET3_MAP_SINGLE;
  544. tbi->dma_addr = pci_map_single(adapter->pdev,
  545. skb->data + buf_offset, buf_size,
  546. PCI_DMA_TODEVICE);
  547. tbi->len = buf_size; /* this automatically convert 2^14 to 0 */
  548. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  549. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  550. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  551. gdesc->dword[2] = cpu_to_le32(dw2 | buf_size);
  552. gdesc->dword[3] = 0;
  553. dev_dbg(&adapter->netdev->dev,
  554. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  555. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  556. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  557. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  558. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  559. len -= buf_size;
  560. buf_offset += buf_size;
  561. }
  562. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  563. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  564. tbi = tq->buf_info + tq->tx_ring.next2fill;
  565. tbi->map_type = VMXNET3_MAP_PAGE;
  566. tbi->dma_addr = pci_map_page(adapter->pdev, frag->page,
  567. frag->page_offset, frag->size,
  568. PCI_DMA_TODEVICE);
  569. tbi->len = frag->size;
  570. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  571. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  572. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  573. gdesc->dword[2] = cpu_to_le32(dw2 | frag->size);
  574. gdesc->dword[3] = 0;
  575. dev_dbg(&adapter->netdev->dev,
  576. "txd[%u]: 0x%llu %u %u\n",
  577. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  578. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  579. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  580. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  581. }
  582. ctx->eop_txd = gdesc;
  583. /* set the last buf_info for the pkt */
  584. tbi->skb = skb;
  585. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  586. }
  587. /*
  588. * parse and copy relevant protocol headers:
  589. * For a tso pkt, relevant headers are L2/3/4 including options
  590. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  591. * if it's a TCP/UDP pkt
  592. *
  593. * Returns:
  594. * -1: error happens during parsing
  595. * 0: protocol headers parsed, but too big to be copied
  596. * 1: protocol headers parsed and copied
  597. *
  598. * Other effects:
  599. * 1. related *ctx fields are updated.
  600. * 2. ctx->copy_size is # of bytes copied
  601. * 3. the portion copied is guaranteed to be in the linear part
  602. *
  603. */
  604. static int
  605. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  606. struct vmxnet3_tx_ctx *ctx,
  607. struct vmxnet3_adapter *adapter)
  608. {
  609. struct Vmxnet3_TxDataDesc *tdd;
  610. if (ctx->mss) {
  611. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  612. ctx->l4_hdr_size = ((struct tcphdr *)
  613. skb_transport_header(skb))->doff * 4;
  614. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  615. } else {
  616. unsigned int pull_size;
  617. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  618. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  619. if (ctx->ipv4) {
  620. struct iphdr *iph = (struct iphdr *)
  621. skb_network_header(skb);
  622. if (iph->protocol == IPPROTO_TCP) {
  623. pull_size = ctx->eth_ip_hdr_size +
  624. sizeof(struct tcphdr);
  625. if (unlikely(!pskb_may_pull(skb,
  626. pull_size))) {
  627. goto err;
  628. }
  629. ctx->l4_hdr_size = ((struct tcphdr *)
  630. skb_transport_header(skb))->doff * 4;
  631. } else if (iph->protocol == IPPROTO_UDP) {
  632. ctx->l4_hdr_size =
  633. sizeof(struct udphdr);
  634. } else {
  635. ctx->l4_hdr_size = 0;
  636. }
  637. } else {
  638. /* for simplicity, don't copy L4 headers */
  639. ctx->l4_hdr_size = 0;
  640. }
  641. ctx->copy_size = ctx->eth_ip_hdr_size +
  642. ctx->l4_hdr_size;
  643. } else {
  644. ctx->eth_ip_hdr_size = 0;
  645. ctx->l4_hdr_size = 0;
  646. /* copy as much as allowed */
  647. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  648. , skb_headlen(skb));
  649. }
  650. /* make sure headers are accessible directly */
  651. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  652. goto err;
  653. }
  654. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  655. tq->stats.oversized_hdr++;
  656. ctx->copy_size = 0;
  657. return 0;
  658. }
  659. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  660. memcpy(tdd->data, skb->data, ctx->copy_size);
  661. dev_dbg(&adapter->netdev->dev,
  662. "copy %u bytes to dataRing[%u]\n",
  663. ctx->copy_size, tq->tx_ring.next2fill);
  664. return 1;
  665. err:
  666. return -1;
  667. }
  668. static void
  669. vmxnet3_prepare_tso(struct sk_buff *skb,
  670. struct vmxnet3_tx_ctx *ctx)
  671. {
  672. struct tcphdr *tcph = (struct tcphdr *)skb_transport_header(skb);
  673. if (ctx->ipv4) {
  674. struct iphdr *iph = (struct iphdr *)skb_network_header(skb);
  675. iph->check = 0;
  676. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  677. IPPROTO_TCP, 0);
  678. } else {
  679. struct ipv6hdr *iph = (struct ipv6hdr *)skb_network_header(skb);
  680. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  681. IPPROTO_TCP, 0);
  682. }
  683. }
  684. /*
  685. * Transmits a pkt thru a given tq
  686. * Returns:
  687. * NETDEV_TX_OK: descriptors are setup successfully
  688. * NETDEV_TX_OK: error occured, the pkt is dropped
  689. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  690. *
  691. * Side-effects:
  692. * 1. tx ring may be changed
  693. * 2. tq stats may be updated accordingly
  694. * 3. shared->txNumDeferred may be updated
  695. */
  696. static int
  697. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  698. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  699. {
  700. int ret;
  701. u32 count;
  702. unsigned long flags;
  703. struct vmxnet3_tx_ctx ctx;
  704. union Vmxnet3_GenericDesc *gdesc;
  705. #ifdef __BIG_ENDIAN_BITFIELD
  706. /* Use temporary descriptor to avoid touching bits multiple times */
  707. union Vmxnet3_GenericDesc tempTxDesc;
  708. #endif
  709. /* conservatively estimate # of descriptors to use */
  710. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) +
  711. skb_shinfo(skb)->nr_frags + 1;
  712. ctx.ipv4 = (skb->protocol == __constant_ntohs(ETH_P_IP));
  713. ctx.mss = skb_shinfo(skb)->gso_size;
  714. if (ctx.mss) {
  715. if (skb_header_cloned(skb)) {
  716. if (unlikely(pskb_expand_head(skb, 0, 0,
  717. GFP_ATOMIC) != 0)) {
  718. tq->stats.drop_tso++;
  719. goto drop_pkt;
  720. }
  721. tq->stats.copy_skb_header++;
  722. }
  723. vmxnet3_prepare_tso(skb, &ctx);
  724. } else {
  725. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  726. /* non-tso pkts must not use more than
  727. * VMXNET3_MAX_TXD_PER_PKT entries
  728. */
  729. if (skb_linearize(skb) != 0) {
  730. tq->stats.drop_too_many_frags++;
  731. goto drop_pkt;
  732. }
  733. tq->stats.linearized++;
  734. /* recalculate the # of descriptors to use */
  735. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  736. }
  737. }
  738. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  739. if (ret >= 0) {
  740. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  741. /* hdrs parsed, check against other limits */
  742. if (ctx.mss) {
  743. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  744. VMXNET3_MAX_TX_BUF_SIZE)) {
  745. goto hdr_too_big;
  746. }
  747. } else {
  748. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  749. if (unlikely(ctx.eth_ip_hdr_size +
  750. skb->csum_offset >
  751. VMXNET3_MAX_CSUM_OFFSET)) {
  752. goto hdr_too_big;
  753. }
  754. }
  755. }
  756. } else {
  757. tq->stats.drop_hdr_inspect_err++;
  758. goto drop_pkt;
  759. }
  760. spin_lock_irqsave(&tq->tx_lock, flags);
  761. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  762. tq->stats.tx_ring_full++;
  763. dev_dbg(&adapter->netdev->dev,
  764. "tx queue stopped on %s, next2comp %u"
  765. " next2fill %u\n", adapter->netdev->name,
  766. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  767. vmxnet3_tq_stop(tq, adapter);
  768. spin_unlock_irqrestore(&tq->tx_lock, flags);
  769. return NETDEV_TX_BUSY;
  770. }
  771. /* fill tx descs related to addr & len */
  772. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  773. /* setup the EOP desc */
  774. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  775. /* setup the SOP desc */
  776. #ifdef __BIG_ENDIAN_BITFIELD
  777. gdesc = &tempTxDesc;
  778. gdesc->dword[2] = ctx.sop_txd->dword[2];
  779. gdesc->dword[3] = ctx.sop_txd->dword[3];
  780. #else
  781. gdesc = ctx.sop_txd;
  782. #endif
  783. if (ctx.mss) {
  784. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  785. gdesc->txd.om = VMXNET3_OM_TSO;
  786. gdesc->txd.msscof = ctx.mss;
  787. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  788. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  789. } else {
  790. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  791. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  792. gdesc->txd.om = VMXNET3_OM_CSUM;
  793. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  794. skb->csum_offset;
  795. } else {
  796. gdesc->txd.om = 0;
  797. gdesc->txd.msscof = 0;
  798. }
  799. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  800. }
  801. if (vlan_tx_tag_present(skb)) {
  802. gdesc->txd.ti = 1;
  803. gdesc->txd.tci = vlan_tx_tag_get(skb);
  804. }
  805. /* finally flips the GEN bit of the SOP desc. */
  806. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  807. VMXNET3_TXD_GEN);
  808. #ifdef __BIG_ENDIAN_BITFIELD
  809. /* Finished updating in bitfields of Tx Desc, so write them in original
  810. * place.
  811. */
  812. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  813. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  814. gdesc = ctx.sop_txd;
  815. #endif
  816. dev_dbg(&adapter->netdev->dev,
  817. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  818. (u32)((union Vmxnet3_GenericDesc *)ctx.sop_txd -
  819. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  820. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  821. spin_unlock_irqrestore(&tq->tx_lock, flags);
  822. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  823. le32_to_cpu(tq->shared->txThreshold)) {
  824. tq->shared->txNumDeferred = 0;
  825. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_TXPROD,
  826. tq->tx_ring.next2fill);
  827. }
  828. netdev->trans_start = jiffies;
  829. return NETDEV_TX_OK;
  830. hdr_too_big:
  831. tq->stats.drop_oversized_hdr++;
  832. drop_pkt:
  833. tq->stats.drop_total++;
  834. dev_kfree_skb(skb);
  835. return NETDEV_TX_OK;
  836. }
  837. static netdev_tx_t
  838. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  839. {
  840. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  841. return vmxnet3_tq_xmit(skb, &adapter->tx_queue, adapter, netdev);
  842. }
  843. static void
  844. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  845. struct sk_buff *skb,
  846. union Vmxnet3_GenericDesc *gdesc)
  847. {
  848. if (!gdesc->rcd.cnc && adapter->rxcsum) {
  849. /* typical case: TCP/UDP over IP and both csums are correct */
  850. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  851. VMXNET3_RCD_CSUM_OK) {
  852. skb->ip_summed = CHECKSUM_UNNECESSARY;
  853. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  854. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  855. BUG_ON(gdesc->rcd.frg);
  856. } else {
  857. if (gdesc->rcd.csum) {
  858. skb->csum = htons(gdesc->rcd.csum);
  859. skb->ip_summed = CHECKSUM_PARTIAL;
  860. } else {
  861. skb->ip_summed = CHECKSUM_NONE;
  862. }
  863. }
  864. } else {
  865. skb->ip_summed = CHECKSUM_NONE;
  866. }
  867. }
  868. static void
  869. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  870. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  871. {
  872. rq->stats.drop_err++;
  873. if (!rcd->fcs)
  874. rq->stats.drop_fcs++;
  875. rq->stats.drop_total++;
  876. /*
  877. * We do not unmap and chain the rx buffer to the skb.
  878. * We basically pretend this buffer is not used and will be recycled
  879. * by vmxnet3_rq_alloc_rx_buf()
  880. */
  881. /*
  882. * ctx->skb may be NULL if this is the first and the only one
  883. * desc for the pkt
  884. */
  885. if (ctx->skb)
  886. dev_kfree_skb_irq(ctx->skb);
  887. ctx->skb = NULL;
  888. }
  889. static int
  890. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  891. struct vmxnet3_adapter *adapter, int quota)
  892. {
  893. static u32 rxprod_reg[2] = {VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2};
  894. u32 num_rxd = 0;
  895. struct Vmxnet3_RxCompDesc *rcd;
  896. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  897. #ifdef __BIG_ENDIAN_BITFIELD
  898. struct Vmxnet3_RxDesc rxCmdDesc;
  899. struct Vmxnet3_RxCompDesc rxComp;
  900. #endif
  901. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  902. &rxComp);
  903. while (rcd->gen == rq->comp_ring.gen) {
  904. struct vmxnet3_rx_buf_info *rbi;
  905. struct sk_buff *skb;
  906. int num_to_alloc;
  907. struct Vmxnet3_RxDesc *rxd;
  908. u32 idx, ring_idx;
  909. if (num_rxd >= quota) {
  910. /* we may stop even before we see the EOP desc of
  911. * the current pkt
  912. */
  913. break;
  914. }
  915. num_rxd++;
  916. idx = rcd->rxdIdx;
  917. ring_idx = rcd->rqID == rq->qid ? 0 : 1;
  918. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  919. &rxCmdDesc);
  920. rbi = rq->buf_info[ring_idx] + idx;
  921. BUG_ON(rxd->addr != rbi->dma_addr ||
  922. rxd->len != rbi->len);
  923. if (unlikely(rcd->eop && rcd->err)) {
  924. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  925. goto rcd_done;
  926. }
  927. if (rcd->sop) { /* first buf of the pkt */
  928. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  929. rcd->rqID != rq->qid);
  930. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  931. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  932. if (unlikely(rcd->len == 0)) {
  933. /* Pretend the rx buffer is skipped. */
  934. BUG_ON(!(rcd->sop && rcd->eop));
  935. dev_dbg(&adapter->netdev->dev,
  936. "rxRing[%u][%u] 0 length\n",
  937. ring_idx, idx);
  938. goto rcd_done;
  939. }
  940. ctx->skb = rbi->skb;
  941. rbi->skb = NULL;
  942. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  943. PCI_DMA_FROMDEVICE);
  944. skb_put(ctx->skb, rcd->len);
  945. } else {
  946. BUG_ON(ctx->skb == NULL);
  947. /* non SOP buffer must be type 1 in most cases */
  948. if (rbi->buf_type == VMXNET3_RX_BUF_PAGE) {
  949. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  950. if (rcd->len) {
  951. pci_unmap_page(adapter->pdev,
  952. rbi->dma_addr, rbi->len,
  953. PCI_DMA_FROMDEVICE);
  954. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  955. rbi->page = NULL;
  956. }
  957. } else {
  958. /*
  959. * The only time a non-SOP buffer is type 0 is
  960. * when it's EOP and error flag is raised, which
  961. * has already been handled.
  962. */
  963. BUG_ON(true);
  964. }
  965. }
  966. skb = ctx->skb;
  967. if (rcd->eop) {
  968. skb->len += skb->data_len;
  969. skb->truesize += skb->data_len;
  970. vmxnet3_rx_csum(adapter, skb,
  971. (union Vmxnet3_GenericDesc *)rcd);
  972. skb->protocol = eth_type_trans(skb, adapter->netdev);
  973. if (unlikely(adapter->vlan_grp && rcd->ts)) {
  974. vlan_hwaccel_receive_skb(skb,
  975. adapter->vlan_grp, rcd->tci);
  976. } else {
  977. netif_receive_skb(skb);
  978. }
  979. ctx->skb = NULL;
  980. }
  981. rcd_done:
  982. /* device may skip some rx descs */
  983. rq->rx_ring[ring_idx].next2comp = idx;
  984. VMXNET3_INC_RING_IDX_ONLY(rq->rx_ring[ring_idx].next2comp,
  985. rq->rx_ring[ring_idx].size);
  986. /* refill rx buffers frequently to avoid starving the h/w */
  987. num_to_alloc = vmxnet3_cmd_ring_desc_avail(rq->rx_ring +
  988. ring_idx);
  989. if (unlikely(num_to_alloc > VMXNET3_RX_ALLOC_THRESHOLD(rq,
  990. ring_idx, adapter))) {
  991. vmxnet3_rq_alloc_rx_buf(rq, ring_idx, num_to_alloc,
  992. adapter);
  993. /* if needed, update the register */
  994. if (unlikely(rq->shared->updateRxProd)) {
  995. VMXNET3_WRITE_BAR0_REG(adapter,
  996. rxprod_reg[ring_idx] + rq->qid * 8,
  997. rq->rx_ring[ring_idx].next2fill);
  998. rq->uncommitted[ring_idx] = 0;
  999. }
  1000. }
  1001. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1002. vmxnet3_getRxComp(rcd,
  1003. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1004. }
  1005. return num_rxd;
  1006. }
  1007. static void
  1008. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1009. struct vmxnet3_adapter *adapter)
  1010. {
  1011. u32 i, ring_idx;
  1012. struct Vmxnet3_RxDesc *rxd;
  1013. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1014. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1015. #ifdef __BIG_ENDIAN_BITFIELD
  1016. struct Vmxnet3_RxDesc rxDesc;
  1017. #endif
  1018. vmxnet3_getRxDesc(rxd,
  1019. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1020. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1021. rq->buf_info[ring_idx][i].skb) {
  1022. pci_unmap_single(adapter->pdev, rxd->addr,
  1023. rxd->len, PCI_DMA_FROMDEVICE);
  1024. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1025. rq->buf_info[ring_idx][i].skb = NULL;
  1026. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1027. rq->buf_info[ring_idx][i].page) {
  1028. pci_unmap_page(adapter->pdev, rxd->addr,
  1029. rxd->len, PCI_DMA_FROMDEVICE);
  1030. put_page(rq->buf_info[ring_idx][i].page);
  1031. rq->buf_info[ring_idx][i].page = NULL;
  1032. }
  1033. }
  1034. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1035. rq->rx_ring[ring_idx].next2fill =
  1036. rq->rx_ring[ring_idx].next2comp = 0;
  1037. rq->uncommitted[ring_idx] = 0;
  1038. }
  1039. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1040. rq->comp_ring.next2proc = 0;
  1041. }
  1042. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1043. struct vmxnet3_adapter *adapter)
  1044. {
  1045. int i;
  1046. int j;
  1047. /* all rx buffers must have already been freed */
  1048. for (i = 0; i < 2; i++) {
  1049. if (rq->buf_info[i]) {
  1050. for (j = 0; j < rq->rx_ring[i].size; j++)
  1051. BUG_ON(rq->buf_info[i][j].page != NULL);
  1052. }
  1053. }
  1054. kfree(rq->buf_info[0]);
  1055. for (i = 0; i < 2; i++) {
  1056. if (rq->rx_ring[i].base) {
  1057. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1058. * sizeof(struct Vmxnet3_RxDesc),
  1059. rq->rx_ring[i].base,
  1060. rq->rx_ring[i].basePA);
  1061. rq->rx_ring[i].base = NULL;
  1062. }
  1063. rq->buf_info[i] = NULL;
  1064. }
  1065. if (rq->comp_ring.base) {
  1066. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1067. sizeof(struct Vmxnet3_RxCompDesc),
  1068. rq->comp_ring.base, rq->comp_ring.basePA);
  1069. rq->comp_ring.base = NULL;
  1070. }
  1071. }
  1072. static int
  1073. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1074. struct vmxnet3_adapter *adapter)
  1075. {
  1076. int i;
  1077. /* initialize buf_info */
  1078. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1079. /* 1st buf for a pkt is skbuff */
  1080. if (i % adapter->rx_buf_per_pkt == 0) {
  1081. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1082. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1083. } else { /* subsequent bufs for a pkt is frag */
  1084. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1085. rq->buf_info[0][i].len = PAGE_SIZE;
  1086. }
  1087. }
  1088. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1089. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1090. rq->buf_info[1][i].len = PAGE_SIZE;
  1091. }
  1092. /* reset internal state and allocate buffers for both rings */
  1093. for (i = 0; i < 2; i++) {
  1094. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1095. rq->uncommitted[i] = 0;
  1096. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1097. sizeof(struct Vmxnet3_RxDesc));
  1098. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1099. }
  1100. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1101. adapter) == 0) {
  1102. /* at least has 1 rx buffer for the 1st ring */
  1103. return -ENOMEM;
  1104. }
  1105. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1106. /* reset the comp ring */
  1107. rq->comp_ring.next2proc = 0;
  1108. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1109. sizeof(struct Vmxnet3_RxCompDesc));
  1110. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1111. /* reset rxctx */
  1112. rq->rx_ctx.skb = NULL;
  1113. /* stats are not reset */
  1114. return 0;
  1115. }
  1116. static int
  1117. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1118. {
  1119. int i;
  1120. size_t sz;
  1121. struct vmxnet3_rx_buf_info *bi;
  1122. for (i = 0; i < 2; i++) {
  1123. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1124. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1125. &rq->rx_ring[i].basePA);
  1126. if (!rq->rx_ring[i].base) {
  1127. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1128. adapter->netdev->name, i);
  1129. goto err;
  1130. }
  1131. }
  1132. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1133. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1134. &rq->comp_ring.basePA);
  1135. if (!rq->comp_ring.base) {
  1136. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1137. adapter->netdev->name);
  1138. goto err;
  1139. }
  1140. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1141. rq->rx_ring[1].size);
  1142. bi = kmalloc(sz, GFP_KERNEL);
  1143. if (!bi) {
  1144. printk(KERN_ERR "%s: failed to allocate rx bufinfo\n",
  1145. adapter->netdev->name);
  1146. goto err;
  1147. }
  1148. memset(bi, 0, sz);
  1149. rq->buf_info[0] = bi;
  1150. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1151. return 0;
  1152. err:
  1153. vmxnet3_rq_destroy(rq, adapter);
  1154. return -ENOMEM;
  1155. }
  1156. static int
  1157. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1158. {
  1159. if (unlikely(adapter->shared->ecr))
  1160. vmxnet3_process_events(adapter);
  1161. vmxnet3_tq_tx_complete(&adapter->tx_queue, adapter);
  1162. return vmxnet3_rq_rx_complete(&adapter->rx_queue, adapter, budget);
  1163. }
  1164. static int
  1165. vmxnet3_poll(struct napi_struct *napi, int budget)
  1166. {
  1167. struct vmxnet3_adapter *adapter = container_of(napi,
  1168. struct vmxnet3_adapter, napi);
  1169. int rxd_done;
  1170. rxd_done = vmxnet3_do_poll(adapter, budget);
  1171. if (rxd_done < budget) {
  1172. napi_complete(napi);
  1173. vmxnet3_enable_intr(adapter, 0);
  1174. }
  1175. return rxd_done;
  1176. }
  1177. /* Interrupt handler for vmxnet3 */
  1178. static irqreturn_t
  1179. vmxnet3_intr(int irq, void *dev_id)
  1180. {
  1181. struct net_device *dev = dev_id;
  1182. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1183. if (unlikely(adapter->intr.type == VMXNET3_IT_INTX)) {
  1184. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1185. if (unlikely(icr == 0))
  1186. /* not ours */
  1187. return IRQ_NONE;
  1188. }
  1189. /* disable intr if needed */
  1190. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1191. vmxnet3_disable_intr(adapter, 0);
  1192. napi_schedule(&adapter->napi);
  1193. return IRQ_HANDLED;
  1194. }
  1195. #ifdef CONFIG_NET_POLL_CONTROLLER
  1196. /* netpoll callback. */
  1197. static void
  1198. vmxnet3_netpoll(struct net_device *netdev)
  1199. {
  1200. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1201. int irq;
  1202. #ifdef CONFIG_PCI_MSI
  1203. if (adapter->intr.type == VMXNET3_IT_MSIX)
  1204. irq = adapter->intr.msix_entries[0].vector;
  1205. else
  1206. #endif
  1207. irq = adapter->pdev->irq;
  1208. disable_irq(irq);
  1209. vmxnet3_intr(irq, netdev);
  1210. enable_irq(irq);
  1211. }
  1212. #endif
  1213. static int
  1214. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1215. {
  1216. int err;
  1217. #ifdef CONFIG_PCI_MSI
  1218. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1219. /* we only use 1 MSI-X vector */
  1220. err = request_irq(adapter->intr.msix_entries[0].vector,
  1221. vmxnet3_intr, 0, adapter->netdev->name,
  1222. adapter->netdev);
  1223. } else if (adapter->intr.type == VMXNET3_IT_MSI) {
  1224. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1225. adapter->netdev->name, adapter->netdev);
  1226. } else
  1227. #endif
  1228. {
  1229. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1230. IRQF_SHARED, adapter->netdev->name,
  1231. adapter->netdev);
  1232. }
  1233. if (err)
  1234. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1235. ":%d\n", adapter->netdev->name, adapter->intr.type, err);
  1236. if (!err) {
  1237. int i;
  1238. /* init our intr settings */
  1239. for (i = 0; i < adapter->intr.num_intrs; i++)
  1240. adapter->intr.mod_levels[i] = UPT1_IML_ADAPTIVE;
  1241. /* next setup intr index for all intr sources */
  1242. adapter->tx_queue.comp_ring.intr_idx = 0;
  1243. adapter->rx_queue.comp_ring.intr_idx = 0;
  1244. adapter->intr.event_intr_idx = 0;
  1245. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1246. "allocated\n", adapter->netdev->name, adapter->intr.type,
  1247. adapter->intr.mask_mode, adapter->intr.num_intrs);
  1248. }
  1249. return err;
  1250. }
  1251. static void
  1252. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1253. {
  1254. BUG_ON(adapter->intr.type == VMXNET3_IT_AUTO ||
  1255. adapter->intr.num_intrs <= 0);
  1256. switch (adapter->intr.type) {
  1257. #ifdef CONFIG_PCI_MSI
  1258. case VMXNET3_IT_MSIX:
  1259. {
  1260. int i;
  1261. for (i = 0; i < adapter->intr.num_intrs; i++)
  1262. free_irq(adapter->intr.msix_entries[i].vector,
  1263. adapter->netdev);
  1264. break;
  1265. }
  1266. #endif
  1267. case VMXNET3_IT_MSI:
  1268. free_irq(adapter->pdev->irq, adapter->netdev);
  1269. break;
  1270. case VMXNET3_IT_INTX:
  1271. free_irq(adapter->pdev->irq, adapter->netdev);
  1272. break;
  1273. default:
  1274. BUG_ON(true);
  1275. }
  1276. }
  1277. inline void set_flag_le16(__le16 *data, u16 flag)
  1278. {
  1279. *data = cpu_to_le16(le16_to_cpu(*data) | flag);
  1280. }
  1281. inline void set_flag_le64(__le64 *data, u64 flag)
  1282. {
  1283. *data = cpu_to_le64(le64_to_cpu(*data) | flag);
  1284. }
  1285. inline void reset_flag_le64(__le64 *data, u64 flag)
  1286. {
  1287. *data = cpu_to_le64(le64_to_cpu(*data) & ~flag);
  1288. }
  1289. static void
  1290. vmxnet3_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1291. {
  1292. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1293. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1294. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1295. if (grp) {
  1296. /* add vlan rx stripping. */
  1297. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX) {
  1298. int i;
  1299. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1300. adapter->vlan_grp = grp;
  1301. /* update FEATURES to device */
  1302. set_flag_le64(&devRead->misc.uptFeatures,
  1303. UPT1_F_RXVLAN);
  1304. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1305. VMXNET3_CMD_UPDATE_FEATURE);
  1306. /*
  1307. * Clear entire vfTable; then enable untagged pkts.
  1308. * Note: setting one entry in vfTable to non-zero turns
  1309. * on VLAN rx filtering.
  1310. */
  1311. for (i = 0; i < VMXNET3_VFT_SIZE; i++)
  1312. vfTable[i] = 0;
  1313. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1314. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1315. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1316. } else {
  1317. printk(KERN_ERR "%s: vlan_rx_register when device has "
  1318. "no NETIF_F_HW_VLAN_RX\n", netdev->name);
  1319. }
  1320. } else {
  1321. /* remove vlan rx stripping. */
  1322. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1323. adapter->vlan_grp = NULL;
  1324. if (le64_to_cpu(devRead->misc.uptFeatures) & UPT1_F_RXVLAN) {
  1325. int i;
  1326. for (i = 0; i < VMXNET3_VFT_SIZE; i++) {
  1327. /* clear entire vfTable; this also disables
  1328. * VLAN rx filtering
  1329. */
  1330. vfTable[i] = 0;
  1331. }
  1332. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1333. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1334. /* update FEATURES to device */
  1335. reset_flag_le64(&devRead->misc.uptFeatures,
  1336. UPT1_F_RXVLAN);
  1337. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1338. VMXNET3_CMD_UPDATE_FEATURE);
  1339. }
  1340. }
  1341. }
  1342. static void
  1343. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1344. {
  1345. if (adapter->vlan_grp) {
  1346. u16 vid;
  1347. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1348. bool activeVlan = false;
  1349. for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  1350. if (vlan_group_get_device(adapter->vlan_grp, vid)) {
  1351. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1352. activeVlan = true;
  1353. }
  1354. }
  1355. if (activeVlan) {
  1356. /* continue to allow untagged pkts */
  1357. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1358. }
  1359. }
  1360. }
  1361. static void
  1362. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1363. {
  1364. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1365. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1366. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1367. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1368. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1369. }
  1370. static void
  1371. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1372. {
  1373. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1374. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1375. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1376. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1377. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1378. }
  1379. static u8 *
  1380. vmxnet3_copy_mc(struct net_device *netdev)
  1381. {
  1382. u8 *buf = NULL;
  1383. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1384. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1385. if (sz <= 0xffff) {
  1386. /* We may be called with BH disabled */
  1387. buf = kmalloc(sz, GFP_ATOMIC);
  1388. if (buf) {
  1389. struct netdev_hw_addr *ha;
  1390. int i = 0;
  1391. netdev_for_each_mc_addr(ha, netdev)
  1392. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1393. ETH_ALEN);
  1394. }
  1395. }
  1396. return buf;
  1397. }
  1398. static void
  1399. vmxnet3_set_mc(struct net_device *netdev)
  1400. {
  1401. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1402. struct Vmxnet3_RxFilterConf *rxConf =
  1403. &adapter->shared->devRead.rxFilterConf;
  1404. u8 *new_table = NULL;
  1405. u32 new_mode = VMXNET3_RXM_UCAST;
  1406. if (netdev->flags & IFF_PROMISC)
  1407. new_mode |= VMXNET3_RXM_PROMISC;
  1408. if (netdev->flags & IFF_BROADCAST)
  1409. new_mode |= VMXNET3_RXM_BCAST;
  1410. if (netdev->flags & IFF_ALLMULTI)
  1411. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1412. else
  1413. if (!netdev_mc_empty(netdev)) {
  1414. new_table = vmxnet3_copy_mc(netdev);
  1415. if (new_table) {
  1416. new_mode |= VMXNET3_RXM_MCAST;
  1417. rxConf->mfTableLen = cpu_to_le16(
  1418. netdev_mc_count(netdev) * ETH_ALEN);
  1419. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1420. new_table));
  1421. } else {
  1422. printk(KERN_INFO "%s: failed to copy mcast list"
  1423. ", setting ALL_MULTI\n", netdev->name);
  1424. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1425. }
  1426. }
  1427. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1428. rxConf->mfTableLen = 0;
  1429. rxConf->mfTablePA = 0;
  1430. }
  1431. if (new_mode != rxConf->rxMode) {
  1432. rxConf->rxMode = cpu_to_le32(new_mode);
  1433. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1434. VMXNET3_CMD_UPDATE_RX_MODE);
  1435. }
  1436. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1437. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1438. kfree(new_table);
  1439. }
  1440. /*
  1441. * Set up driver_shared based on settings in adapter.
  1442. */
  1443. static void
  1444. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1445. {
  1446. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1447. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1448. struct Vmxnet3_TxQueueConf *tqc;
  1449. struct Vmxnet3_RxQueueConf *rqc;
  1450. int i;
  1451. memset(shared, 0, sizeof(*shared));
  1452. /* driver settings */
  1453. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1454. devRead->misc.driverInfo.version = cpu_to_le32(
  1455. VMXNET3_DRIVER_VERSION_NUM);
  1456. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1457. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1458. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1459. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1460. *((u32 *)&devRead->misc.driverInfo.gos));
  1461. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1462. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1463. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1464. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1465. /* set up feature flags */
  1466. if (adapter->rxcsum)
  1467. set_flag_le64(&devRead->misc.uptFeatures, UPT1_F_RXCSUM);
  1468. if (adapter->lro) {
  1469. set_flag_le64(&devRead->misc.uptFeatures, UPT1_F_LRO);
  1470. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1471. }
  1472. if ((adapter->netdev->features & NETIF_F_HW_VLAN_RX) &&
  1473. adapter->vlan_grp) {
  1474. set_flag_le64(&devRead->misc.uptFeatures, UPT1_F_RXVLAN);
  1475. }
  1476. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1477. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1478. devRead->misc.queueDescLen = cpu_to_le32(
  1479. sizeof(struct Vmxnet3_TxQueueDesc) +
  1480. sizeof(struct Vmxnet3_RxQueueDesc));
  1481. /* tx queue settings */
  1482. BUG_ON(adapter->tx_queue.tx_ring.base == NULL);
  1483. devRead->misc.numTxQueues = 1;
  1484. tqc = &adapter->tqd_start->conf;
  1485. tqc->txRingBasePA = cpu_to_le64(adapter->tx_queue.tx_ring.basePA);
  1486. tqc->dataRingBasePA = cpu_to_le64(adapter->tx_queue.data_ring.basePA);
  1487. tqc->compRingBasePA = cpu_to_le64(adapter->tx_queue.comp_ring.basePA);
  1488. tqc->ddPA = cpu_to_le64(virt_to_phys(
  1489. adapter->tx_queue.buf_info));
  1490. tqc->txRingSize = cpu_to_le32(adapter->tx_queue.tx_ring.size);
  1491. tqc->dataRingSize = cpu_to_le32(adapter->tx_queue.data_ring.size);
  1492. tqc->compRingSize = cpu_to_le32(adapter->tx_queue.comp_ring.size);
  1493. tqc->ddLen = cpu_to_le32(sizeof(struct vmxnet3_tx_buf_info) *
  1494. tqc->txRingSize);
  1495. tqc->intrIdx = adapter->tx_queue.comp_ring.intr_idx;
  1496. /* rx queue settings */
  1497. devRead->misc.numRxQueues = 1;
  1498. rqc = &adapter->rqd_start->conf;
  1499. rqc->rxRingBasePA[0] = cpu_to_le64(adapter->rx_queue.rx_ring[0].basePA);
  1500. rqc->rxRingBasePA[1] = cpu_to_le64(adapter->rx_queue.rx_ring[1].basePA);
  1501. rqc->compRingBasePA = cpu_to_le64(adapter->rx_queue.comp_ring.basePA);
  1502. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1503. adapter->rx_queue.buf_info));
  1504. rqc->rxRingSize[0] = cpu_to_le32(adapter->rx_queue.rx_ring[0].size);
  1505. rqc->rxRingSize[1] = cpu_to_le32(adapter->rx_queue.rx_ring[1].size);
  1506. rqc->compRingSize = cpu_to_le32(adapter->rx_queue.comp_ring.size);
  1507. rqc->ddLen = cpu_to_le32(sizeof(struct vmxnet3_rx_buf_info) *
  1508. (rqc->rxRingSize[0] + rqc->rxRingSize[1]));
  1509. rqc->intrIdx = adapter->rx_queue.comp_ring.intr_idx;
  1510. /* intr settings */
  1511. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1512. VMXNET3_IMM_AUTO;
  1513. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1514. for (i = 0; i < adapter->intr.num_intrs; i++)
  1515. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1516. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1517. /* rx filter settings */
  1518. devRead->rxFilterConf.rxMode = 0;
  1519. vmxnet3_restore_vlan(adapter);
  1520. /* the rest are already zeroed */
  1521. }
  1522. int
  1523. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1524. {
  1525. int err;
  1526. u32 ret;
  1527. dev_dbg(&adapter->netdev->dev,
  1528. "%s: skb_buf_size %d, rx_buf_per_pkt %d, ring sizes"
  1529. " %u %u %u\n", adapter->netdev->name, adapter->skb_buf_size,
  1530. adapter->rx_buf_per_pkt, adapter->tx_queue.tx_ring.size,
  1531. adapter->rx_queue.rx_ring[0].size,
  1532. adapter->rx_queue.rx_ring[1].size);
  1533. vmxnet3_tq_init(&adapter->tx_queue, adapter);
  1534. err = vmxnet3_rq_init(&adapter->rx_queue, adapter);
  1535. if (err) {
  1536. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1537. adapter->netdev->name, err);
  1538. goto rq_err;
  1539. }
  1540. err = vmxnet3_request_irqs(adapter);
  1541. if (err) {
  1542. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1543. adapter->netdev->name, err);
  1544. goto irq_err;
  1545. }
  1546. vmxnet3_setup_driver_shared(adapter);
  1547. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1548. adapter->shared_pa));
  1549. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1550. adapter->shared_pa));
  1551. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1552. VMXNET3_CMD_ACTIVATE_DEV);
  1553. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1554. if (ret != 0) {
  1555. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1556. adapter->netdev->name, ret);
  1557. err = -EINVAL;
  1558. goto activate_err;
  1559. }
  1560. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_RXPROD,
  1561. adapter->rx_queue.rx_ring[0].next2fill);
  1562. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_RXPROD2,
  1563. adapter->rx_queue.rx_ring[1].next2fill);
  1564. /* Apply the rx filter settins last. */
  1565. vmxnet3_set_mc(adapter->netdev);
  1566. /*
  1567. * Check link state when first activating device. It will start the
  1568. * tx queue if the link is up.
  1569. */
  1570. vmxnet3_check_link(adapter);
  1571. napi_enable(&adapter->napi);
  1572. vmxnet3_enable_all_intrs(adapter);
  1573. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1574. return 0;
  1575. activate_err:
  1576. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1577. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1578. vmxnet3_free_irqs(adapter);
  1579. irq_err:
  1580. rq_err:
  1581. /* free up buffers we allocated */
  1582. vmxnet3_rq_cleanup(&adapter->rx_queue, adapter);
  1583. return err;
  1584. }
  1585. void
  1586. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1587. {
  1588. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1589. }
  1590. int
  1591. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1592. {
  1593. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1594. return 0;
  1595. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1596. VMXNET3_CMD_QUIESCE_DEV);
  1597. vmxnet3_disable_all_intrs(adapter);
  1598. napi_disable(&adapter->napi);
  1599. netif_tx_disable(adapter->netdev);
  1600. adapter->link_speed = 0;
  1601. netif_carrier_off(adapter->netdev);
  1602. vmxnet3_tq_cleanup(&adapter->tx_queue, adapter);
  1603. vmxnet3_rq_cleanup(&adapter->rx_queue, adapter);
  1604. vmxnet3_free_irqs(adapter);
  1605. return 0;
  1606. }
  1607. static void
  1608. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1609. {
  1610. u32 tmp;
  1611. tmp = *(u32 *)mac;
  1612. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1613. tmp = (mac[5] << 8) | mac[4];
  1614. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1615. }
  1616. static int
  1617. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1618. {
  1619. struct sockaddr *addr = p;
  1620. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1621. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1622. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1623. return 0;
  1624. }
  1625. /* ==================== initialization and cleanup routines ============ */
  1626. static int
  1627. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1628. {
  1629. int err;
  1630. unsigned long mmio_start, mmio_len;
  1631. struct pci_dev *pdev = adapter->pdev;
  1632. err = pci_enable_device(pdev);
  1633. if (err) {
  1634. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1635. pci_name(pdev), err);
  1636. return err;
  1637. }
  1638. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1639. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1640. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1641. "for adapter %s\n", pci_name(pdev));
  1642. err = -EIO;
  1643. goto err_set_mask;
  1644. }
  1645. *dma64 = true;
  1646. } else {
  1647. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1648. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  1649. "%s\n", pci_name(pdev));
  1650. err = -EIO;
  1651. goto err_set_mask;
  1652. }
  1653. *dma64 = false;
  1654. }
  1655. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1656. vmxnet3_driver_name);
  1657. if (err) {
  1658. printk(KERN_ERR "Failed to request region for adapter %s: "
  1659. "error %d\n", pci_name(pdev), err);
  1660. goto err_set_mask;
  1661. }
  1662. pci_set_master(pdev);
  1663. mmio_start = pci_resource_start(pdev, 0);
  1664. mmio_len = pci_resource_len(pdev, 0);
  1665. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1666. if (!adapter->hw_addr0) {
  1667. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  1668. pci_name(pdev));
  1669. err = -EIO;
  1670. goto err_ioremap;
  1671. }
  1672. mmio_start = pci_resource_start(pdev, 1);
  1673. mmio_len = pci_resource_len(pdev, 1);
  1674. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1675. if (!adapter->hw_addr1) {
  1676. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  1677. pci_name(pdev));
  1678. err = -EIO;
  1679. goto err_bar1;
  1680. }
  1681. return 0;
  1682. err_bar1:
  1683. iounmap(adapter->hw_addr0);
  1684. err_ioremap:
  1685. pci_release_selected_regions(pdev, (1 << 2) - 1);
  1686. err_set_mask:
  1687. pci_disable_device(pdev);
  1688. return err;
  1689. }
  1690. static void
  1691. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  1692. {
  1693. BUG_ON(!adapter->pdev);
  1694. iounmap(adapter->hw_addr0);
  1695. iounmap(adapter->hw_addr1);
  1696. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  1697. pci_disable_device(adapter->pdev);
  1698. }
  1699. static void
  1700. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  1701. {
  1702. size_t sz;
  1703. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  1704. VMXNET3_MAX_ETH_HDR_SIZE) {
  1705. adapter->skb_buf_size = adapter->netdev->mtu +
  1706. VMXNET3_MAX_ETH_HDR_SIZE;
  1707. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  1708. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  1709. adapter->rx_buf_per_pkt = 1;
  1710. } else {
  1711. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  1712. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  1713. VMXNET3_MAX_ETH_HDR_SIZE;
  1714. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  1715. }
  1716. /*
  1717. * for simplicity, force the ring0 size to be a multiple of
  1718. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  1719. */
  1720. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  1721. adapter->rx_queue.rx_ring[0].size = (adapter->rx_queue.rx_ring[0].size +
  1722. sz - 1) / sz * sz;
  1723. adapter->rx_queue.rx_ring[0].size = min_t(u32,
  1724. adapter->rx_queue.rx_ring[0].size,
  1725. VMXNET3_RX_RING_MAX_SIZE / sz * sz);
  1726. }
  1727. int
  1728. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  1729. u32 rx_ring_size, u32 rx_ring2_size)
  1730. {
  1731. int err;
  1732. adapter->tx_queue.tx_ring.size = tx_ring_size;
  1733. adapter->tx_queue.data_ring.size = tx_ring_size;
  1734. adapter->tx_queue.comp_ring.size = tx_ring_size;
  1735. adapter->tx_queue.shared = &adapter->tqd_start->ctrl;
  1736. adapter->tx_queue.stopped = true;
  1737. err = vmxnet3_tq_create(&adapter->tx_queue, adapter);
  1738. if (err)
  1739. return err;
  1740. adapter->rx_queue.rx_ring[0].size = rx_ring_size;
  1741. adapter->rx_queue.rx_ring[1].size = rx_ring2_size;
  1742. vmxnet3_adjust_rx_ring_size(adapter);
  1743. adapter->rx_queue.comp_ring.size = adapter->rx_queue.rx_ring[0].size +
  1744. adapter->rx_queue.rx_ring[1].size;
  1745. adapter->rx_queue.qid = 0;
  1746. adapter->rx_queue.qid2 = 1;
  1747. adapter->rx_queue.shared = &adapter->rqd_start->ctrl;
  1748. err = vmxnet3_rq_create(&adapter->rx_queue, adapter);
  1749. if (err)
  1750. vmxnet3_tq_destroy(&adapter->tx_queue, adapter);
  1751. return err;
  1752. }
  1753. static int
  1754. vmxnet3_open(struct net_device *netdev)
  1755. {
  1756. struct vmxnet3_adapter *adapter;
  1757. int err;
  1758. adapter = netdev_priv(netdev);
  1759. spin_lock_init(&adapter->tx_queue.tx_lock);
  1760. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  1761. VMXNET3_DEF_RX_RING_SIZE,
  1762. VMXNET3_DEF_RX_RING_SIZE);
  1763. if (err)
  1764. goto queue_err;
  1765. err = vmxnet3_activate_dev(adapter);
  1766. if (err)
  1767. goto activate_err;
  1768. return 0;
  1769. activate_err:
  1770. vmxnet3_rq_destroy(&adapter->rx_queue, adapter);
  1771. vmxnet3_tq_destroy(&adapter->tx_queue, adapter);
  1772. queue_err:
  1773. return err;
  1774. }
  1775. static int
  1776. vmxnet3_close(struct net_device *netdev)
  1777. {
  1778. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1779. /*
  1780. * Reset_work may be in the middle of resetting the device, wait for its
  1781. * completion.
  1782. */
  1783. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  1784. msleep(1);
  1785. vmxnet3_quiesce_dev(adapter);
  1786. vmxnet3_rq_destroy(&adapter->rx_queue, adapter);
  1787. vmxnet3_tq_destroy(&adapter->tx_queue, adapter);
  1788. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  1789. return 0;
  1790. }
  1791. void
  1792. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  1793. {
  1794. /*
  1795. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  1796. * vmxnet3_close() will deadlock.
  1797. */
  1798. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  1799. /* we need to enable NAPI, otherwise dev_close will deadlock */
  1800. napi_enable(&adapter->napi);
  1801. dev_close(adapter->netdev);
  1802. }
  1803. static int
  1804. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  1805. {
  1806. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1807. int err = 0;
  1808. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  1809. return -EINVAL;
  1810. if (new_mtu > 1500 && !adapter->jumbo_frame)
  1811. return -EINVAL;
  1812. netdev->mtu = new_mtu;
  1813. /*
  1814. * Reset_work may be in the middle of resetting the device, wait for its
  1815. * completion.
  1816. */
  1817. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  1818. msleep(1);
  1819. if (netif_running(netdev)) {
  1820. vmxnet3_quiesce_dev(adapter);
  1821. vmxnet3_reset_dev(adapter);
  1822. /* we need to re-create the rx queue based on the new mtu */
  1823. vmxnet3_rq_destroy(&adapter->rx_queue, adapter);
  1824. vmxnet3_adjust_rx_ring_size(adapter);
  1825. adapter->rx_queue.comp_ring.size =
  1826. adapter->rx_queue.rx_ring[0].size +
  1827. adapter->rx_queue.rx_ring[1].size;
  1828. err = vmxnet3_rq_create(&adapter->rx_queue, adapter);
  1829. if (err) {
  1830. printk(KERN_ERR "%s: failed to re-create rx queue,"
  1831. " error %d. Closing it.\n", netdev->name, err);
  1832. goto out;
  1833. }
  1834. err = vmxnet3_activate_dev(adapter);
  1835. if (err) {
  1836. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  1837. "Closing it\n", netdev->name, err);
  1838. goto out;
  1839. }
  1840. }
  1841. out:
  1842. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  1843. if (err)
  1844. vmxnet3_force_close(adapter);
  1845. return err;
  1846. }
  1847. static void
  1848. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  1849. {
  1850. struct net_device *netdev = adapter->netdev;
  1851. netdev->features = NETIF_F_SG |
  1852. NETIF_F_HW_CSUM |
  1853. NETIF_F_HW_VLAN_TX |
  1854. NETIF_F_HW_VLAN_RX |
  1855. NETIF_F_HW_VLAN_FILTER |
  1856. NETIF_F_TSO |
  1857. NETIF_F_TSO6 |
  1858. NETIF_F_LRO;
  1859. printk(KERN_INFO "features: sg csum vlan jf tso tsoIPv6 lro");
  1860. adapter->rxcsum = true;
  1861. adapter->jumbo_frame = true;
  1862. adapter->lro = true;
  1863. if (dma64) {
  1864. netdev->features |= NETIF_F_HIGHDMA;
  1865. printk(" highDMA");
  1866. }
  1867. netdev->vlan_features = netdev->features;
  1868. printk("\n");
  1869. }
  1870. static void
  1871. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1872. {
  1873. u32 tmp;
  1874. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  1875. *(u32 *)mac = tmp;
  1876. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  1877. mac[4] = tmp & 0xff;
  1878. mac[5] = (tmp >> 8) & 0xff;
  1879. }
  1880. static void
  1881. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  1882. {
  1883. u32 cfg;
  1884. /* intr settings */
  1885. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1886. VMXNET3_CMD_GET_CONF_INTR);
  1887. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1888. adapter->intr.type = cfg & 0x3;
  1889. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  1890. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  1891. int err;
  1892. #ifdef CONFIG_PCI_MSI
  1893. adapter->intr.msix_entries[0].entry = 0;
  1894. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  1895. VMXNET3_LINUX_MAX_MSIX_VECT);
  1896. if (!err) {
  1897. adapter->intr.num_intrs = 1;
  1898. adapter->intr.type = VMXNET3_IT_MSIX;
  1899. return;
  1900. }
  1901. #endif
  1902. err = pci_enable_msi(adapter->pdev);
  1903. if (!err) {
  1904. adapter->intr.num_intrs = 1;
  1905. adapter->intr.type = VMXNET3_IT_MSI;
  1906. return;
  1907. }
  1908. }
  1909. adapter->intr.type = VMXNET3_IT_INTX;
  1910. /* INT-X related setting */
  1911. adapter->intr.num_intrs = 1;
  1912. }
  1913. static void
  1914. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  1915. {
  1916. if (adapter->intr.type == VMXNET3_IT_MSIX)
  1917. pci_disable_msix(adapter->pdev);
  1918. else if (adapter->intr.type == VMXNET3_IT_MSI)
  1919. pci_disable_msi(adapter->pdev);
  1920. else
  1921. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  1922. }
  1923. static void
  1924. vmxnet3_tx_timeout(struct net_device *netdev)
  1925. {
  1926. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1927. adapter->tx_timeout_count++;
  1928. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  1929. schedule_work(&adapter->work);
  1930. }
  1931. static void
  1932. vmxnet3_reset_work(struct work_struct *data)
  1933. {
  1934. struct vmxnet3_adapter *adapter;
  1935. adapter = container_of(data, struct vmxnet3_adapter, work);
  1936. /* if another thread is resetting the device, no need to proceed */
  1937. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  1938. return;
  1939. /* if the device is closed, we must leave it alone */
  1940. if (netif_running(adapter->netdev)) {
  1941. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  1942. vmxnet3_quiesce_dev(adapter);
  1943. vmxnet3_reset_dev(adapter);
  1944. vmxnet3_activate_dev(adapter);
  1945. } else {
  1946. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  1947. }
  1948. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  1949. }
  1950. static int __devinit
  1951. vmxnet3_probe_device(struct pci_dev *pdev,
  1952. const struct pci_device_id *id)
  1953. {
  1954. static const struct net_device_ops vmxnet3_netdev_ops = {
  1955. .ndo_open = vmxnet3_open,
  1956. .ndo_stop = vmxnet3_close,
  1957. .ndo_start_xmit = vmxnet3_xmit_frame,
  1958. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  1959. .ndo_change_mtu = vmxnet3_change_mtu,
  1960. .ndo_get_stats = vmxnet3_get_stats,
  1961. .ndo_tx_timeout = vmxnet3_tx_timeout,
  1962. .ndo_set_multicast_list = vmxnet3_set_mc,
  1963. .ndo_vlan_rx_register = vmxnet3_vlan_rx_register,
  1964. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  1965. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  1966. #ifdef CONFIG_NET_POLL_CONTROLLER
  1967. .ndo_poll_controller = vmxnet3_netpoll,
  1968. #endif
  1969. };
  1970. int err;
  1971. bool dma64 = false; /* stupid gcc */
  1972. u32 ver;
  1973. struct net_device *netdev;
  1974. struct vmxnet3_adapter *adapter;
  1975. u8 mac[ETH_ALEN];
  1976. netdev = alloc_etherdev(sizeof(struct vmxnet3_adapter));
  1977. if (!netdev) {
  1978. printk(KERN_ERR "Failed to alloc ethernet device for adapter "
  1979. "%s\n", pci_name(pdev));
  1980. return -ENOMEM;
  1981. }
  1982. pci_set_drvdata(pdev, netdev);
  1983. adapter = netdev_priv(netdev);
  1984. adapter->netdev = netdev;
  1985. adapter->pdev = pdev;
  1986. adapter->shared = pci_alloc_consistent(adapter->pdev,
  1987. sizeof(struct Vmxnet3_DriverShared),
  1988. &adapter->shared_pa);
  1989. if (!adapter->shared) {
  1990. printk(KERN_ERR "Failed to allocate memory for %s\n",
  1991. pci_name(pdev));
  1992. err = -ENOMEM;
  1993. goto err_alloc_shared;
  1994. }
  1995. adapter->tqd_start = pci_alloc_consistent(adapter->pdev,
  1996. sizeof(struct Vmxnet3_TxQueueDesc) +
  1997. sizeof(struct Vmxnet3_RxQueueDesc),
  1998. &adapter->queue_desc_pa);
  1999. if (!adapter->tqd_start) {
  2000. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2001. pci_name(pdev));
  2002. err = -ENOMEM;
  2003. goto err_alloc_queue_desc;
  2004. }
  2005. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start
  2006. + 1);
  2007. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2008. if (adapter->pm_conf == NULL) {
  2009. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2010. pci_name(pdev));
  2011. err = -ENOMEM;
  2012. goto err_alloc_pm;
  2013. }
  2014. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2015. if (err < 0)
  2016. goto err_alloc_pci;
  2017. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2018. if (ver & 1) {
  2019. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2020. } else {
  2021. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2022. " %s\n", ver, pci_name(pdev));
  2023. err = -EBUSY;
  2024. goto err_ver;
  2025. }
  2026. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2027. if (ver & 1) {
  2028. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2029. } else {
  2030. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2031. "adapter %s\n", ver, pci_name(pdev));
  2032. err = -EBUSY;
  2033. goto err_ver;
  2034. }
  2035. vmxnet3_declare_features(adapter, dma64);
  2036. adapter->dev_number = atomic_read(&devices_found);
  2037. vmxnet3_alloc_intr_resources(adapter);
  2038. vmxnet3_read_mac_addr(adapter, mac);
  2039. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2040. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2041. netdev->watchdog_timeo = 5 * HZ;
  2042. vmxnet3_set_ethtool_ops(netdev);
  2043. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2044. netif_napi_add(netdev, &adapter->napi, vmxnet3_poll, 64);
  2045. SET_NETDEV_DEV(netdev, &pdev->dev);
  2046. err = register_netdev(netdev);
  2047. if (err) {
  2048. printk(KERN_ERR "Failed to register adapter %s\n",
  2049. pci_name(pdev));
  2050. goto err_register;
  2051. }
  2052. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2053. atomic_inc(&devices_found);
  2054. return 0;
  2055. err_register:
  2056. vmxnet3_free_intr_resources(adapter);
  2057. err_ver:
  2058. vmxnet3_free_pci_resources(adapter);
  2059. err_alloc_pci:
  2060. kfree(adapter->pm_conf);
  2061. err_alloc_pm:
  2062. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_TxQueueDesc) +
  2063. sizeof(struct Vmxnet3_RxQueueDesc),
  2064. adapter->tqd_start, adapter->queue_desc_pa);
  2065. err_alloc_queue_desc:
  2066. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2067. adapter->shared, adapter->shared_pa);
  2068. err_alloc_shared:
  2069. pci_set_drvdata(pdev, NULL);
  2070. free_netdev(netdev);
  2071. return err;
  2072. }
  2073. static void __devexit
  2074. vmxnet3_remove_device(struct pci_dev *pdev)
  2075. {
  2076. struct net_device *netdev = pci_get_drvdata(pdev);
  2077. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2078. flush_scheduled_work();
  2079. unregister_netdev(netdev);
  2080. vmxnet3_free_intr_resources(adapter);
  2081. vmxnet3_free_pci_resources(adapter);
  2082. kfree(adapter->pm_conf);
  2083. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_TxQueueDesc) +
  2084. sizeof(struct Vmxnet3_RxQueueDesc),
  2085. adapter->tqd_start, adapter->queue_desc_pa);
  2086. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2087. adapter->shared, adapter->shared_pa);
  2088. free_netdev(netdev);
  2089. }
  2090. #ifdef CONFIG_PM
  2091. static int
  2092. vmxnet3_suspend(struct device *device)
  2093. {
  2094. struct pci_dev *pdev = to_pci_dev(device);
  2095. struct net_device *netdev = pci_get_drvdata(pdev);
  2096. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2097. struct Vmxnet3_PMConf *pmConf;
  2098. struct ethhdr *ehdr;
  2099. struct arphdr *ahdr;
  2100. u8 *arpreq;
  2101. struct in_device *in_dev;
  2102. struct in_ifaddr *ifa;
  2103. int i = 0;
  2104. if (!netif_running(netdev))
  2105. return 0;
  2106. vmxnet3_disable_all_intrs(adapter);
  2107. vmxnet3_free_irqs(adapter);
  2108. vmxnet3_free_intr_resources(adapter);
  2109. netif_device_detach(netdev);
  2110. netif_stop_queue(netdev);
  2111. /* Create wake-up filters. */
  2112. pmConf = adapter->pm_conf;
  2113. memset(pmConf, 0, sizeof(*pmConf));
  2114. if (adapter->wol & WAKE_UCAST) {
  2115. pmConf->filters[i].patternSize = ETH_ALEN;
  2116. pmConf->filters[i].maskSize = 1;
  2117. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2118. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2119. set_flag_le16(&pmConf->wakeUpEvents, VMXNET3_PM_WAKEUP_FILTER);
  2120. i++;
  2121. }
  2122. if (adapter->wol & WAKE_ARP) {
  2123. in_dev = in_dev_get(netdev);
  2124. if (!in_dev)
  2125. goto skip_arp;
  2126. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2127. if (!ifa)
  2128. goto skip_arp;
  2129. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2130. sizeof(struct arphdr) + /* ARP header */
  2131. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2132. 2 * sizeof(u32); /*2 IPv4 addresses */
  2133. pmConf->filters[i].maskSize =
  2134. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2135. /* ETH_P_ARP in Ethernet header. */
  2136. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2137. ehdr->h_proto = htons(ETH_P_ARP);
  2138. /* ARPOP_REQUEST in ARP header. */
  2139. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2140. ahdr->ar_op = htons(ARPOP_REQUEST);
  2141. arpreq = (u8 *)(ahdr + 1);
  2142. /* The Unicast IPv4 address in 'tip' field. */
  2143. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2144. *(u32 *)arpreq = ifa->ifa_address;
  2145. /* The mask for the relevant bits. */
  2146. pmConf->filters[i].mask[0] = 0x00;
  2147. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2148. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2149. pmConf->filters[i].mask[3] = 0x00;
  2150. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2151. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2152. in_dev_put(in_dev);
  2153. set_flag_le16(&pmConf->wakeUpEvents, VMXNET3_PM_WAKEUP_FILTER);
  2154. i++;
  2155. }
  2156. skip_arp:
  2157. if (adapter->wol & WAKE_MAGIC)
  2158. set_flag_le16(&pmConf->wakeUpEvents, VMXNET3_PM_WAKEUP_MAGIC);
  2159. pmConf->numFilters = i;
  2160. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2161. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2162. *pmConf));
  2163. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2164. pmConf));
  2165. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2166. VMXNET3_CMD_UPDATE_PMCFG);
  2167. pci_save_state(pdev);
  2168. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2169. adapter->wol);
  2170. pci_disable_device(pdev);
  2171. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2172. return 0;
  2173. }
  2174. static int
  2175. vmxnet3_resume(struct device *device)
  2176. {
  2177. int err;
  2178. struct pci_dev *pdev = to_pci_dev(device);
  2179. struct net_device *netdev = pci_get_drvdata(pdev);
  2180. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2181. struct Vmxnet3_PMConf *pmConf;
  2182. if (!netif_running(netdev))
  2183. return 0;
  2184. /* Destroy wake-up filters. */
  2185. pmConf = adapter->pm_conf;
  2186. memset(pmConf, 0, sizeof(*pmConf));
  2187. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2188. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2189. *pmConf));
  2190. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le32(virt_to_phys(
  2191. pmConf));
  2192. netif_device_attach(netdev);
  2193. pci_set_power_state(pdev, PCI_D0);
  2194. pci_restore_state(pdev);
  2195. err = pci_enable_device_mem(pdev);
  2196. if (err != 0)
  2197. return err;
  2198. pci_enable_wake(pdev, PCI_D0, 0);
  2199. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2200. VMXNET3_CMD_UPDATE_PMCFG);
  2201. vmxnet3_alloc_intr_resources(adapter);
  2202. vmxnet3_request_irqs(adapter);
  2203. vmxnet3_enable_all_intrs(adapter);
  2204. return 0;
  2205. }
  2206. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2207. .suspend = vmxnet3_suspend,
  2208. .resume = vmxnet3_resume,
  2209. };
  2210. #endif
  2211. static struct pci_driver vmxnet3_driver = {
  2212. .name = vmxnet3_driver_name,
  2213. .id_table = vmxnet3_pciid_table,
  2214. .probe = vmxnet3_probe_device,
  2215. .remove = __devexit_p(vmxnet3_remove_device),
  2216. #ifdef CONFIG_PM
  2217. .driver.pm = &vmxnet3_pm_ops,
  2218. #endif
  2219. };
  2220. static int __init
  2221. vmxnet3_init_module(void)
  2222. {
  2223. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2224. VMXNET3_DRIVER_VERSION_REPORT);
  2225. return pci_register_driver(&vmxnet3_driver);
  2226. }
  2227. module_init(vmxnet3_init_module);
  2228. static void
  2229. vmxnet3_exit_module(void)
  2230. {
  2231. pci_unregister_driver(&vmxnet3_driver);
  2232. }
  2233. module_exit(vmxnet3_exit_module);
  2234. MODULE_AUTHOR("VMware, Inc.");
  2235. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2236. MODULE_LICENSE("GPL v2");
  2237. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);