i2c-omap.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030
  1. /*
  2. * TI OMAP I2C master mode driver
  3. *
  4. * Copyright (C) 2003 MontaVista Software, Inc.
  5. * Copyright (C) 2005 Nokia Corporation
  6. * Copyright (C) 2004 - 2007 Texas Instruments.
  7. *
  8. * Originally written by MontaVista Software, Inc.
  9. * Additional contributions by:
  10. * Tony Lindgren <tony@atomide.com>
  11. * Imre Deak <imre.deak@nokia.com>
  12. * Juha Yrjölä <juha.yrjola@solidboot.com>
  13. * Syed Khasim <x0khasim@ti.com>
  14. * Nishant Menon <nm@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/delay.h>
  32. #include <linux/i2c.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/completion.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/io.h>
  39. #include <linux/slab.h>
  40. /* I2C controller revisions */
  41. #define OMAP_I2C_REV_2 0x20
  42. /* I2C controller revisions present on specific hardware */
  43. #define OMAP_I2C_REV_ON_2430 0x36
  44. #define OMAP_I2C_REV_ON_3430 0x3C
  45. /* timeout waiting for the controller to respond */
  46. #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
  47. #define OMAP_I2C_REV_REG 0x00
  48. #define OMAP_I2C_IE_REG 0x01
  49. #define OMAP_I2C_STAT_REG 0x02
  50. #define OMAP_I2C_IV_REG 0x03
  51. /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
  52. #define OMAP_I2C_WE_REG 0x03
  53. #define OMAP_I2C_SYSS_REG 0x04
  54. #define OMAP_I2C_BUF_REG 0x05
  55. #define OMAP_I2C_CNT_REG 0x06
  56. #define OMAP_I2C_DATA_REG 0x07
  57. #define OMAP_I2C_SYSC_REG 0x08
  58. #define OMAP_I2C_CON_REG 0x09
  59. #define OMAP_I2C_OA_REG 0x0a
  60. #define OMAP_I2C_SA_REG 0x0b
  61. #define OMAP_I2C_PSC_REG 0x0c
  62. #define OMAP_I2C_SCLL_REG 0x0d
  63. #define OMAP_I2C_SCLH_REG 0x0e
  64. #define OMAP_I2C_SYSTEST_REG 0x0f
  65. #define OMAP_I2C_BUFSTAT_REG 0x10
  66. /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
  67. #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
  68. #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
  69. #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
  70. #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
  71. #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
  72. #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
  73. #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
  74. /* I2C Status Register (OMAP_I2C_STAT): */
  75. #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
  76. #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
  77. #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
  78. #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  79. #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  80. #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
  81. #define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
  82. #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  83. #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  84. #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
  85. #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
  86. #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
  87. /* I2C WE wakeup enable register */
  88. #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
  89. #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
  90. #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
  91. #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
  92. #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
  93. #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
  94. #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
  95. #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
  96. #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
  97. #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
  98. #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
  99. OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
  100. OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
  101. OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
  102. OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
  103. /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
  104. #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
  105. #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
  106. #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
  107. #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
  108. /* I2C Configuration Register (OMAP_I2C_CON): */
  109. #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
  110. #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
  111. #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
  112. #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
  113. #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
  114. #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
  115. #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
  116. #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
  117. #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
  118. #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
  119. /* I2C SCL time value when Master */
  120. #define OMAP_I2C_SCLL_HSSCLL 8
  121. #define OMAP_I2C_SCLH_HSSCLH 8
  122. /* I2C System Test Register (OMAP_I2C_SYSTEST): */
  123. #ifdef DEBUG
  124. #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  125. #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
  126. #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  127. #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  128. #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
  129. #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
  130. #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
  131. #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
  132. #endif
  133. /* OCP_SYSSTATUS bit definitions */
  134. #define SYSS_RESETDONE_MASK (1 << 0)
  135. /* OCP_SYSCONFIG bit definitions */
  136. #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
  137. #define SYSC_SIDLEMODE_MASK (0x3 << 3)
  138. #define SYSC_ENAWAKEUP_MASK (1 << 2)
  139. #define SYSC_SOFTRESET_MASK (1 << 1)
  140. #define SYSC_AUTOIDLE_MASK (1 << 0)
  141. #define SYSC_IDLEMODE_SMART 0x2
  142. #define SYSC_CLOCKACTIVITY_FCLK 0x2
  143. struct omap_i2c_dev {
  144. struct device *dev;
  145. void __iomem *base; /* virtual */
  146. int irq;
  147. int reg_shift; /* bit shift for I2C register addresses */
  148. struct clk *iclk; /* Interface clock */
  149. struct clk *fclk; /* Functional clock */
  150. struct completion cmd_complete;
  151. struct resource *ioarea;
  152. u32 speed; /* Speed of bus in Khz */
  153. u16 cmd_err;
  154. u8 *buf;
  155. size_t buf_len;
  156. struct i2c_adapter adapter;
  157. u8 fifo_size; /* use as flag and value
  158. * fifo_size==0 implies no fifo
  159. * if set, should be trsh+1
  160. */
  161. u8 rev;
  162. unsigned b_hw:1; /* bad h/w fixes */
  163. unsigned idle:1;
  164. u16 iestate; /* Saved interrupt register */
  165. u16 pscstate;
  166. u16 scllstate;
  167. u16 sclhstate;
  168. u16 bufstate;
  169. u16 syscstate;
  170. u16 westate;
  171. };
  172. static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
  173. int reg, u16 val)
  174. {
  175. __raw_writew(val, i2c_dev->base + (reg << i2c_dev->reg_shift));
  176. }
  177. static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
  178. {
  179. return __raw_readw(i2c_dev->base + (reg << i2c_dev->reg_shift));
  180. }
  181. static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
  182. {
  183. int ret;
  184. dev->iclk = clk_get(dev->dev, "ick");
  185. if (IS_ERR(dev->iclk)) {
  186. ret = PTR_ERR(dev->iclk);
  187. dev->iclk = NULL;
  188. return ret;
  189. }
  190. dev->fclk = clk_get(dev->dev, "fck");
  191. if (IS_ERR(dev->fclk)) {
  192. ret = PTR_ERR(dev->fclk);
  193. if (dev->iclk != NULL) {
  194. clk_put(dev->iclk);
  195. dev->iclk = NULL;
  196. }
  197. dev->fclk = NULL;
  198. return ret;
  199. }
  200. return 0;
  201. }
  202. static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
  203. {
  204. clk_put(dev->fclk);
  205. dev->fclk = NULL;
  206. clk_put(dev->iclk);
  207. dev->iclk = NULL;
  208. }
  209. static void omap_i2c_unidle(struct omap_i2c_dev *dev)
  210. {
  211. WARN_ON(!dev->idle);
  212. clk_enable(dev->iclk);
  213. clk_enable(dev->fclk);
  214. if (cpu_is_omap34xx()) {
  215. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  216. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
  217. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
  218. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
  219. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, dev->bufstate);
  220. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, dev->syscstate);
  221. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
  222. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  223. }
  224. dev->idle = 0;
  225. /*
  226. * Don't write to this register if the IE state is 0 as it can
  227. * cause deadlock.
  228. */
  229. if (dev->iestate)
  230. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  231. }
  232. static void omap_i2c_idle(struct omap_i2c_dev *dev)
  233. {
  234. u16 iv;
  235. WARN_ON(dev->idle);
  236. dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  237. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
  238. if (dev->rev < OMAP_I2C_REV_2) {
  239. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
  240. } else {
  241. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
  242. /* Flush posted write before the dev->idle store occurs */
  243. omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  244. }
  245. dev->idle = 1;
  246. clk_disable(dev->fclk);
  247. clk_disable(dev->iclk);
  248. }
  249. static int omap_i2c_init(struct omap_i2c_dev *dev)
  250. {
  251. u16 psc = 0, scll = 0, sclh = 0, buf = 0;
  252. u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
  253. unsigned long fclk_rate = 12000000;
  254. unsigned long timeout;
  255. unsigned long internal_clk = 0;
  256. if (dev->rev >= OMAP_I2C_REV_2) {
  257. /* Disable I2C controller before soft reset */
  258. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  259. omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
  260. ~(OMAP_I2C_CON_EN));
  261. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
  262. /* For some reason we need to set the EN bit before the
  263. * reset done bit gets set. */
  264. timeout = jiffies + OMAP_I2C_TIMEOUT;
  265. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  266. while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
  267. SYSS_RESETDONE_MASK)) {
  268. if (time_after(jiffies, timeout)) {
  269. dev_warn(dev->dev, "timeout waiting "
  270. "for controller reset\n");
  271. return -ETIMEDOUT;
  272. }
  273. msleep(1);
  274. }
  275. /* SYSC register is cleared by the reset; rewrite it */
  276. if (dev->rev == OMAP_I2C_REV_ON_2430) {
  277. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  278. SYSC_AUTOIDLE_MASK);
  279. } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
  280. dev->syscstate = SYSC_AUTOIDLE_MASK;
  281. dev->syscstate |= SYSC_ENAWAKEUP_MASK;
  282. dev->syscstate |= (SYSC_IDLEMODE_SMART <<
  283. __ffs(SYSC_SIDLEMODE_MASK));
  284. dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
  285. __ffs(SYSC_CLOCKACTIVITY_MASK));
  286. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  287. dev->syscstate);
  288. /*
  289. * Enabling all wakup sources to stop I2C freezing on
  290. * WFI instruction.
  291. * REVISIT: Some wkup sources might not be needed.
  292. */
  293. dev->westate = OMAP_I2C_WE_ALL;
  294. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
  295. }
  296. }
  297. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  298. if (cpu_class_is_omap1()) {
  299. /*
  300. * The I2C functional clock is the armxor_ck, so there's
  301. * no need to get "armxor_ck" separately. Now, if OMAP2420
  302. * always returns 12MHz for the functional clock, we can
  303. * do this bit unconditionally.
  304. */
  305. fclk_rate = clk_get_rate(dev->fclk);
  306. /* TRM for 5912 says the I2C clock must be prescaled to be
  307. * between 7 - 12 MHz. The XOR input clock is typically
  308. * 12, 13 or 19.2 MHz. So we should have code that produces:
  309. *
  310. * XOR MHz Divider Prescaler
  311. * 12 1 0
  312. * 13 2 1
  313. * 19.2 2 1
  314. */
  315. if (fclk_rate > 12000000)
  316. psc = fclk_rate / 12000000;
  317. }
  318. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  319. /*
  320. * HSI2C controller internal clk rate should be 19.2 Mhz for
  321. * HS and for all modes on 2430. On 34xx we can use lower rate
  322. * to get longer filter period for better noise suppression.
  323. * The filter is iclk (fclk for HS) period.
  324. */
  325. if (dev->speed > 400 || cpu_is_omap2430())
  326. internal_clk = 19200;
  327. else if (dev->speed > 100)
  328. internal_clk = 9600;
  329. else
  330. internal_clk = 4000;
  331. fclk_rate = clk_get_rate(dev->fclk) / 1000;
  332. /* Compute prescaler divisor */
  333. psc = fclk_rate / internal_clk;
  334. psc = psc - 1;
  335. /* If configured for High Speed */
  336. if (dev->speed > 400) {
  337. unsigned long scl;
  338. /* For first phase of HS mode */
  339. scl = internal_clk / 400;
  340. fsscll = scl - (scl / 3) - 7;
  341. fssclh = (scl / 3) - 5;
  342. /* For second phase of HS mode */
  343. scl = fclk_rate / dev->speed;
  344. hsscll = scl - (scl / 3) - 7;
  345. hssclh = (scl / 3) - 5;
  346. } else if (dev->speed > 100) {
  347. unsigned long scl;
  348. /* Fast mode */
  349. scl = internal_clk / dev->speed;
  350. fsscll = scl - (scl / 3) - 7;
  351. fssclh = (scl / 3) - 5;
  352. } else {
  353. /* Standard mode */
  354. fsscll = internal_clk / (dev->speed * 2) - 7;
  355. fssclh = internal_clk / (dev->speed * 2) - 5;
  356. }
  357. scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
  358. sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
  359. } else {
  360. /* Program desired operating rate */
  361. fclk_rate /= (psc + 1) * 1000;
  362. if (psc > 2)
  363. psc = 2;
  364. scll = fclk_rate / (dev->speed * 2) - 7 + psc;
  365. sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
  366. }
  367. /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
  368. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
  369. /* SCL low and high time values */
  370. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
  371. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
  372. if (dev->fifo_size) {
  373. /* Note: setup required fifo size - 1. RTRSH and XTRSH */
  374. buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
  375. (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
  376. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
  377. }
  378. /* Take the I2C module out of reset: */
  379. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  380. /* Enable interrupts */
  381. dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
  382. OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
  383. OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
  384. (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
  385. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  386. if (cpu_is_omap34xx()) {
  387. dev->pscstate = psc;
  388. dev->scllstate = scll;
  389. dev->sclhstate = sclh;
  390. dev->bufstate = buf;
  391. }
  392. return 0;
  393. }
  394. /*
  395. * Waiting on Bus Busy
  396. */
  397. static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
  398. {
  399. unsigned long timeout;
  400. timeout = jiffies + OMAP_I2C_TIMEOUT;
  401. while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
  402. if (time_after(jiffies, timeout)) {
  403. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  404. return -ETIMEDOUT;
  405. }
  406. msleep(1);
  407. }
  408. return 0;
  409. }
  410. /*
  411. * Low level master read/write transaction.
  412. */
  413. static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
  414. struct i2c_msg *msg, int stop)
  415. {
  416. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  417. int r;
  418. u16 w;
  419. dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  420. msg->addr, msg->len, msg->flags, stop);
  421. if (msg->len == 0)
  422. return -EINVAL;
  423. omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
  424. /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
  425. dev->buf = msg->buf;
  426. dev->buf_len = msg->len;
  427. omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
  428. /* Clear the FIFO Buffers */
  429. w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  430. w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
  431. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
  432. init_completion(&dev->cmd_complete);
  433. dev->cmd_err = 0;
  434. w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
  435. /* High speed configuration */
  436. if (dev->speed > 400)
  437. w |= OMAP_I2C_CON_OPMODE_HS;
  438. if (msg->flags & I2C_M_TEN)
  439. w |= OMAP_I2C_CON_XA;
  440. if (!(msg->flags & I2C_M_RD))
  441. w |= OMAP_I2C_CON_TRX;
  442. if (!dev->b_hw && stop)
  443. w |= OMAP_I2C_CON_STP;
  444. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  445. /*
  446. * Don't write stt and stp together on some hardware.
  447. */
  448. if (dev->b_hw && stop) {
  449. unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
  450. u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  451. while (con & OMAP_I2C_CON_STT) {
  452. con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  453. /* Let the user know if i2c is in a bad state */
  454. if (time_after(jiffies, delay)) {
  455. dev_err(dev->dev, "controller timed out "
  456. "waiting for start condition to finish\n");
  457. return -ETIMEDOUT;
  458. }
  459. cpu_relax();
  460. }
  461. w |= OMAP_I2C_CON_STP;
  462. w &= ~OMAP_I2C_CON_STT;
  463. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  464. }
  465. /*
  466. * REVISIT: We should abort the transfer on signals, but the bus goes
  467. * into arbitration and we're currently unable to recover from it.
  468. */
  469. r = wait_for_completion_timeout(&dev->cmd_complete,
  470. OMAP_I2C_TIMEOUT);
  471. dev->buf_len = 0;
  472. if (r < 0)
  473. return r;
  474. if (r == 0) {
  475. dev_err(dev->dev, "controller timed out\n");
  476. omap_i2c_init(dev);
  477. return -ETIMEDOUT;
  478. }
  479. if (likely(!dev->cmd_err))
  480. return 0;
  481. /* We have an error */
  482. if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
  483. OMAP_I2C_STAT_XUDF)) {
  484. omap_i2c_init(dev);
  485. return -EIO;
  486. }
  487. if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
  488. if (msg->flags & I2C_M_IGNORE_NAK)
  489. return 0;
  490. if (stop) {
  491. w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  492. w |= OMAP_I2C_CON_STP;
  493. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  494. }
  495. return -EREMOTEIO;
  496. }
  497. return -EIO;
  498. }
  499. /*
  500. * Prepare controller for a transaction and call omap_i2c_xfer_msg
  501. * to do the work during IRQ processing.
  502. */
  503. static int
  504. omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  505. {
  506. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  507. int i;
  508. int r;
  509. omap_i2c_unidle(dev);
  510. r = omap_i2c_wait_for_bb(dev);
  511. if (r < 0)
  512. goto out;
  513. for (i = 0; i < num; i++) {
  514. r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  515. if (r != 0)
  516. break;
  517. }
  518. if (r == 0)
  519. r = num;
  520. out:
  521. omap_i2c_idle(dev);
  522. return r;
  523. }
  524. static u32
  525. omap_i2c_func(struct i2c_adapter *adap)
  526. {
  527. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  528. }
  529. static inline void
  530. omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
  531. {
  532. dev->cmd_err |= err;
  533. complete(&dev->cmd_complete);
  534. }
  535. static inline void
  536. omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
  537. {
  538. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
  539. }
  540. /* rev1 devices are apparently only on some 15xx */
  541. #ifdef CONFIG_ARCH_OMAP15XX
  542. static irqreturn_t
  543. omap_i2c_rev1_isr(int this_irq, void *dev_id)
  544. {
  545. struct omap_i2c_dev *dev = dev_id;
  546. u16 iv, w;
  547. if (dev->idle)
  548. return IRQ_NONE;
  549. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
  550. switch (iv) {
  551. case 0x00: /* None */
  552. break;
  553. case 0x01: /* Arbitration lost */
  554. dev_err(dev->dev, "Arbitration lost\n");
  555. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
  556. break;
  557. case 0x02: /* No acknowledgement */
  558. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
  559. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
  560. break;
  561. case 0x03: /* Register access ready */
  562. omap_i2c_complete_cmd(dev, 0);
  563. break;
  564. case 0x04: /* Receive data ready */
  565. if (dev->buf_len) {
  566. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  567. *dev->buf++ = w;
  568. dev->buf_len--;
  569. if (dev->buf_len) {
  570. *dev->buf++ = w >> 8;
  571. dev->buf_len--;
  572. }
  573. } else
  574. dev_err(dev->dev, "RRDY IRQ while no data requested\n");
  575. break;
  576. case 0x05: /* Transmit data ready */
  577. if (dev->buf_len) {
  578. w = *dev->buf++;
  579. dev->buf_len--;
  580. if (dev->buf_len) {
  581. w |= *dev->buf++ << 8;
  582. dev->buf_len--;
  583. }
  584. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  585. } else
  586. dev_err(dev->dev, "XRDY IRQ while no data to send\n");
  587. break;
  588. default:
  589. return IRQ_NONE;
  590. }
  591. return IRQ_HANDLED;
  592. }
  593. #else
  594. #define omap_i2c_rev1_isr NULL
  595. #endif
  596. static irqreturn_t
  597. omap_i2c_isr(int this_irq, void *dev_id)
  598. {
  599. struct omap_i2c_dev *dev = dev_id;
  600. u16 bits;
  601. u16 stat, w;
  602. int err, count = 0;
  603. if (dev->idle)
  604. return IRQ_NONE;
  605. bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  606. while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
  607. dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
  608. if (count++ == 100) {
  609. dev_warn(dev->dev, "Too much work in one IRQ\n");
  610. break;
  611. }
  612. err = 0;
  613. complete:
  614. /*
  615. * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
  616. * acked after the data operation is complete.
  617. * Ref: TRM SWPU114Q Figure 18-31
  618. */
  619. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
  620. ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  621. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  622. if (stat & OMAP_I2C_STAT_NACK) {
  623. err |= OMAP_I2C_STAT_NACK;
  624. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  625. OMAP_I2C_CON_STP);
  626. }
  627. if (stat & OMAP_I2C_STAT_AL) {
  628. dev_err(dev->dev, "Arbitration lost\n");
  629. err |= OMAP_I2C_STAT_AL;
  630. }
  631. if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
  632. OMAP_I2C_STAT_AL)) {
  633. omap_i2c_ack_stat(dev, stat &
  634. (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  635. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  636. omap_i2c_complete_cmd(dev, err);
  637. return IRQ_HANDLED;
  638. }
  639. if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
  640. u8 num_bytes = 1;
  641. if (dev->fifo_size) {
  642. if (stat & OMAP_I2C_STAT_RRDY)
  643. num_bytes = dev->fifo_size;
  644. else /* read RXSTAT on RDR interrupt */
  645. num_bytes = (omap_i2c_read_reg(dev,
  646. OMAP_I2C_BUFSTAT_REG)
  647. >> 8) & 0x3F;
  648. }
  649. while (num_bytes) {
  650. num_bytes--;
  651. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  652. if (dev->buf_len) {
  653. *dev->buf++ = w;
  654. dev->buf_len--;
  655. /* Data reg from 2430 is 8 bit wide */
  656. if (!cpu_is_omap2430() &&
  657. !cpu_is_omap34xx()) {
  658. if (dev->buf_len) {
  659. *dev->buf++ = w >> 8;
  660. dev->buf_len--;
  661. }
  662. }
  663. } else {
  664. if (stat & OMAP_I2C_STAT_RRDY)
  665. dev_err(dev->dev,
  666. "RRDY IRQ while no data"
  667. " requested\n");
  668. if (stat & OMAP_I2C_STAT_RDR)
  669. dev_err(dev->dev,
  670. "RDR IRQ while no data"
  671. " requested\n");
  672. break;
  673. }
  674. }
  675. omap_i2c_ack_stat(dev,
  676. stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
  677. continue;
  678. }
  679. if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
  680. u8 num_bytes = 1;
  681. if (dev->fifo_size) {
  682. if (stat & OMAP_I2C_STAT_XRDY)
  683. num_bytes = dev->fifo_size;
  684. else /* read TXSTAT on XDR interrupt */
  685. num_bytes = omap_i2c_read_reg(dev,
  686. OMAP_I2C_BUFSTAT_REG)
  687. & 0x3F;
  688. }
  689. while (num_bytes) {
  690. num_bytes--;
  691. w = 0;
  692. if (dev->buf_len) {
  693. w = *dev->buf++;
  694. dev->buf_len--;
  695. /* Data reg from 2430 is 8 bit wide */
  696. if (!cpu_is_omap2430() &&
  697. !cpu_is_omap34xx()) {
  698. if (dev->buf_len) {
  699. w |= *dev->buf++ << 8;
  700. dev->buf_len--;
  701. }
  702. }
  703. } else {
  704. if (stat & OMAP_I2C_STAT_XRDY)
  705. dev_err(dev->dev,
  706. "XRDY IRQ while no "
  707. "data to send\n");
  708. if (stat & OMAP_I2C_STAT_XDR)
  709. dev_err(dev->dev,
  710. "XDR IRQ while no "
  711. "data to send\n");
  712. break;
  713. }
  714. /*
  715. * OMAP3430 Errata 1.153: When an XRDY/XDR
  716. * is hit, wait for XUDF before writing data
  717. * to DATA_REG. Otherwise some data bytes can
  718. * be lost while transferring them from the
  719. * memory to the I2C interface.
  720. */
  721. if (dev->rev <= OMAP_I2C_REV_ON_3430) {
  722. while (!(stat & OMAP_I2C_STAT_XUDF)) {
  723. if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
  724. omap_i2c_ack_stat(dev, stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  725. err |= OMAP_I2C_STAT_XUDF;
  726. goto complete;
  727. }
  728. cpu_relax();
  729. stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  730. }
  731. }
  732. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  733. }
  734. omap_i2c_ack_stat(dev,
  735. stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  736. continue;
  737. }
  738. if (stat & OMAP_I2C_STAT_ROVR) {
  739. dev_err(dev->dev, "Receive overrun\n");
  740. dev->cmd_err |= OMAP_I2C_STAT_ROVR;
  741. }
  742. if (stat & OMAP_I2C_STAT_XUDF) {
  743. dev_err(dev->dev, "Transmit underflow\n");
  744. dev->cmd_err |= OMAP_I2C_STAT_XUDF;
  745. }
  746. }
  747. return count ? IRQ_HANDLED : IRQ_NONE;
  748. }
  749. static const struct i2c_algorithm omap_i2c_algo = {
  750. .master_xfer = omap_i2c_xfer,
  751. .functionality = omap_i2c_func,
  752. };
  753. static int __devinit
  754. omap_i2c_probe(struct platform_device *pdev)
  755. {
  756. struct omap_i2c_dev *dev;
  757. struct i2c_adapter *adap;
  758. struct resource *mem, *irq, *ioarea;
  759. irq_handler_t isr;
  760. int r;
  761. u32 speed = 0;
  762. /* NOTE: driver uses the static register mapping */
  763. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  764. if (!mem) {
  765. dev_err(&pdev->dev, "no mem resource?\n");
  766. return -ENODEV;
  767. }
  768. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  769. if (!irq) {
  770. dev_err(&pdev->dev, "no irq resource?\n");
  771. return -ENODEV;
  772. }
  773. ioarea = request_mem_region(mem->start, resource_size(mem),
  774. pdev->name);
  775. if (!ioarea) {
  776. dev_err(&pdev->dev, "I2C region already claimed\n");
  777. return -EBUSY;
  778. }
  779. dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
  780. if (!dev) {
  781. r = -ENOMEM;
  782. goto err_release_region;
  783. }
  784. if (pdev->dev.platform_data != NULL)
  785. speed = *(u32 *)pdev->dev.platform_data;
  786. else
  787. speed = 100; /* Defualt speed */
  788. dev->speed = speed;
  789. dev->idle = 1;
  790. dev->dev = &pdev->dev;
  791. dev->irq = irq->start;
  792. dev->base = ioremap(mem->start, resource_size(mem));
  793. if (!dev->base) {
  794. r = -ENOMEM;
  795. goto err_free_mem;
  796. }
  797. platform_set_drvdata(pdev, dev);
  798. if ((r = omap_i2c_get_clocks(dev)) != 0)
  799. goto err_iounmap;
  800. omap_i2c_unidle(dev);
  801. dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
  802. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  803. u16 s;
  804. /* Set up the fifo size - Get total size */
  805. s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
  806. dev->fifo_size = 0x8 << s;
  807. /*
  808. * Set up notification threshold as half the total available
  809. * size. This is to ensure that we can handle the status on int
  810. * call back latencies.
  811. */
  812. dev->fifo_size = (dev->fifo_size / 2);
  813. dev->b_hw = 1; /* Enable hardware fixes */
  814. }
  815. if (cpu_is_omap7xx())
  816. dev->reg_shift = 1;
  817. else
  818. dev->reg_shift = 2;
  819. /* reset ASAP, clearing any IRQs */
  820. omap_i2c_init(dev);
  821. isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
  822. r = request_irq(dev->irq, isr, 0, pdev->name, dev);
  823. if (r) {
  824. dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
  825. goto err_unuse_clocks;
  826. }
  827. dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
  828. pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
  829. omap_i2c_idle(dev);
  830. adap = &dev->adapter;
  831. i2c_set_adapdata(adap, dev);
  832. adap->owner = THIS_MODULE;
  833. adap->class = I2C_CLASS_HWMON;
  834. strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
  835. adap->algo = &omap_i2c_algo;
  836. adap->dev.parent = &pdev->dev;
  837. /* i2c device drivers may be active on return from add_adapter() */
  838. adap->nr = pdev->id;
  839. r = i2c_add_numbered_adapter(adap);
  840. if (r) {
  841. dev_err(dev->dev, "failure adding adapter\n");
  842. goto err_free_irq;
  843. }
  844. return 0;
  845. err_free_irq:
  846. free_irq(dev->irq, dev);
  847. err_unuse_clocks:
  848. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  849. omap_i2c_idle(dev);
  850. omap_i2c_put_clocks(dev);
  851. err_iounmap:
  852. iounmap(dev->base);
  853. err_free_mem:
  854. platform_set_drvdata(pdev, NULL);
  855. kfree(dev);
  856. err_release_region:
  857. release_mem_region(mem->start, resource_size(mem));
  858. return r;
  859. }
  860. static int
  861. omap_i2c_remove(struct platform_device *pdev)
  862. {
  863. struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
  864. struct resource *mem;
  865. platform_set_drvdata(pdev, NULL);
  866. free_irq(dev->irq, dev);
  867. i2c_del_adapter(&dev->adapter);
  868. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  869. omap_i2c_put_clocks(dev);
  870. iounmap(dev->base);
  871. kfree(dev);
  872. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  873. release_mem_region(mem->start, resource_size(mem));
  874. return 0;
  875. }
  876. static struct platform_driver omap_i2c_driver = {
  877. .probe = omap_i2c_probe,
  878. .remove = omap_i2c_remove,
  879. .driver = {
  880. .name = "i2c_omap",
  881. .owner = THIS_MODULE,
  882. },
  883. };
  884. /* I2C may be needed to bring up other drivers */
  885. static int __init
  886. omap_i2c_init_driver(void)
  887. {
  888. return platform_driver_register(&omap_i2c_driver);
  889. }
  890. subsys_initcall(omap_i2c_init_driver);
  891. static void __exit omap_i2c_exit_driver(void)
  892. {
  893. platform_driver_unregister(&omap_i2c_driver);
  894. }
  895. module_exit(omap_i2c_exit_driver);
  896. MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
  897. MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
  898. MODULE_LICENSE("GPL");
  899. MODULE_ALIAS("platform:i2c_omap");