r300.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "radeon_drm.h"
  36. #include "r100_track.h"
  37. #include "r300d.h"
  38. #include "rv350d.h"
  39. #include "r300_reg_safe.h"
  40. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  41. *
  42. * GPU Errata:
  43. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  44. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  45. * However, scheduling such write to the ring seems harmless, i suspect
  46. * the CP read collide with the flush somehow, or maybe the MC, hard to
  47. * tell. (Jerome Glisse)
  48. */
  49. /*
  50. * rv370,rv380 PCIE GART
  51. */
  52. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  53. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  54. {
  55. uint32_t tmp;
  56. int i;
  57. /* Workaround HW bug do flush 2 times */
  58. for (i = 0; i < 2; i++) {
  59. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  60. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  61. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  62. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  63. }
  64. mb();
  65. }
  66. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  67. {
  68. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  69. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  70. return -EINVAL;
  71. }
  72. addr = (lower_32_bits(addr) >> 8) |
  73. ((upper_32_bits(addr) & 0xff) << 24) |
  74. 0xc;
  75. /* on x86 we want this to be CPU endian, on powerpc
  76. * on powerpc without HW swappers, it'll get swapped on way
  77. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  78. writel(addr, ((void __iomem *)ptr) + (i * 4));
  79. return 0;
  80. }
  81. int rv370_pcie_gart_init(struct radeon_device *rdev)
  82. {
  83. int r;
  84. if (rdev->gart.table.vram.robj) {
  85. WARN(1, "RV370 PCIE GART already initialized.\n");
  86. return 0;
  87. }
  88. /* Initialize common gart structure */
  89. r = radeon_gart_init(rdev);
  90. if (r)
  91. return r;
  92. r = rv370_debugfs_pcie_gart_info_init(rdev);
  93. if (r)
  94. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  95. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  96. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  97. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  98. return radeon_gart_table_vram_alloc(rdev);
  99. }
  100. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  101. {
  102. uint32_t table_addr;
  103. uint32_t tmp;
  104. int r;
  105. if (rdev->gart.table.vram.robj == NULL) {
  106. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  107. return -EINVAL;
  108. }
  109. r = radeon_gart_table_vram_pin(rdev);
  110. if (r)
  111. return r;
  112. radeon_gart_restore(rdev);
  113. /* discard memory request outside of configured range */
  114. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  115. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  117. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  121. table_addr = rdev->gart.table_addr;
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  123. /* FIXME: setup default page */
  124. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  125. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  126. /* Clear error */
  127. WREG32_PCIE(0x18, 0);
  128. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  129. tmp |= RADEON_PCIE_TX_GART_EN;
  130. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  131. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  132. rv370_pcie_gart_tlb_flush(rdev);
  133. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  134. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  135. rdev->gart.ready = true;
  136. return 0;
  137. }
  138. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  139. {
  140. u32 tmp;
  141. int r;
  142. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  143. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  144. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  145. if (rdev->gart.table.vram.robj) {
  146. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  147. if (likely(r == 0)) {
  148. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  149. radeon_bo_unpin(rdev->gart.table.vram.robj);
  150. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  151. }
  152. }
  153. }
  154. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  155. {
  156. radeon_gart_fini(rdev);
  157. rv370_pcie_gart_disable(rdev);
  158. radeon_gart_table_vram_free(rdev);
  159. }
  160. void r300_fence_ring_emit(struct radeon_device *rdev,
  161. struct radeon_fence *fence)
  162. {
  163. /* Who ever call radeon_fence_emit should call ring_lock and ask
  164. * for enough space (today caller are ib schedule and buffer move) */
  165. /* Write SC register so SC & US assert idle */
  166. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  167. radeon_ring_write(rdev, 0);
  168. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  169. radeon_ring_write(rdev, 0);
  170. /* Flush 3D cache */
  171. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  172. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  173. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  174. radeon_ring_write(rdev, R300_ZC_FLUSH);
  175. /* Wait until IDLE & CLEAN */
  176. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  177. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  178. RADEON_WAIT_2D_IDLECLEAN |
  179. RADEON_WAIT_DMA_GUI_IDLE));
  180. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  181. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  182. RADEON_HDP_READ_BUFFER_INVALIDATE);
  183. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  184. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  185. /* Emit fence sequence & fire IRQ */
  186. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  187. radeon_ring_write(rdev, fence->seq);
  188. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  189. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  190. }
  191. void r300_ring_start(struct radeon_device *rdev)
  192. {
  193. unsigned gb_tile_config;
  194. int r;
  195. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  196. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  197. switch(rdev->num_gb_pipes) {
  198. case 2:
  199. gb_tile_config |= R300_PIPE_COUNT_R300;
  200. break;
  201. case 3:
  202. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  203. break;
  204. case 4:
  205. gb_tile_config |= R300_PIPE_COUNT_R420;
  206. break;
  207. case 1:
  208. default:
  209. gb_tile_config |= R300_PIPE_COUNT_RV350;
  210. break;
  211. }
  212. r = radeon_ring_lock(rdev, 64);
  213. if (r) {
  214. return;
  215. }
  216. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  217. radeon_ring_write(rdev,
  218. RADEON_ISYNC_ANY2D_IDLE3D |
  219. RADEON_ISYNC_ANY3D_IDLE2D |
  220. RADEON_ISYNC_WAIT_IDLEGUI |
  221. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  222. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  223. radeon_ring_write(rdev, gb_tile_config);
  224. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  225. radeon_ring_write(rdev,
  226. RADEON_WAIT_2D_IDLECLEAN |
  227. RADEON_WAIT_3D_IDLECLEAN);
  228. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  229. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  231. radeon_ring_write(rdev, 0);
  232. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  233. radeon_ring_write(rdev, 0);
  234. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  235. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  236. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  237. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  238. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  239. radeon_ring_write(rdev,
  240. RADEON_WAIT_2D_IDLECLEAN |
  241. RADEON_WAIT_3D_IDLECLEAN);
  242. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  243. radeon_ring_write(rdev, 0);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  246. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  247. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  248. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  249. radeon_ring_write(rdev,
  250. ((6 << R300_MS_X0_SHIFT) |
  251. (6 << R300_MS_Y0_SHIFT) |
  252. (6 << R300_MS_X1_SHIFT) |
  253. (6 << R300_MS_Y1_SHIFT) |
  254. (6 << R300_MS_X2_SHIFT) |
  255. (6 << R300_MS_Y2_SHIFT) |
  256. (6 << R300_MSBD0_Y_SHIFT) |
  257. (6 << R300_MSBD0_X_SHIFT)));
  258. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  259. radeon_ring_write(rdev,
  260. ((6 << R300_MS_X3_SHIFT) |
  261. (6 << R300_MS_Y3_SHIFT) |
  262. (6 << R300_MS_X4_SHIFT) |
  263. (6 << R300_MS_Y4_SHIFT) |
  264. (6 << R300_MS_X5_SHIFT) |
  265. (6 << R300_MS_Y5_SHIFT) |
  266. (6 << R300_MSBD1_SHIFT)));
  267. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  268. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  269. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  270. radeon_ring_write(rdev,
  271. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  273. radeon_ring_write(rdev,
  274. R300_GEOMETRY_ROUND_NEAREST |
  275. R300_COLOR_ROUND_NEAREST);
  276. radeon_ring_unlock_commit(rdev);
  277. }
  278. void r300_errata(struct radeon_device *rdev)
  279. {
  280. rdev->pll_errata = 0;
  281. if (rdev->family == CHIP_R300 &&
  282. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  283. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  284. }
  285. }
  286. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  287. {
  288. unsigned i;
  289. uint32_t tmp;
  290. for (i = 0; i < rdev->usec_timeout; i++) {
  291. /* read MC_STATUS */
  292. tmp = RREG32(RADEON_MC_STATUS);
  293. if (tmp & R300_MC_IDLE) {
  294. return 0;
  295. }
  296. DRM_UDELAY(1);
  297. }
  298. return -1;
  299. }
  300. void r300_gpu_init(struct radeon_device *rdev)
  301. {
  302. uint32_t gb_tile_config, tmp;
  303. r100_hdp_reset(rdev);
  304. /* FIXME: rv380 one pipes ? */
  305. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  306. (rdev->family == CHIP_R350)) {
  307. /* r300,r350 */
  308. rdev->num_gb_pipes = 2;
  309. } else {
  310. /* rv350,rv370,rv380,r300 AD */
  311. rdev->num_gb_pipes = 1;
  312. }
  313. rdev->num_z_pipes = 1;
  314. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  315. switch (rdev->num_gb_pipes) {
  316. case 2:
  317. gb_tile_config |= R300_PIPE_COUNT_R300;
  318. break;
  319. case 3:
  320. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  321. break;
  322. case 4:
  323. gb_tile_config |= R300_PIPE_COUNT_R420;
  324. break;
  325. default:
  326. case 1:
  327. gb_tile_config |= R300_PIPE_COUNT_RV350;
  328. break;
  329. }
  330. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  331. if (r100_gui_wait_for_idle(rdev)) {
  332. printk(KERN_WARNING "Failed to wait GUI idle while "
  333. "programming pipes. Bad things might happen.\n");
  334. }
  335. tmp = RREG32(R300_DST_PIPE_CONFIG);
  336. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  337. WREG32(R300_RB2D_DSTCACHE_MODE,
  338. R300_DC_AUTOFLUSH_ENABLE |
  339. R300_DC_DC_DISABLE_IGNORE_PE);
  340. if (r100_gui_wait_for_idle(rdev)) {
  341. printk(KERN_WARNING "Failed to wait GUI idle while "
  342. "programming pipes. Bad things might happen.\n");
  343. }
  344. if (r300_mc_wait_for_idle(rdev)) {
  345. printk(KERN_WARNING "Failed to wait MC idle while "
  346. "programming pipes. Bad things might happen.\n");
  347. }
  348. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  349. rdev->num_gb_pipes, rdev->num_z_pipes);
  350. }
  351. int r300_ga_reset(struct radeon_device *rdev)
  352. {
  353. uint32_t tmp;
  354. bool reinit_cp;
  355. int i;
  356. reinit_cp = rdev->cp.ready;
  357. rdev->cp.ready = false;
  358. for (i = 0; i < rdev->usec_timeout; i++) {
  359. WREG32(RADEON_CP_CSQ_MODE, 0);
  360. WREG32(RADEON_CP_CSQ_CNTL, 0);
  361. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  362. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  363. udelay(200);
  364. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  365. /* Wait to prevent race in RBBM_STATUS */
  366. mdelay(1);
  367. tmp = RREG32(RADEON_RBBM_STATUS);
  368. if (tmp & ((1 << 20) | (1 << 26))) {
  369. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  370. /* GA still busy soft reset it */
  371. WREG32(0x429C, 0x200);
  372. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  373. WREG32(R300_RE_SCISSORS_TL, 0);
  374. WREG32(R300_RE_SCISSORS_BR, 0);
  375. WREG32(0x24AC, 0);
  376. }
  377. /* Wait to prevent race in RBBM_STATUS */
  378. mdelay(1);
  379. tmp = RREG32(RADEON_RBBM_STATUS);
  380. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  381. break;
  382. }
  383. }
  384. for (i = 0; i < rdev->usec_timeout; i++) {
  385. tmp = RREG32(RADEON_RBBM_STATUS);
  386. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  387. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  388. tmp);
  389. if (reinit_cp) {
  390. return r100_cp_init(rdev, rdev->cp.ring_size);
  391. }
  392. return 0;
  393. }
  394. DRM_UDELAY(1);
  395. }
  396. tmp = RREG32(RADEON_RBBM_STATUS);
  397. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  398. return -1;
  399. }
  400. int r300_gpu_reset(struct radeon_device *rdev)
  401. {
  402. uint32_t status;
  403. /* reset order likely matter */
  404. status = RREG32(RADEON_RBBM_STATUS);
  405. /* reset HDP */
  406. r100_hdp_reset(rdev);
  407. /* reset rb2d */
  408. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  409. r100_rb2d_reset(rdev);
  410. }
  411. /* reset GA */
  412. if (status & ((1 << 20) | (1 << 26))) {
  413. r300_ga_reset(rdev);
  414. }
  415. /* reset CP */
  416. status = RREG32(RADEON_RBBM_STATUS);
  417. if (status & (1 << 16)) {
  418. r100_cp_reset(rdev);
  419. }
  420. /* Check if GPU is idle */
  421. status = RREG32(RADEON_RBBM_STATUS);
  422. if (status & RADEON_RBBM_ACTIVE) {
  423. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  424. return -1;
  425. }
  426. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  427. return 0;
  428. }
  429. /*
  430. * r300,r350,rv350,rv380 VRAM info
  431. */
  432. void r300_mc_init(struct radeon_device *rdev)
  433. {
  434. u64 base;
  435. u32 tmp;
  436. /* DDR for all card after R300 & IGP */
  437. rdev->mc.vram_is_ddr = true;
  438. tmp = RREG32(RADEON_MEM_CNTL);
  439. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  440. switch (tmp) {
  441. case 0: rdev->mc.vram_width = 64; break;
  442. case 1: rdev->mc.vram_width = 128; break;
  443. case 2: rdev->mc.vram_width = 256; break;
  444. default: rdev->mc.vram_width = 128; break;
  445. }
  446. r100_vram_init_sizes(rdev);
  447. base = rdev->mc.aper_base;
  448. if (rdev->flags & RADEON_IS_IGP)
  449. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  450. radeon_vram_location(rdev, &rdev->mc, base);
  451. if (!(rdev->flags & RADEON_IS_AGP))
  452. radeon_gtt_location(rdev, &rdev->mc);
  453. radeon_update_bandwidth_info(rdev);
  454. }
  455. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  456. {
  457. uint32_t link_width_cntl, mask;
  458. if (rdev->flags & RADEON_IS_IGP)
  459. return;
  460. if (!(rdev->flags & RADEON_IS_PCIE))
  461. return;
  462. /* FIXME wait for idle */
  463. switch (lanes) {
  464. case 0:
  465. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  466. break;
  467. case 1:
  468. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  469. break;
  470. case 2:
  471. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  472. break;
  473. case 4:
  474. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  475. break;
  476. case 8:
  477. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  478. break;
  479. case 12:
  480. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  481. break;
  482. case 16:
  483. default:
  484. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  485. break;
  486. }
  487. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  488. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  489. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  490. return;
  491. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  492. RADEON_PCIE_LC_RECONFIG_NOW |
  493. RADEON_PCIE_LC_RECONFIG_LATER |
  494. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  495. link_width_cntl |= mask;
  496. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  497. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  498. RADEON_PCIE_LC_RECONFIG_NOW));
  499. /* wait for lane set to complete */
  500. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  501. while (link_width_cntl == 0xffffffff)
  502. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  503. }
  504. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  505. {
  506. u32 link_width_cntl;
  507. if (rdev->flags & RADEON_IS_IGP)
  508. return 0;
  509. if (!(rdev->flags & RADEON_IS_PCIE))
  510. return 0;
  511. /* FIXME wait for idle */
  512. if (rdev->family < CHIP_R600)
  513. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  514. else
  515. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  516. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  517. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  518. return 0;
  519. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  520. return 1;
  521. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  522. return 2;
  523. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  524. return 4;
  525. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  526. return 8;
  527. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  528. default:
  529. return 16;
  530. }
  531. }
  532. #if defined(CONFIG_DEBUG_FS)
  533. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  534. {
  535. struct drm_info_node *node = (struct drm_info_node *) m->private;
  536. struct drm_device *dev = node->minor->dev;
  537. struct radeon_device *rdev = dev->dev_private;
  538. uint32_t tmp;
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  540. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  542. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  544. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  546. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  547. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  548. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  549. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  550. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  551. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  552. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  553. return 0;
  554. }
  555. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  556. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  557. };
  558. #endif
  559. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  560. {
  561. #if defined(CONFIG_DEBUG_FS)
  562. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  563. #else
  564. return 0;
  565. #endif
  566. }
  567. static int r300_packet0_check(struct radeon_cs_parser *p,
  568. struct radeon_cs_packet *pkt,
  569. unsigned idx, unsigned reg)
  570. {
  571. struct radeon_cs_reloc *reloc;
  572. struct r100_cs_track *track;
  573. volatile uint32_t *ib;
  574. uint32_t tmp, tile_flags = 0;
  575. unsigned i;
  576. int r;
  577. u32 idx_value;
  578. ib = p->ib->ptr;
  579. track = (struct r100_cs_track *)p->track;
  580. idx_value = radeon_get_ib_value(p, idx);
  581. switch(reg) {
  582. case AVIVO_D1MODE_VLINE_START_END:
  583. case RADEON_CRTC_GUI_TRIG_VLINE:
  584. r = r100_cs_packet_parse_vline(p);
  585. if (r) {
  586. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  587. idx, reg);
  588. r100_cs_dump_packet(p, pkt);
  589. return r;
  590. }
  591. break;
  592. case RADEON_DST_PITCH_OFFSET:
  593. case RADEON_SRC_PITCH_OFFSET:
  594. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  595. if (r)
  596. return r;
  597. break;
  598. case R300_RB3D_COLOROFFSET0:
  599. case R300_RB3D_COLOROFFSET1:
  600. case R300_RB3D_COLOROFFSET2:
  601. case R300_RB3D_COLOROFFSET3:
  602. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  603. r = r100_cs_packet_next_reloc(p, &reloc);
  604. if (r) {
  605. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  606. idx, reg);
  607. r100_cs_dump_packet(p, pkt);
  608. return r;
  609. }
  610. track->cb[i].robj = reloc->robj;
  611. track->cb[i].offset = idx_value;
  612. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  613. break;
  614. case R300_ZB_DEPTHOFFSET:
  615. r = r100_cs_packet_next_reloc(p, &reloc);
  616. if (r) {
  617. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  618. idx, reg);
  619. r100_cs_dump_packet(p, pkt);
  620. return r;
  621. }
  622. track->zb.robj = reloc->robj;
  623. track->zb.offset = idx_value;
  624. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  625. break;
  626. case R300_TX_OFFSET_0:
  627. case R300_TX_OFFSET_0+4:
  628. case R300_TX_OFFSET_0+8:
  629. case R300_TX_OFFSET_0+12:
  630. case R300_TX_OFFSET_0+16:
  631. case R300_TX_OFFSET_0+20:
  632. case R300_TX_OFFSET_0+24:
  633. case R300_TX_OFFSET_0+28:
  634. case R300_TX_OFFSET_0+32:
  635. case R300_TX_OFFSET_0+36:
  636. case R300_TX_OFFSET_0+40:
  637. case R300_TX_OFFSET_0+44:
  638. case R300_TX_OFFSET_0+48:
  639. case R300_TX_OFFSET_0+52:
  640. case R300_TX_OFFSET_0+56:
  641. case R300_TX_OFFSET_0+60:
  642. i = (reg - R300_TX_OFFSET_0) >> 2;
  643. r = r100_cs_packet_next_reloc(p, &reloc);
  644. if (r) {
  645. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  646. idx, reg);
  647. r100_cs_dump_packet(p, pkt);
  648. return r;
  649. }
  650. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  651. tile_flags |= R300_TXO_MACRO_TILE;
  652. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  653. tile_flags |= R300_TXO_MICRO_TILE;
  654. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  655. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  656. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  657. tmp |= tile_flags;
  658. ib[idx] = tmp;
  659. track->textures[i].robj = reloc->robj;
  660. break;
  661. /* Tracked registers */
  662. case 0x2084:
  663. /* VAP_VF_CNTL */
  664. track->vap_vf_cntl = idx_value;
  665. break;
  666. case 0x20B4:
  667. /* VAP_VTX_SIZE */
  668. track->vtx_size = idx_value & 0x7F;
  669. break;
  670. case 0x2134:
  671. /* VAP_VF_MAX_VTX_INDX */
  672. track->max_indx = idx_value & 0x00FFFFFFUL;
  673. break;
  674. case 0x2088:
  675. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  676. if (p->rdev->family < CHIP_RV515)
  677. goto fail;
  678. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  679. break;
  680. case 0x43E4:
  681. /* SC_SCISSOR1 */
  682. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  683. if (p->rdev->family < CHIP_RV515) {
  684. track->maxy -= 1440;
  685. }
  686. break;
  687. case 0x4E00:
  688. /* RB3D_CCTL */
  689. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  690. break;
  691. case 0x4E38:
  692. case 0x4E3C:
  693. case 0x4E40:
  694. case 0x4E44:
  695. /* RB3D_COLORPITCH0 */
  696. /* RB3D_COLORPITCH1 */
  697. /* RB3D_COLORPITCH2 */
  698. /* RB3D_COLORPITCH3 */
  699. r = r100_cs_packet_next_reloc(p, &reloc);
  700. if (r) {
  701. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  702. idx, reg);
  703. r100_cs_dump_packet(p, pkt);
  704. return r;
  705. }
  706. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  707. tile_flags |= R300_COLOR_TILE_ENABLE;
  708. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  709. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  710. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  711. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  712. tmp = idx_value & ~(0x7 << 16);
  713. tmp |= tile_flags;
  714. ib[idx] = tmp;
  715. i = (reg - 0x4E38) >> 2;
  716. track->cb[i].pitch = idx_value & 0x3FFE;
  717. switch (((idx_value >> 21) & 0xF)) {
  718. case 9:
  719. case 11:
  720. case 12:
  721. track->cb[i].cpp = 1;
  722. break;
  723. case 3:
  724. case 4:
  725. case 13:
  726. case 15:
  727. track->cb[i].cpp = 2;
  728. break;
  729. case 6:
  730. track->cb[i].cpp = 4;
  731. break;
  732. case 10:
  733. track->cb[i].cpp = 8;
  734. break;
  735. case 7:
  736. track->cb[i].cpp = 16;
  737. break;
  738. default:
  739. DRM_ERROR("Invalid color buffer format (%d) !\n",
  740. ((idx_value >> 21) & 0xF));
  741. return -EINVAL;
  742. }
  743. break;
  744. case 0x4F00:
  745. /* ZB_CNTL */
  746. if (idx_value & 2) {
  747. track->z_enabled = true;
  748. } else {
  749. track->z_enabled = false;
  750. }
  751. break;
  752. case 0x4F10:
  753. /* ZB_FORMAT */
  754. switch ((idx_value & 0xF)) {
  755. case 0:
  756. case 1:
  757. track->zb.cpp = 2;
  758. break;
  759. case 2:
  760. track->zb.cpp = 4;
  761. break;
  762. default:
  763. DRM_ERROR("Invalid z buffer format (%d) !\n",
  764. (idx_value & 0xF));
  765. return -EINVAL;
  766. }
  767. break;
  768. case 0x4F24:
  769. /* ZB_DEPTHPITCH */
  770. r = r100_cs_packet_next_reloc(p, &reloc);
  771. if (r) {
  772. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  773. idx, reg);
  774. r100_cs_dump_packet(p, pkt);
  775. return r;
  776. }
  777. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  778. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  779. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  780. tile_flags |= R300_DEPTHMICROTILE_TILED;
  781. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  782. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  783. tmp = idx_value & ~(0x7 << 16);
  784. tmp |= tile_flags;
  785. ib[idx] = tmp;
  786. track->zb.pitch = idx_value & 0x3FFC;
  787. break;
  788. case 0x4104:
  789. for (i = 0; i < 16; i++) {
  790. bool enabled;
  791. enabled = !!(idx_value & (1 << i));
  792. track->textures[i].enabled = enabled;
  793. }
  794. break;
  795. case 0x44C0:
  796. case 0x44C4:
  797. case 0x44C8:
  798. case 0x44CC:
  799. case 0x44D0:
  800. case 0x44D4:
  801. case 0x44D8:
  802. case 0x44DC:
  803. case 0x44E0:
  804. case 0x44E4:
  805. case 0x44E8:
  806. case 0x44EC:
  807. case 0x44F0:
  808. case 0x44F4:
  809. case 0x44F8:
  810. case 0x44FC:
  811. /* TX_FORMAT1_[0-15] */
  812. i = (reg - 0x44C0) >> 2;
  813. tmp = (idx_value >> 25) & 0x3;
  814. track->textures[i].tex_coord_type = tmp;
  815. switch ((idx_value & 0x1F)) {
  816. case R300_TX_FORMAT_X8:
  817. case R300_TX_FORMAT_Y4X4:
  818. case R300_TX_FORMAT_Z3Y3X2:
  819. track->textures[i].cpp = 1;
  820. break;
  821. case R300_TX_FORMAT_X16:
  822. case R300_TX_FORMAT_Y8X8:
  823. case R300_TX_FORMAT_Z5Y6X5:
  824. case R300_TX_FORMAT_Z6Y5X5:
  825. case R300_TX_FORMAT_W4Z4Y4X4:
  826. case R300_TX_FORMAT_W1Z5Y5X5:
  827. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  828. case R300_TX_FORMAT_B8G8_B8G8:
  829. case R300_TX_FORMAT_G8R8_G8B8:
  830. track->textures[i].cpp = 2;
  831. break;
  832. case R300_TX_FORMAT_Y16X16:
  833. case R300_TX_FORMAT_Z11Y11X10:
  834. case R300_TX_FORMAT_Z10Y11X11:
  835. case R300_TX_FORMAT_W8Z8Y8X8:
  836. case R300_TX_FORMAT_W2Z10Y10X10:
  837. case 0x17:
  838. case R300_TX_FORMAT_FL_I32:
  839. case 0x1e:
  840. track->textures[i].cpp = 4;
  841. break;
  842. case R300_TX_FORMAT_W16Z16Y16X16:
  843. case R300_TX_FORMAT_FL_R16G16B16A16:
  844. case R300_TX_FORMAT_FL_I32A32:
  845. track->textures[i].cpp = 8;
  846. break;
  847. case R300_TX_FORMAT_FL_R32G32B32A32:
  848. track->textures[i].cpp = 16;
  849. break;
  850. case R300_TX_FORMAT_DXT1:
  851. track->textures[i].cpp = 1;
  852. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  853. break;
  854. case R300_TX_FORMAT_ATI2N:
  855. if (p->rdev->family < CHIP_R420) {
  856. DRM_ERROR("Invalid texture format %u\n",
  857. (idx_value & 0x1F));
  858. return -EINVAL;
  859. }
  860. /* The same rules apply as for DXT3/5. */
  861. /* Pass through. */
  862. case R300_TX_FORMAT_DXT3:
  863. case R300_TX_FORMAT_DXT5:
  864. track->textures[i].cpp = 1;
  865. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  866. break;
  867. default:
  868. DRM_ERROR("Invalid texture format %u\n",
  869. (idx_value & 0x1F));
  870. return -EINVAL;
  871. break;
  872. }
  873. break;
  874. case 0x4400:
  875. case 0x4404:
  876. case 0x4408:
  877. case 0x440C:
  878. case 0x4410:
  879. case 0x4414:
  880. case 0x4418:
  881. case 0x441C:
  882. case 0x4420:
  883. case 0x4424:
  884. case 0x4428:
  885. case 0x442C:
  886. case 0x4430:
  887. case 0x4434:
  888. case 0x4438:
  889. case 0x443C:
  890. /* TX_FILTER0_[0-15] */
  891. i = (reg - 0x4400) >> 2;
  892. tmp = idx_value & 0x7;
  893. if (tmp == 2 || tmp == 4 || tmp == 6) {
  894. track->textures[i].roundup_w = false;
  895. }
  896. tmp = (idx_value >> 3) & 0x7;
  897. if (tmp == 2 || tmp == 4 || tmp == 6) {
  898. track->textures[i].roundup_h = false;
  899. }
  900. break;
  901. case 0x4500:
  902. case 0x4504:
  903. case 0x4508:
  904. case 0x450C:
  905. case 0x4510:
  906. case 0x4514:
  907. case 0x4518:
  908. case 0x451C:
  909. case 0x4520:
  910. case 0x4524:
  911. case 0x4528:
  912. case 0x452C:
  913. case 0x4530:
  914. case 0x4534:
  915. case 0x4538:
  916. case 0x453C:
  917. /* TX_FORMAT2_[0-15] */
  918. i = (reg - 0x4500) >> 2;
  919. tmp = idx_value & 0x3FFF;
  920. track->textures[i].pitch = tmp + 1;
  921. if (p->rdev->family >= CHIP_RV515) {
  922. tmp = ((idx_value >> 15) & 1) << 11;
  923. track->textures[i].width_11 = tmp;
  924. tmp = ((idx_value >> 16) & 1) << 11;
  925. track->textures[i].height_11 = tmp;
  926. /* ATI1N */
  927. if (idx_value & (1 << 14)) {
  928. /* The same rules apply as for DXT1. */
  929. track->textures[i].compress_format =
  930. R100_TRACK_COMP_DXT1;
  931. }
  932. } else if (idx_value & (1 << 14)) {
  933. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  934. return -EINVAL;
  935. }
  936. break;
  937. case 0x4480:
  938. case 0x4484:
  939. case 0x4488:
  940. case 0x448C:
  941. case 0x4490:
  942. case 0x4494:
  943. case 0x4498:
  944. case 0x449C:
  945. case 0x44A0:
  946. case 0x44A4:
  947. case 0x44A8:
  948. case 0x44AC:
  949. case 0x44B0:
  950. case 0x44B4:
  951. case 0x44B8:
  952. case 0x44BC:
  953. /* TX_FORMAT0_[0-15] */
  954. i = (reg - 0x4480) >> 2;
  955. tmp = idx_value & 0x7FF;
  956. track->textures[i].width = tmp + 1;
  957. tmp = (idx_value >> 11) & 0x7FF;
  958. track->textures[i].height = tmp + 1;
  959. tmp = (idx_value >> 26) & 0xF;
  960. track->textures[i].num_levels = tmp;
  961. tmp = idx_value & (1 << 31);
  962. track->textures[i].use_pitch = !!tmp;
  963. tmp = (idx_value >> 22) & 0xF;
  964. track->textures[i].txdepth = tmp;
  965. break;
  966. case R300_ZB_ZPASS_ADDR:
  967. r = r100_cs_packet_next_reloc(p, &reloc);
  968. if (r) {
  969. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  970. idx, reg);
  971. r100_cs_dump_packet(p, pkt);
  972. return r;
  973. }
  974. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  975. break;
  976. case 0x4e0c:
  977. /* RB3D_COLOR_CHANNEL_MASK */
  978. track->color_channel_mask = idx_value;
  979. break;
  980. case 0x4d1c:
  981. /* ZB_BW_CNTL */
  982. track->fastfill = !!(idx_value & (1 << 2));
  983. break;
  984. case 0x4e04:
  985. /* RB3D_BLENDCNTL */
  986. track->blend_read_enable = !!(idx_value & (1 << 2));
  987. break;
  988. case 0x4be8:
  989. /* valid register only on RV530 */
  990. if (p->rdev->family == CHIP_RV530)
  991. break;
  992. /* fallthrough do not move */
  993. default:
  994. goto fail;
  995. }
  996. return 0;
  997. fail:
  998. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  999. reg, idx);
  1000. return -EINVAL;
  1001. }
  1002. static int r300_packet3_check(struct radeon_cs_parser *p,
  1003. struct radeon_cs_packet *pkt)
  1004. {
  1005. struct radeon_cs_reloc *reloc;
  1006. struct r100_cs_track *track;
  1007. volatile uint32_t *ib;
  1008. unsigned idx;
  1009. int r;
  1010. ib = p->ib->ptr;
  1011. idx = pkt->idx + 1;
  1012. track = (struct r100_cs_track *)p->track;
  1013. switch(pkt->opcode) {
  1014. case PACKET3_3D_LOAD_VBPNTR:
  1015. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1016. if (r)
  1017. return r;
  1018. break;
  1019. case PACKET3_INDX_BUFFER:
  1020. r = r100_cs_packet_next_reloc(p, &reloc);
  1021. if (r) {
  1022. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1023. r100_cs_dump_packet(p, pkt);
  1024. return r;
  1025. }
  1026. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1027. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1028. if (r) {
  1029. return r;
  1030. }
  1031. break;
  1032. /* Draw packet */
  1033. case PACKET3_3D_DRAW_IMMD:
  1034. /* Number of dwords is vtx_size * (num_vertices - 1)
  1035. * PRIM_WALK must be equal to 3 vertex data in embedded
  1036. * in cmd stream */
  1037. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1038. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1039. return -EINVAL;
  1040. }
  1041. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1042. track->immd_dwords = pkt->count - 1;
  1043. r = r100_cs_track_check(p->rdev, track);
  1044. if (r) {
  1045. return r;
  1046. }
  1047. break;
  1048. case PACKET3_3D_DRAW_IMMD_2:
  1049. /* Number of dwords is vtx_size * (num_vertices - 1)
  1050. * PRIM_WALK must be equal to 3 vertex data in embedded
  1051. * in cmd stream */
  1052. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1053. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1054. return -EINVAL;
  1055. }
  1056. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1057. track->immd_dwords = pkt->count;
  1058. r = r100_cs_track_check(p->rdev, track);
  1059. if (r) {
  1060. return r;
  1061. }
  1062. break;
  1063. case PACKET3_3D_DRAW_VBUF:
  1064. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1065. r = r100_cs_track_check(p->rdev, track);
  1066. if (r) {
  1067. return r;
  1068. }
  1069. break;
  1070. case PACKET3_3D_DRAW_VBUF_2:
  1071. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1072. r = r100_cs_track_check(p->rdev, track);
  1073. if (r) {
  1074. return r;
  1075. }
  1076. break;
  1077. case PACKET3_3D_DRAW_INDX:
  1078. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1079. r = r100_cs_track_check(p->rdev, track);
  1080. if (r) {
  1081. return r;
  1082. }
  1083. break;
  1084. case PACKET3_3D_DRAW_INDX_2:
  1085. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1086. r = r100_cs_track_check(p->rdev, track);
  1087. if (r) {
  1088. return r;
  1089. }
  1090. break;
  1091. case PACKET3_NOP:
  1092. break;
  1093. default:
  1094. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1095. return -EINVAL;
  1096. }
  1097. return 0;
  1098. }
  1099. int r300_cs_parse(struct radeon_cs_parser *p)
  1100. {
  1101. struct radeon_cs_packet pkt;
  1102. struct r100_cs_track *track;
  1103. int r;
  1104. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1105. r100_cs_track_clear(p->rdev, track);
  1106. p->track = track;
  1107. do {
  1108. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1109. if (r) {
  1110. return r;
  1111. }
  1112. p->idx += pkt.count + 2;
  1113. switch (pkt.type) {
  1114. case PACKET_TYPE0:
  1115. r = r100_cs_parse_packet0(p, &pkt,
  1116. p->rdev->config.r300.reg_safe_bm,
  1117. p->rdev->config.r300.reg_safe_bm_size,
  1118. &r300_packet0_check);
  1119. break;
  1120. case PACKET_TYPE2:
  1121. break;
  1122. case PACKET_TYPE3:
  1123. r = r300_packet3_check(p, &pkt);
  1124. break;
  1125. default:
  1126. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1127. return -EINVAL;
  1128. }
  1129. if (r) {
  1130. return r;
  1131. }
  1132. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1133. return 0;
  1134. }
  1135. void r300_set_reg_safe(struct radeon_device *rdev)
  1136. {
  1137. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1138. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1139. }
  1140. void r300_mc_program(struct radeon_device *rdev)
  1141. {
  1142. struct r100_mc_save save;
  1143. int r;
  1144. r = r100_debugfs_mc_info_init(rdev);
  1145. if (r) {
  1146. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1147. }
  1148. /* Stops all mc clients */
  1149. r100_mc_stop(rdev, &save);
  1150. if (rdev->flags & RADEON_IS_AGP) {
  1151. WREG32(R_00014C_MC_AGP_LOCATION,
  1152. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1153. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1154. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1155. WREG32(R_00015C_AGP_BASE_2,
  1156. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1157. } else {
  1158. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1159. WREG32(R_000170_AGP_BASE, 0);
  1160. WREG32(R_00015C_AGP_BASE_2, 0);
  1161. }
  1162. /* Wait for mc idle */
  1163. if (r300_mc_wait_for_idle(rdev))
  1164. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1165. /* Program MC, should be a 32bits limited address space */
  1166. WREG32(R_000148_MC_FB_LOCATION,
  1167. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1168. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1169. r100_mc_resume(rdev, &save);
  1170. }
  1171. void r300_clock_startup(struct radeon_device *rdev)
  1172. {
  1173. u32 tmp;
  1174. if (radeon_dynclks != -1 && radeon_dynclks)
  1175. radeon_legacy_set_clock_gating(rdev, 1);
  1176. /* We need to force on some of the block */
  1177. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1178. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1179. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1180. tmp |= S_00000D_FORCE_VAP(1);
  1181. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1182. }
  1183. static int r300_startup(struct radeon_device *rdev)
  1184. {
  1185. int r;
  1186. /* set common regs */
  1187. r100_set_common_regs(rdev);
  1188. /* program mc */
  1189. r300_mc_program(rdev);
  1190. /* Resume clock */
  1191. r300_clock_startup(rdev);
  1192. /* Initialize GPU configuration (# pipes, ...) */
  1193. r300_gpu_init(rdev);
  1194. /* Initialize GART (initialize after TTM so we can allocate
  1195. * memory through TTM but finalize after TTM) */
  1196. if (rdev->flags & RADEON_IS_PCIE) {
  1197. r = rv370_pcie_gart_enable(rdev);
  1198. if (r)
  1199. return r;
  1200. }
  1201. if (rdev->family == CHIP_R300 ||
  1202. rdev->family == CHIP_R350 ||
  1203. rdev->family == CHIP_RV350)
  1204. r100_enable_bm(rdev);
  1205. if (rdev->flags & RADEON_IS_PCI) {
  1206. r = r100_pci_gart_enable(rdev);
  1207. if (r)
  1208. return r;
  1209. }
  1210. /* Enable IRQ */
  1211. r100_irq_set(rdev);
  1212. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1213. /* 1M ring buffer */
  1214. r = r100_cp_init(rdev, 1024 * 1024);
  1215. if (r) {
  1216. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1217. return r;
  1218. }
  1219. r = r100_wb_init(rdev);
  1220. if (r)
  1221. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1222. r = r100_ib_init(rdev);
  1223. if (r) {
  1224. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1225. return r;
  1226. }
  1227. return 0;
  1228. }
  1229. int r300_resume(struct radeon_device *rdev)
  1230. {
  1231. /* Make sur GART are not working */
  1232. if (rdev->flags & RADEON_IS_PCIE)
  1233. rv370_pcie_gart_disable(rdev);
  1234. if (rdev->flags & RADEON_IS_PCI)
  1235. r100_pci_gart_disable(rdev);
  1236. /* Resume clock before doing reset */
  1237. r300_clock_startup(rdev);
  1238. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1239. if (radeon_gpu_reset(rdev)) {
  1240. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1241. RREG32(R_000E40_RBBM_STATUS),
  1242. RREG32(R_0007C0_CP_STAT));
  1243. }
  1244. /* post */
  1245. radeon_combios_asic_init(rdev->ddev);
  1246. /* Resume clock after posting */
  1247. r300_clock_startup(rdev);
  1248. /* Initialize surface registers */
  1249. radeon_surface_init(rdev);
  1250. return r300_startup(rdev);
  1251. }
  1252. int r300_suspend(struct radeon_device *rdev)
  1253. {
  1254. r100_cp_disable(rdev);
  1255. r100_wb_disable(rdev);
  1256. r100_irq_disable(rdev);
  1257. if (rdev->flags & RADEON_IS_PCIE)
  1258. rv370_pcie_gart_disable(rdev);
  1259. if (rdev->flags & RADEON_IS_PCI)
  1260. r100_pci_gart_disable(rdev);
  1261. return 0;
  1262. }
  1263. void r300_fini(struct radeon_device *rdev)
  1264. {
  1265. radeon_pm_fini(rdev);
  1266. r100_cp_fini(rdev);
  1267. r100_wb_fini(rdev);
  1268. r100_ib_fini(rdev);
  1269. radeon_gem_fini(rdev);
  1270. if (rdev->flags & RADEON_IS_PCIE)
  1271. rv370_pcie_gart_fini(rdev);
  1272. if (rdev->flags & RADEON_IS_PCI)
  1273. r100_pci_gart_fini(rdev);
  1274. radeon_agp_fini(rdev);
  1275. radeon_irq_kms_fini(rdev);
  1276. radeon_fence_driver_fini(rdev);
  1277. radeon_bo_fini(rdev);
  1278. radeon_atombios_fini(rdev);
  1279. kfree(rdev->bios);
  1280. rdev->bios = NULL;
  1281. }
  1282. int r300_init(struct radeon_device *rdev)
  1283. {
  1284. int r;
  1285. /* Disable VGA */
  1286. r100_vga_render_disable(rdev);
  1287. /* Initialize scratch registers */
  1288. radeon_scratch_init(rdev);
  1289. /* Initialize surface registers */
  1290. radeon_surface_init(rdev);
  1291. /* TODO: disable VGA need to use VGA request */
  1292. /* BIOS*/
  1293. if (!radeon_get_bios(rdev)) {
  1294. if (ASIC_IS_AVIVO(rdev))
  1295. return -EINVAL;
  1296. }
  1297. if (rdev->is_atom_bios) {
  1298. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1299. return -EINVAL;
  1300. } else {
  1301. r = radeon_combios_init(rdev);
  1302. if (r)
  1303. return r;
  1304. }
  1305. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1306. if (radeon_gpu_reset(rdev)) {
  1307. dev_warn(rdev->dev,
  1308. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1309. RREG32(R_000E40_RBBM_STATUS),
  1310. RREG32(R_0007C0_CP_STAT));
  1311. }
  1312. /* check if cards are posted or not */
  1313. if (radeon_boot_test_post_card(rdev) == false)
  1314. return -EINVAL;
  1315. /* Set asic errata */
  1316. r300_errata(rdev);
  1317. /* Initialize clocks */
  1318. radeon_get_clock_info(rdev->ddev);
  1319. /* Initialize power management */
  1320. radeon_pm_init(rdev);
  1321. /* initialize AGP */
  1322. if (rdev->flags & RADEON_IS_AGP) {
  1323. r = radeon_agp_init(rdev);
  1324. if (r) {
  1325. radeon_agp_disable(rdev);
  1326. }
  1327. }
  1328. /* initialize memory controller */
  1329. r300_mc_init(rdev);
  1330. /* Fence driver */
  1331. r = radeon_fence_driver_init(rdev);
  1332. if (r)
  1333. return r;
  1334. r = radeon_irq_kms_init(rdev);
  1335. if (r)
  1336. return r;
  1337. /* Memory manager */
  1338. r = radeon_bo_init(rdev);
  1339. if (r)
  1340. return r;
  1341. if (rdev->flags & RADEON_IS_PCIE) {
  1342. r = rv370_pcie_gart_init(rdev);
  1343. if (r)
  1344. return r;
  1345. }
  1346. if (rdev->flags & RADEON_IS_PCI) {
  1347. r = r100_pci_gart_init(rdev);
  1348. if (r)
  1349. return r;
  1350. }
  1351. r300_set_reg_safe(rdev);
  1352. rdev->accel_working = true;
  1353. r = r300_startup(rdev);
  1354. if (r) {
  1355. /* Somethings want wront with the accel init stop accel */
  1356. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1357. r100_cp_fini(rdev);
  1358. r100_wb_fini(rdev);
  1359. r100_ib_fini(rdev);
  1360. radeon_irq_kms_fini(rdev);
  1361. if (rdev->flags & RADEON_IS_PCIE)
  1362. rv370_pcie_gart_fini(rdev);
  1363. if (rdev->flags & RADEON_IS_PCI)
  1364. r100_pci_gart_fini(rdev);
  1365. radeon_agp_fini(rdev);
  1366. rdev->accel_working = false;
  1367. }
  1368. return 0;
  1369. }