i915_dma.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. #include <linux/vga_switcheroo.h>
  40. #include <linux/slab.h>
  41. /* Really want an OS-independent resettable timer. Would like to have
  42. * this loop run for (eg) 3 sec, but have the timer reset every time
  43. * the head pointer changes, so that EBUSY only happens if the ring
  44. * actually stalls for (eg) 3 seconds.
  45. */
  46. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  47. {
  48. drm_i915_private_t *dev_priv = dev->dev_private;
  49. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  50. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  51. u32 last_acthd = I915_READ(acthd_reg);
  52. u32 acthd;
  53. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  54. int i;
  55. trace_i915_ring_wait_begin (dev);
  56. for (i = 0; i < 100000; i++) {
  57. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  58. acthd = I915_READ(acthd_reg);
  59. ring->space = ring->head - (ring->tail + 8);
  60. if (ring->space < 0)
  61. ring->space += ring->Size;
  62. if (ring->space >= n) {
  63. trace_i915_ring_wait_end (dev);
  64. return 0;
  65. }
  66. if (dev->primary->master) {
  67. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  68. if (master_priv->sarea_priv)
  69. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  70. }
  71. if (ring->head != last_head)
  72. i = 0;
  73. if (acthd != last_acthd)
  74. i = 0;
  75. last_head = ring->head;
  76. last_acthd = acthd;
  77. msleep_interruptible(10);
  78. }
  79. trace_i915_ring_wait_end (dev);
  80. return -EBUSY;
  81. }
  82. /* As a ringbuffer is only allowed to wrap between instructions, fill
  83. * the tail with NOOPs.
  84. */
  85. int i915_wrap_ring(struct drm_device *dev)
  86. {
  87. drm_i915_private_t *dev_priv = dev->dev_private;
  88. volatile unsigned int *virt;
  89. int rem;
  90. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  91. if (dev_priv->ring.space < rem) {
  92. int ret = i915_wait_ring(dev, rem, __func__);
  93. if (ret)
  94. return ret;
  95. }
  96. dev_priv->ring.space -= rem;
  97. virt = (unsigned int *)
  98. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  99. rem /= 4;
  100. while (rem--)
  101. *virt++ = MI_NOOP;
  102. dev_priv->ring.tail = 0;
  103. return 0;
  104. }
  105. /**
  106. * Sets up the hardware status page for devices that need a physical address
  107. * in the register.
  108. */
  109. static int i915_init_phys_hws(struct drm_device *dev)
  110. {
  111. drm_i915_private_t *dev_priv = dev->dev_private;
  112. /* Program Hardware Status Page */
  113. dev_priv->status_page_dmah =
  114. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  115. if (!dev_priv->status_page_dmah) {
  116. DRM_ERROR("Can not allocate hardware status page\n");
  117. return -ENOMEM;
  118. }
  119. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  120. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  121. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  122. if (IS_I965G(dev))
  123. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  124. 0xf0;
  125. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  126. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  127. return 0;
  128. }
  129. /**
  130. * Frees the hardware status page, whether it's a physical address or a virtual
  131. * address set up by the X Server.
  132. */
  133. static void i915_free_hws(struct drm_device *dev)
  134. {
  135. drm_i915_private_t *dev_priv = dev->dev_private;
  136. if (dev_priv->status_page_dmah) {
  137. drm_pci_free(dev, dev_priv->status_page_dmah);
  138. dev_priv->status_page_dmah = NULL;
  139. }
  140. if (dev_priv->status_gfx_addr) {
  141. dev_priv->status_gfx_addr = 0;
  142. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  143. }
  144. /* Need to rewrite hardware status page */
  145. I915_WRITE(HWS_PGA, 0x1ffff000);
  146. }
  147. void i915_kernel_lost_context(struct drm_device * dev)
  148. {
  149. drm_i915_private_t *dev_priv = dev->dev_private;
  150. struct drm_i915_master_private *master_priv;
  151. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  152. /*
  153. * We should never lose context on the ring with modesetting
  154. * as we don't expose it to userspace
  155. */
  156. if (drm_core_check_feature(dev, DRIVER_MODESET))
  157. return;
  158. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  159. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  160. ring->space = ring->head - (ring->tail + 8);
  161. if (ring->space < 0)
  162. ring->space += ring->Size;
  163. if (!dev->primary->master)
  164. return;
  165. master_priv = dev->primary->master->driver_priv;
  166. if (ring->head == ring->tail && master_priv->sarea_priv)
  167. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  168. }
  169. static int i915_dma_cleanup(struct drm_device * dev)
  170. {
  171. drm_i915_private_t *dev_priv = dev->dev_private;
  172. /* Make sure interrupts are disabled here because the uninstall ioctl
  173. * may not have been called from userspace and after dev_private
  174. * is freed, it's too late.
  175. */
  176. if (dev->irq_enabled)
  177. drm_irq_uninstall(dev);
  178. if (dev_priv->ring.virtual_start) {
  179. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  180. dev_priv->ring.virtual_start = NULL;
  181. dev_priv->ring.map.handle = NULL;
  182. dev_priv->ring.map.size = 0;
  183. }
  184. /* Clear the HWS virtual address at teardown */
  185. if (I915_NEED_GFX_HWS(dev))
  186. i915_free_hws(dev);
  187. return 0;
  188. }
  189. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  190. {
  191. drm_i915_private_t *dev_priv = dev->dev_private;
  192. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  193. master_priv->sarea = drm_getsarea(dev);
  194. if (master_priv->sarea) {
  195. master_priv->sarea_priv = (drm_i915_sarea_t *)
  196. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  197. } else {
  198. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  199. }
  200. if (init->ring_size != 0) {
  201. if (dev_priv->ring.ring_obj != NULL) {
  202. i915_dma_cleanup(dev);
  203. DRM_ERROR("Client tried to initialize ringbuffer in "
  204. "GEM mode\n");
  205. return -EINVAL;
  206. }
  207. dev_priv->ring.Size = init->ring_size;
  208. dev_priv->ring.map.offset = init->ring_start;
  209. dev_priv->ring.map.size = init->ring_size;
  210. dev_priv->ring.map.type = 0;
  211. dev_priv->ring.map.flags = 0;
  212. dev_priv->ring.map.mtrr = 0;
  213. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  214. if (dev_priv->ring.map.handle == NULL) {
  215. i915_dma_cleanup(dev);
  216. DRM_ERROR("can not ioremap virtual address for"
  217. " ring buffer\n");
  218. return -ENOMEM;
  219. }
  220. }
  221. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  222. dev_priv->cpp = init->cpp;
  223. dev_priv->back_offset = init->back_offset;
  224. dev_priv->front_offset = init->front_offset;
  225. dev_priv->current_page = 0;
  226. if (master_priv->sarea_priv)
  227. master_priv->sarea_priv->pf_current_page = 0;
  228. /* Allow hardware batchbuffers unless told otherwise.
  229. */
  230. dev_priv->allow_batchbuffer = 1;
  231. return 0;
  232. }
  233. static int i915_dma_resume(struct drm_device * dev)
  234. {
  235. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  236. DRM_DEBUG_DRIVER("%s\n", __func__);
  237. if (dev_priv->ring.map.handle == NULL) {
  238. DRM_ERROR("can not ioremap virtual address for"
  239. " ring buffer\n");
  240. return -ENOMEM;
  241. }
  242. /* Program Hardware Status Page */
  243. if (!dev_priv->hw_status_page) {
  244. DRM_ERROR("Can not find hardware status page\n");
  245. return -EINVAL;
  246. }
  247. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  248. dev_priv->hw_status_page);
  249. if (dev_priv->status_gfx_addr != 0)
  250. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  251. else
  252. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  253. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  254. return 0;
  255. }
  256. static int i915_dma_init(struct drm_device *dev, void *data,
  257. struct drm_file *file_priv)
  258. {
  259. drm_i915_init_t *init = data;
  260. int retcode = 0;
  261. switch (init->func) {
  262. case I915_INIT_DMA:
  263. retcode = i915_initialize(dev, init);
  264. break;
  265. case I915_CLEANUP_DMA:
  266. retcode = i915_dma_cleanup(dev);
  267. break;
  268. case I915_RESUME_DMA:
  269. retcode = i915_dma_resume(dev);
  270. break;
  271. default:
  272. retcode = -EINVAL;
  273. break;
  274. }
  275. return retcode;
  276. }
  277. /* Implement basically the same security restrictions as hardware does
  278. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  279. *
  280. * Most of the calculations below involve calculating the size of a
  281. * particular instruction. It's important to get the size right as
  282. * that tells us where the next instruction to check is. Any illegal
  283. * instruction detected will be given a size of zero, which is a
  284. * signal to abort the rest of the buffer.
  285. */
  286. static int do_validate_cmd(int cmd)
  287. {
  288. switch (((cmd >> 29) & 0x7)) {
  289. case 0x0:
  290. switch ((cmd >> 23) & 0x3f) {
  291. case 0x0:
  292. return 1; /* MI_NOOP */
  293. case 0x4:
  294. return 1; /* MI_FLUSH */
  295. default:
  296. return 0; /* disallow everything else */
  297. }
  298. break;
  299. case 0x1:
  300. return 0; /* reserved */
  301. case 0x2:
  302. return (cmd & 0xff) + 2; /* 2d commands */
  303. case 0x3:
  304. if (((cmd >> 24) & 0x1f) <= 0x18)
  305. return 1;
  306. switch ((cmd >> 24) & 0x1f) {
  307. case 0x1c:
  308. return 1;
  309. case 0x1d:
  310. switch ((cmd >> 16) & 0xff) {
  311. case 0x3:
  312. return (cmd & 0x1f) + 2;
  313. case 0x4:
  314. return (cmd & 0xf) + 2;
  315. default:
  316. return (cmd & 0xffff) + 2;
  317. }
  318. case 0x1e:
  319. if (cmd & (1 << 23))
  320. return (cmd & 0xffff) + 1;
  321. else
  322. return 1;
  323. case 0x1f:
  324. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  325. return (cmd & 0x1ffff) + 2;
  326. else if (cmd & (1 << 17)) /* indirect random */
  327. if ((cmd & 0xffff) == 0)
  328. return 0; /* unknown length, too hard */
  329. else
  330. return (((cmd & 0xffff) + 1) / 2) + 1;
  331. else
  332. return 2; /* indirect sequential */
  333. default:
  334. return 0;
  335. }
  336. default:
  337. return 0;
  338. }
  339. return 0;
  340. }
  341. static int validate_cmd(int cmd)
  342. {
  343. int ret = do_validate_cmd(cmd);
  344. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  345. return ret;
  346. }
  347. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  348. {
  349. drm_i915_private_t *dev_priv = dev->dev_private;
  350. int i;
  351. RING_LOCALS;
  352. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  353. return -EINVAL;
  354. BEGIN_LP_RING((dwords+1)&~1);
  355. for (i = 0; i < dwords;) {
  356. int cmd, sz;
  357. cmd = buffer[i];
  358. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  359. return -EINVAL;
  360. OUT_RING(cmd);
  361. while (++i, --sz) {
  362. OUT_RING(buffer[i]);
  363. }
  364. }
  365. if (dwords & 1)
  366. OUT_RING(0);
  367. ADVANCE_LP_RING();
  368. return 0;
  369. }
  370. int
  371. i915_emit_box(struct drm_device *dev,
  372. struct drm_clip_rect *boxes,
  373. int i, int DR1, int DR4)
  374. {
  375. drm_i915_private_t *dev_priv = dev->dev_private;
  376. struct drm_clip_rect box = boxes[i];
  377. RING_LOCALS;
  378. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  379. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  380. box.x1, box.y1, box.x2, box.y2);
  381. return -EINVAL;
  382. }
  383. if (IS_I965G(dev)) {
  384. BEGIN_LP_RING(4);
  385. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  386. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  387. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  388. OUT_RING(DR4);
  389. ADVANCE_LP_RING();
  390. } else {
  391. BEGIN_LP_RING(6);
  392. OUT_RING(GFX_OP_DRAWRECT_INFO);
  393. OUT_RING(DR1);
  394. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  395. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  396. OUT_RING(DR4);
  397. OUT_RING(0);
  398. ADVANCE_LP_RING();
  399. }
  400. return 0;
  401. }
  402. /* XXX: Emitting the counter should really be moved to part of the IRQ
  403. * emit. For now, do it in both places:
  404. */
  405. static void i915_emit_breadcrumb(struct drm_device *dev)
  406. {
  407. drm_i915_private_t *dev_priv = dev->dev_private;
  408. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  409. RING_LOCALS;
  410. dev_priv->counter++;
  411. if (dev_priv->counter > 0x7FFFFFFFUL)
  412. dev_priv->counter = 0;
  413. if (master_priv->sarea_priv)
  414. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  415. BEGIN_LP_RING(4);
  416. OUT_RING(MI_STORE_DWORD_INDEX);
  417. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  418. OUT_RING(dev_priv->counter);
  419. OUT_RING(0);
  420. ADVANCE_LP_RING();
  421. }
  422. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  423. drm_i915_cmdbuffer_t *cmd,
  424. struct drm_clip_rect *cliprects,
  425. void *cmdbuf)
  426. {
  427. int nbox = cmd->num_cliprects;
  428. int i = 0, count, ret;
  429. if (cmd->sz & 0x3) {
  430. DRM_ERROR("alignment");
  431. return -EINVAL;
  432. }
  433. i915_kernel_lost_context(dev);
  434. count = nbox ? nbox : 1;
  435. for (i = 0; i < count; i++) {
  436. if (i < nbox) {
  437. ret = i915_emit_box(dev, cliprects, i,
  438. cmd->DR1, cmd->DR4);
  439. if (ret)
  440. return ret;
  441. }
  442. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  443. if (ret)
  444. return ret;
  445. }
  446. i915_emit_breadcrumb(dev);
  447. return 0;
  448. }
  449. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  450. drm_i915_batchbuffer_t * batch,
  451. struct drm_clip_rect *cliprects)
  452. {
  453. drm_i915_private_t *dev_priv = dev->dev_private;
  454. int nbox = batch->num_cliprects;
  455. int i = 0, count;
  456. RING_LOCALS;
  457. if ((batch->start | batch->used) & 0x7) {
  458. DRM_ERROR("alignment");
  459. return -EINVAL;
  460. }
  461. i915_kernel_lost_context(dev);
  462. count = nbox ? nbox : 1;
  463. for (i = 0; i < count; i++) {
  464. if (i < nbox) {
  465. int ret = i915_emit_box(dev, cliprects, i,
  466. batch->DR1, batch->DR4);
  467. if (ret)
  468. return ret;
  469. }
  470. if (!IS_I830(dev) && !IS_845G(dev)) {
  471. BEGIN_LP_RING(2);
  472. if (IS_I965G(dev)) {
  473. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  474. OUT_RING(batch->start);
  475. } else {
  476. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  477. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  478. }
  479. ADVANCE_LP_RING();
  480. } else {
  481. BEGIN_LP_RING(4);
  482. OUT_RING(MI_BATCH_BUFFER);
  483. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  484. OUT_RING(batch->start + batch->used - 4);
  485. OUT_RING(0);
  486. ADVANCE_LP_RING();
  487. }
  488. }
  489. i915_emit_breadcrumb(dev);
  490. return 0;
  491. }
  492. static int i915_dispatch_flip(struct drm_device * dev)
  493. {
  494. drm_i915_private_t *dev_priv = dev->dev_private;
  495. struct drm_i915_master_private *master_priv =
  496. dev->primary->master->driver_priv;
  497. RING_LOCALS;
  498. if (!master_priv->sarea_priv)
  499. return -EINVAL;
  500. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  501. __func__,
  502. dev_priv->current_page,
  503. master_priv->sarea_priv->pf_current_page);
  504. i915_kernel_lost_context(dev);
  505. BEGIN_LP_RING(2);
  506. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  507. OUT_RING(0);
  508. ADVANCE_LP_RING();
  509. BEGIN_LP_RING(6);
  510. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  511. OUT_RING(0);
  512. if (dev_priv->current_page == 0) {
  513. OUT_RING(dev_priv->back_offset);
  514. dev_priv->current_page = 1;
  515. } else {
  516. OUT_RING(dev_priv->front_offset);
  517. dev_priv->current_page = 0;
  518. }
  519. OUT_RING(0);
  520. ADVANCE_LP_RING();
  521. BEGIN_LP_RING(2);
  522. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  523. OUT_RING(0);
  524. ADVANCE_LP_RING();
  525. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  526. BEGIN_LP_RING(4);
  527. OUT_RING(MI_STORE_DWORD_INDEX);
  528. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  529. OUT_RING(dev_priv->counter);
  530. OUT_RING(0);
  531. ADVANCE_LP_RING();
  532. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  533. return 0;
  534. }
  535. static int i915_quiescent(struct drm_device * dev)
  536. {
  537. drm_i915_private_t *dev_priv = dev->dev_private;
  538. i915_kernel_lost_context(dev);
  539. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  540. }
  541. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  542. struct drm_file *file_priv)
  543. {
  544. int ret;
  545. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  546. mutex_lock(&dev->struct_mutex);
  547. ret = i915_quiescent(dev);
  548. mutex_unlock(&dev->struct_mutex);
  549. return ret;
  550. }
  551. static int i915_batchbuffer(struct drm_device *dev, void *data,
  552. struct drm_file *file_priv)
  553. {
  554. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  555. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  556. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  557. master_priv->sarea_priv;
  558. drm_i915_batchbuffer_t *batch = data;
  559. int ret;
  560. struct drm_clip_rect *cliprects = NULL;
  561. if (!dev_priv->allow_batchbuffer) {
  562. DRM_ERROR("Batchbuffer ioctl disabled\n");
  563. return -EINVAL;
  564. }
  565. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  566. batch->start, batch->used, batch->num_cliprects);
  567. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  568. if (batch->num_cliprects < 0)
  569. return -EINVAL;
  570. if (batch->num_cliprects) {
  571. cliprects = kcalloc(batch->num_cliprects,
  572. sizeof(struct drm_clip_rect),
  573. GFP_KERNEL);
  574. if (cliprects == NULL)
  575. return -ENOMEM;
  576. ret = copy_from_user(cliprects, batch->cliprects,
  577. batch->num_cliprects *
  578. sizeof(struct drm_clip_rect));
  579. if (ret != 0)
  580. goto fail_free;
  581. }
  582. mutex_lock(&dev->struct_mutex);
  583. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  584. mutex_unlock(&dev->struct_mutex);
  585. if (sarea_priv)
  586. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  587. fail_free:
  588. kfree(cliprects);
  589. return ret;
  590. }
  591. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  592. struct drm_file *file_priv)
  593. {
  594. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  595. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  596. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  597. master_priv->sarea_priv;
  598. drm_i915_cmdbuffer_t *cmdbuf = data;
  599. struct drm_clip_rect *cliprects = NULL;
  600. void *batch_data;
  601. int ret;
  602. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  603. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  604. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  605. if (cmdbuf->num_cliprects < 0)
  606. return -EINVAL;
  607. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  608. if (batch_data == NULL)
  609. return -ENOMEM;
  610. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  611. if (ret != 0)
  612. goto fail_batch_free;
  613. if (cmdbuf->num_cliprects) {
  614. cliprects = kcalloc(cmdbuf->num_cliprects,
  615. sizeof(struct drm_clip_rect), GFP_KERNEL);
  616. if (cliprects == NULL) {
  617. ret = -ENOMEM;
  618. goto fail_batch_free;
  619. }
  620. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  621. cmdbuf->num_cliprects *
  622. sizeof(struct drm_clip_rect));
  623. if (ret != 0)
  624. goto fail_clip_free;
  625. }
  626. mutex_lock(&dev->struct_mutex);
  627. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  628. mutex_unlock(&dev->struct_mutex);
  629. if (ret) {
  630. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  631. goto fail_clip_free;
  632. }
  633. if (sarea_priv)
  634. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  635. fail_clip_free:
  636. kfree(cliprects);
  637. fail_batch_free:
  638. kfree(batch_data);
  639. return ret;
  640. }
  641. static int i915_flip_bufs(struct drm_device *dev, void *data,
  642. struct drm_file *file_priv)
  643. {
  644. int ret;
  645. DRM_DEBUG_DRIVER("%s\n", __func__);
  646. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  647. mutex_lock(&dev->struct_mutex);
  648. ret = i915_dispatch_flip(dev);
  649. mutex_unlock(&dev->struct_mutex);
  650. return ret;
  651. }
  652. static int i915_getparam(struct drm_device *dev, void *data,
  653. struct drm_file *file_priv)
  654. {
  655. drm_i915_private_t *dev_priv = dev->dev_private;
  656. drm_i915_getparam_t *param = data;
  657. int value;
  658. if (!dev_priv) {
  659. DRM_ERROR("called with no initialization\n");
  660. return -EINVAL;
  661. }
  662. switch (param->param) {
  663. case I915_PARAM_IRQ_ACTIVE:
  664. value = dev->pdev->irq ? 1 : 0;
  665. break;
  666. case I915_PARAM_ALLOW_BATCHBUFFER:
  667. value = dev_priv->allow_batchbuffer ? 1 : 0;
  668. break;
  669. case I915_PARAM_LAST_DISPATCH:
  670. value = READ_BREADCRUMB(dev_priv);
  671. break;
  672. case I915_PARAM_CHIPSET_ID:
  673. value = dev->pci_device;
  674. break;
  675. case I915_PARAM_HAS_GEM:
  676. value = dev_priv->has_gem;
  677. break;
  678. case I915_PARAM_NUM_FENCES_AVAIL:
  679. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  680. break;
  681. case I915_PARAM_HAS_OVERLAY:
  682. value = dev_priv->overlay ? 1 : 0;
  683. break;
  684. case I915_PARAM_HAS_PAGEFLIPPING:
  685. value = 1;
  686. break;
  687. case I915_PARAM_HAS_EXECBUF2:
  688. /* depends on GEM */
  689. value = dev_priv->has_gem;
  690. break;
  691. default:
  692. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  693. param->param);
  694. return -EINVAL;
  695. }
  696. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  697. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  698. return -EFAULT;
  699. }
  700. return 0;
  701. }
  702. static int i915_setparam(struct drm_device *dev, void *data,
  703. struct drm_file *file_priv)
  704. {
  705. drm_i915_private_t *dev_priv = dev->dev_private;
  706. drm_i915_setparam_t *param = data;
  707. if (!dev_priv) {
  708. DRM_ERROR("called with no initialization\n");
  709. return -EINVAL;
  710. }
  711. switch (param->param) {
  712. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  713. break;
  714. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  715. dev_priv->tex_lru_log_granularity = param->value;
  716. break;
  717. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  718. dev_priv->allow_batchbuffer = param->value;
  719. break;
  720. case I915_SETPARAM_NUM_USED_FENCES:
  721. if (param->value > dev_priv->num_fence_regs ||
  722. param->value < 0)
  723. return -EINVAL;
  724. /* Userspace can use first N regs */
  725. dev_priv->fence_reg_start = param->value;
  726. break;
  727. default:
  728. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  729. param->param);
  730. return -EINVAL;
  731. }
  732. return 0;
  733. }
  734. static int i915_set_status_page(struct drm_device *dev, void *data,
  735. struct drm_file *file_priv)
  736. {
  737. drm_i915_private_t *dev_priv = dev->dev_private;
  738. drm_i915_hws_addr_t *hws = data;
  739. if (!I915_NEED_GFX_HWS(dev))
  740. return -EINVAL;
  741. if (!dev_priv) {
  742. DRM_ERROR("called with no initialization\n");
  743. return -EINVAL;
  744. }
  745. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  746. WARN(1, "tried to set status page when mode setting active\n");
  747. return 0;
  748. }
  749. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  750. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  751. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  752. dev_priv->hws_map.size = 4*1024;
  753. dev_priv->hws_map.type = 0;
  754. dev_priv->hws_map.flags = 0;
  755. dev_priv->hws_map.mtrr = 0;
  756. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  757. if (dev_priv->hws_map.handle == NULL) {
  758. i915_dma_cleanup(dev);
  759. dev_priv->status_gfx_addr = 0;
  760. DRM_ERROR("can not ioremap virtual address for"
  761. " G33 hw status page\n");
  762. return -ENOMEM;
  763. }
  764. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  765. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  766. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  767. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  768. dev_priv->status_gfx_addr);
  769. DRM_DEBUG_DRIVER("load hws at %p\n",
  770. dev_priv->hw_status_page);
  771. return 0;
  772. }
  773. static int i915_get_bridge_dev(struct drm_device *dev)
  774. {
  775. struct drm_i915_private *dev_priv = dev->dev_private;
  776. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  777. if (!dev_priv->bridge_dev) {
  778. DRM_ERROR("bridge device not found\n");
  779. return -1;
  780. }
  781. return 0;
  782. }
  783. #define MCHBAR_I915 0x44
  784. #define MCHBAR_I965 0x48
  785. #define MCHBAR_SIZE (4*4096)
  786. #define DEVEN_REG 0x54
  787. #define DEVEN_MCHBAR_EN (1 << 28)
  788. /* Allocate space for the MCH regs if needed, return nonzero on error */
  789. static int
  790. intel_alloc_mchbar_resource(struct drm_device *dev)
  791. {
  792. drm_i915_private_t *dev_priv = dev->dev_private;
  793. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  794. u32 temp_lo, temp_hi = 0;
  795. u64 mchbar_addr;
  796. int ret = 0;
  797. if (IS_I965G(dev))
  798. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  799. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  800. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  801. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  802. #ifdef CONFIG_PNP
  803. if (mchbar_addr &&
  804. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  805. ret = 0;
  806. goto out;
  807. }
  808. #endif
  809. /* Get some space for it */
  810. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  811. MCHBAR_SIZE, MCHBAR_SIZE,
  812. PCIBIOS_MIN_MEM,
  813. 0, pcibios_align_resource,
  814. dev_priv->bridge_dev);
  815. if (ret) {
  816. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  817. dev_priv->mch_res.start = 0;
  818. goto out;
  819. }
  820. if (IS_I965G(dev))
  821. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  822. upper_32_bits(dev_priv->mch_res.start));
  823. pci_write_config_dword(dev_priv->bridge_dev, reg,
  824. lower_32_bits(dev_priv->mch_res.start));
  825. out:
  826. return ret;
  827. }
  828. /* Setup MCHBAR if possible, return true if we should disable it again */
  829. static void
  830. intel_setup_mchbar(struct drm_device *dev)
  831. {
  832. drm_i915_private_t *dev_priv = dev->dev_private;
  833. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  834. u32 temp;
  835. bool enabled;
  836. dev_priv->mchbar_need_disable = false;
  837. if (IS_I915G(dev) || IS_I915GM(dev)) {
  838. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  839. enabled = !!(temp & DEVEN_MCHBAR_EN);
  840. } else {
  841. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  842. enabled = temp & 1;
  843. }
  844. /* If it's already enabled, don't have to do anything */
  845. if (enabled)
  846. return;
  847. if (intel_alloc_mchbar_resource(dev))
  848. return;
  849. dev_priv->mchbar_need_disable = true;
  850. /* Space is allocated or reserved, so enable it. */
  851. if (IS_I915G(dev) || IS_I915GM(dev)) {
  852. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  853. temp | DEVEN_MCHBAR_EN);
  854. } else {
  855. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  856. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  857. }
  858. }
  859. static void
  860. intel_teardown_mchbar(struct drm_device *dev)
  861. {
  862. drm_i915_private_t *dev_priv = dev->dev_private;
  863. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  864. u32 temp;
  865. if (dev_priv->mchbar_need_disable) {
  866. if (IS_I915G(dev) || IS_I915GM(dev)) {
  867. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  868. temp &= ~DEVEN_MCHBAR_EN;
  869. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  870. } else {
  871. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  872. temp &= ~1;
  873. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  874. }
  875. }
  876. if (dev_priv->mch_res.start)
  877. release_resource(&dev_priv->mch_res);
  878. }
  879. /**
  880. * i915_probe_agp - get AGP bootup configuration
  881. * @pdev: PCI device
  882. * @aperture_size: returns AGP aperture configured size
  883. * @preallocated_size: returns size of BIOS preallocated AGP space
  884. *
  885. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  886. * some RAM for the framebuffer at early boot. This code figures out
  887. * how much was set aside so we can use it for our own purposes.
  888. */
  889. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  890. uint32_t *preallocated_size,
  891. uint32_t *start)
  892. {
  893. struct drm_i915_private *dev_priv = dev->dev_private;
  894. u16 tmp = 0;
  895. unsigned long overhead;
  896. unsigned long stolen;
  897. /* Get the fb aperture size and "stolen" memory amount. */
  898. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  899. *aperture_size = 1024 * 1024;
  900. *preallocated_size = 1024 * 1024;
  901. switch (dev->pdev->device) {
  902. case PCI_DEVICE_ID_INTEL_82830_CGC:
  903. case PCI_DEVICE_ID_INTEL_82845G_IG:
  904. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  905. case PCI_DEVICE_ID_INTEL_82865_IG:
  906. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  907. *aperture_size *= 64;
  908. else
  909. *aperture_size *= 128;
  910. break;
  911. default:
  912. /* 9xx supports large sizes, just look at the length */
  913. *aperture_size = pci_resource_len(dev->pdev, 2);
  914. break;
  915. }
  916. /*
  917. * Some of the preallocated space is taken by the GTT
  918. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  919. */
  920. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  921. overhead = 4096;
  922. else
  923. overhead = (*aperture_size / 1024) + 4096;
  924. if (IS_GEN6(dev)) {
  925. /* SNB has memory control reg at 0x50.w */
  926. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  927. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  928. case INTEL_855_GMCH_GMS_DISABLED:
  929. DRM_ERROR("video memory is disabled\n");
  930. return -1;
  931. case SNB_GMCH_GMS_STOLEN_32M:
  932. stolen = 32 * 1024 * 1024;
  933. break;
  934. case SNB_GMCH_GMS_STOLEN_64M:
  935. stolen = 64 * 1024 * 1024;
  936. break;
  937. case SNB_GMCH_GMS_STOLEN_96M:
  938. stolen = 96 * 1024 * 1024;
  939. break;
  940. case SNB_GMCH_GMS_STOLEN_128M:
  941. stolen = 128 * 1024 * 1024;
  942. break;
  943. case SNB_GMCH_GMS_STOLEN_160M:
  944. stolen = 160 * 1024 * 1024;
  945. break;
  946. case SNB_GMCH_GMS_STOLEN_192M:
  947. stolen = 192 * 1024 * 1024;
  948. break;
  949. case SNB_GMCH_GMS_STOLEN_224M:
  950. stolen = 224 * 1024 * 1024;
  951. break;
  952. case SNB_GMCH_GMS_STOLEN_256M:
  953. stolen = 256 * 1024 * 1024;
  954. break;
  955. case SNB_GMCH_GMS_STOLEN_288M:
  956. stolen = 288 * 1024 * 1024;
  957. break;
  958. case SNB_GMCH_GMS_STOLEN_320M:
  959. stolen = 320 * 1024 * 1024;
  960. break;
  961. case SNB_GMCH_GMS_STOLEN_352M:
  962. stolen = 352 * 1024 * 1024;
  963. break;
  964. case SNB_GMCH_GMS_STOLEN_384M:
  965. stolen = 384 * 1024 * 1024;
  966. break;
  967. case SNB_GMCH_GMS_STOLEN_416M:
  968. stolen = 416 * 1024 * 1024;
  969. break;
  970. case SNB_GMCH_GMS_STOLEN_448M:
  971. stolen = 448 * 1024 * 1024;
  972. break;
  973. case SNB_GMCH_GMS_STOLEN_480M:
  974. stolen = 480 * 1024 * 1024;
  975. break;
  976. case SNB_GMCH_GMS_STOLEN_512M:
  977. stolen = 512 * 1024 * 1024;
  978. break;
  979. default:
  980. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  981. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  982. return -1;
  983. }
  984. } else {
  985. switch (tmp & INTEL_GMCH_GMS_MASK) {
  986. case INTEL_855_GMCH_GMS_DISABLED:
  987. DRM_ERROR("video memory is disabled\n");
  988. return -1;
  989. case INTEL_855_GMCH_GMS_STOLEN_1M:
  990. stolen = 1 * 1024 * 1024;
  991. break;
  992. case INTEL_855_GMCH_GMS_STOLEN_4M:
  993. stolen = 4 * 1024 * 1024;
  994. break;
  995. case INTEL_855_GMCH_GMS_STOLEN_8M:
  996. stolen = 8 * 1024 * 1024;
  997. break;
  998. case INTEL_855_GMCH_GMS_STOLEN_16M:
  999. stolen = 16 * 1024 * 1024;
  1000. break;
  1001. case INTEL_855_GMCH_GMS_STOLEN_32M:
  1002. stolen = 32 * 1024 * 1024;
  1003. break;
  1004. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  1005. stolen = 48 * 1024 * 1024;
  1006. break;
  1007. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  1008. stolen = 64 * 1024 * 1024;
  1009. break;
  1010. case INTEL_GMCH_GMS_STOLEN_128M:
  1011. stolen = 128 * 1024 * 1024;
  1012. break;
  1013. case INTEL_GMCH_GMS_STOLEN_256M:
  1014. stolen = 256 * 1024 * 1024;
  1015. break;
  1016. case INTEL_GMCH_GMS_STOLEN_96M:
  1017. stolen = 96 * 1024 * 1024;
  1018. break;
  1019. case INTEL_GMCH_GMS_STOLEN_160M:
  1020. stolen = 160 * 1024 * 1024;
  1021. break;
  1022. case INTEL_GMCH_GMS_STOLEN_224M:
  1023. stolen = 224 * 1024 * 1024;
  1024. break;
  1025. case INTEL_GMCH_GMS_STOLEN_352M:
  1026. stolen = 352 * 1024 * 1024;
  1027. break;
  1028. default:
  1029. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  1030. tmp & INTEL_GMCH_GMS_MASK);
  1031. return -1;
  1032. }
  1033. }
  1034. *preallocated_size = stolen - overhead;
  1035. *start = overhead;
  1036. return 0;
  1037. }
  1038. #define PTE_ADDRESS_MASK 0xfffff000
  1039. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  1040. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  1041. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  1042. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  1043. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  1044. #define PTE_VALID (1 << 0)
  1045. /**
  1046. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  1047. * @dev: drm device
  1048. * @gtt_addr: address to translate
  1049. *
  1050. * Some chip functions require allocations from stolen space but need the
  1051. * physical address of the memory in question. We use this routine
  1052. * to get a physical address suitable for register programming from a given
  1053. * GTT address.
  1054. */
  1055. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  1056. unsigned long gtt_addr)
  1057. {
  1058. unsigned long *gtt;
  1059. unsigned long entry, phys;
  1060. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  1061. int gtt_offset, gtt_size;
  1062. if (IS_I965G(dev)) {
  1063. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1064. gtt_offset = 2*1024*1024;
  1065. gtt_size = 2*1024*1024;
  1066. } else {
  1067. gtt_offset = 512*1024;
  1068. gtt_size = 512*1024;
  1069. }
  1070. } else {
  1071. gtt_bar = 3;
  1072. gtt_offset = 0;
  1073. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1074. }
  1075. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1076. gtt_size);
  1077. if (!gtt) {
  1078. DRM_ERROR("ioremap of GTT failed\n");
  1079. return 0;
  1080. }
  1081. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1082. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1083. /* Mask out these reserved bits on this hardware. */
  1084. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1085. IS_I945G(dev) || IS_I945GM(dev)) {
  1086. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1087. }
  1088. /* If it's not a mapping type we know, then bail. */
  1089. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1090. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1091. iounmap(gtt);
  1092. return 0;
  1093. }
  1094. if (!(entry & PTE_VALID)) {
  1095. DRM_ERROR("bad GTT entry in stolen space\n");
  1096. iounmap(gtt);
  1097. return 0;
  1098. }
  1099. iounmap(gtt);
  1100. phys =(entry & PTE_ADDRESS_MASK) |
  1101. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1102. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1103. return phys;
  1104. }
  1105. static void i915_warn_stolen(struct drm_device *dev)
  1106. {
  1107. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1108. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1109. }
  1110. static void i915_setup_compression(struct drm_device *dev, int size)
  1111. {
  1112. struct drm_i915_private *dev_priv = dev->dev_private;
  1113. struct drm_mm_node *compressed_fb, *compressed_llb;
  1114. unsigned long cfb_base;
  1115. unsigned long ll_base = 0;
  1116. /* Leave 1M for line length buffer & misc. */
  1117. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1118. if (!compressed_fb) {
  1119. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1120. i915_warn_stolen(dev);
  1121. return;
  1122. }
  1123. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1124. if (!compressed_fb) {
  1125. i915_warn_stolen(dev);
  1126. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1127. return;
  1128. }
  1129. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1130. if (!cfb_base) {
  1131. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1132. drm_mm_put_block(compressed_fb);
  1133. }
  1134. if (!IS_GM45(dev)) {
  1135. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1136. 4096, 0);
  1137. if (!compressed_llb) {
  1138. i915_warn_stolen(dev);
  1139. return;
  1140. }
  1141. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1142. if (!compressed_llb) {
  1143. i915_warn_stolen(dev);
  1144. return;
  1145. }
  1146. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1147. if (!ll_base) {
  1148. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1149. drm_mm_put_block(compressed_fb);
  1150. drm_mm_put_block(compressed_llb);
  1151. }
  1152. }
  1153. dev_priv->cfb_size = size;
  1154. if (IS_GM45(dev)) {
  1155. g4x_disable_fbc(dev);
  1156. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1157. } else {
  1158. i8xx_disable_fbc(dev);
  1159. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1160. I915_WRITE(FBC_LL_BASE, ll_base);
  1161. }
  1162. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1163. ll_base, size >> 20);
  1164. }
  1165. /* true = enable decode, false = disable decoder */
  1166. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1167. {
  1168. struct drm_device *dev = cookie;
  1169. intel_modeset_vga_set_state(dev, state);
  1170. if (state)
  1171. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1172. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1173. else
  1174. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1175. }
  1176. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1177. {
  1178. struct drm_device *dev = pci_get_drvdata(pdev);
  1179. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1180. if (state == VGA_SWITCHEROO_ON) {
  1181. printk(KERN_INFO "i915: switched off\n");
  1182. /* i915 resume handler doesn't set to D0 */
  1183. pci_set_power_state(dev->pdev, PCI_D0);
  1184. i915_resume(dev);
  1185. } else {
  1186. printk(KERN_ERR "i915: switched off\n");
  1187. i915_suspend(dev, pmm);
  1188. }
  1189. }
  1190. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1191. {
  1192. struct drm_device *dev = pci_get_drvdata(pdev);
  1193. bool can_switch;
  1194. spin_lock(&dev->count_lock);
  1195. can_switch = (dev->open_count == 0);
  1196. spin_unlock(&dev->count_lock);
  1197. return can_switch;
  1198. }
  1199. static int i915_load_modeset_init(struct drm_device *dev,
  1200. unsigned long prealloc_start,
  1201. unsigned long prealloc_size,
  1202. unsigned long agp_size)
  1203. {
  1204. struct drm_i915_private *dev_priv = dev->dev_private;
  1205. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1206. int ret = 0;
  1207. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1208. 0xff000000;
  1209. /* Basic memrange allocator for stolen space (aka vram) */
  1210. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1211. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1212. /* We're off and running w/KMS */
  1213. dev_priv->mm.suspended = 0;
  1214. /* Let GEM Manage from end of prealloc space to end of aperture.
  1215. *
  1216. * However, leave one page at the end still bound to the scratch page.
  1217. * There are a number of places where the hardware apparently
  1218. * prefetches past the end of the object, and we've seen multiple
  1219. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1220. * at the last page of the aperture. One page should be enough to
  1221. * keep any prefetching inside of the aperture.
  1222. */
  1223. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1224. mutex_lock(&dev->struct_mutex);
  1225. ret = i915_gem_init_ringbuffer(dev);
  1226. mutex_unlock(&dev->struct_mutex);
  1227. if (ret)
  1228. goto out;
  1229. /* Try to set up FBC with a reasonable compressed buffer size */
  1230. if (I915_HAS_FBC(dev) && i915_powersave) {
  1231. int cfb_size;
  1232. /* Try to get an 8M buffer... */
  1233. if (prealloc_size > (9*1024*1024))
  1234. cfb_size = 8*1024*1024;
  1235. else /* fall back to 7/8 of the stolen space */
  1236. cfb_size = prealloc_size * 7 / 8;
  1237. i915_setup_compression(dev, cfb_size);
  1238. }
  1239. /* Allow hardware batchbuffers unless told otherwise.
  1240. */
  1241. dev_priv->allow_batchbuffer = 1;
  1242. ret = intel_init_bios(dev);
  1243. if (ret)
  1244. DRM_INFO("failed to find VBIOS tables\n");
  1245. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1246. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1247. if (ret)
  1248. goto destroy_ringbuffer;
  1249. ret = vga_switcheroo_register_client(dev->pdev,
  1250. i915_switcheroo_set_state,
  1251. i915_switcheroo_can_switch);
  1252. if (ret)
  1253. goto destroy_ringbuffer;
  1254. intel_modeset_init(dev);
  1255. ret = drm_irq_install(dev);
  1256. if (ret)
  1257. goto destroy_ringbuffer;
  1258. /* Always safe in the mode setting case. */
  1259. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1260. dev->vblank_disable_allowed = 1;
  1261. /*
  1262. * Initialize the hardware status page IRQ location.
  1263. */
  1264. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1265. drm_helper_initial_config(dev);
  1266. return 0;
  1267. destroy_ringbuffer:
  1268. mutex_lock(&dev->struct_mutex);
  1269. i915_gem_cleanup_ringbuffer(dev);
  1270. mutex_unlock(&dev->struct_mutex);
  1271. out:
  1272. return ret;
  1273. }
  1274. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1275. {
  1276. struct drm_i915_master_private *master_priv;
  1277. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1278. if (!master_priv)
  1279. return -ENOMEM;
  1280. master->driver_priv = master_priv;
  1281. return 0;
  1282. }
  1283. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1284. {
  1285. struct drm_i915_master_private *master_priv = master->driver_priv;
  1286. if (!master_priv)
  1287. return;
  1288. kfree(master_priv);
  1289. master->driver_priv = NULL;
  1290. }
  1291. static void i915_get_mem_freq(struct drm_device *dev)
  1292. {
  1293. drm_i915_private_t *dev_priv = dev->dev_private;
  1294. u32 tmp;
  1295. if (!IS_PINEVIEW(dev))
  1296. return;
  1297. tmp = I915_READ(CLKCFG);
  1298. switch (tmp & CLKCFG_FSB_MASK) {
  1299. case CLKCFG_FSB_533:
  1300. dev_priv->fsb_freq = 533; /* 133*4 */
  1301. break;
  1302. case CLKCFG_FSB_800:
  1303. dev_priv->fsb_freq = 800; /* 200*4 */
  1304. break;
  1305. case CLKCFG_FSB_667:
  1306. dev_priv->fsb_freq = 667; /* 167*4 */
  1307. break;
  1308. case CLKCFG_FSB_400:
  1309. dev_priv->fsb_freq = 400; /* 100*4 */
  1310. break;
  1311. }
  1312. switch (tmp & CLKCFG_MEM_MASK) {
  1313. case CLKCFG_MEM_533:
  1314. dev_priv->mem_freq = 533;
  1315. break;
  1316. case CLKCFG_MEM_667:
  1317. dev_priv->mem_freq = 667;
  1318. break;
  1319. case CLKCFG_MEM_800:
  1320. dev_priv->mem_freq = 800;
  1321. break;
  1322. }
  1323. }
  1324. /**
  1325. * i915_driver_load - setup chip and create an initial config
  1326. * @dev: DRM device
  1327. * @flags: startup flags
  1328. *
  1329. * The driver load routine has to do several things:
  1330. * - drive output discovery via intel_modeset_init()
  1331. * - initialize the memory manager
  1332. * - allocate initial config memory
  1333. * - setup the DRM framebuffer with the allocated memory
  1334. */
  1335. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1336. {
  1337. struct drm_i915_private *dev_priv = dev->dev_private;
  1338. resource_size_t base, size;
  1339. int ret = 0, mmio_bar;
  1340. uint32_t agp_size, prealloc_size, prealloc_start;
  1341. /* i915 has 4 more counters */
  1342. dev->counters += 4;
  1343. dev->types[6] = _DRM_STAT_IRQ;
  1344. dev->types[7] = _DRM_STAT_PRIMARY;
  1345. dev->types[8] = _DRM_STAT_SECONDARY;
  1346. dev->types[9] = _DRM_STAT_DMA;
  1347. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1348. if (dev_priv == NULL)
  1349. return -ENOMEM;
  1350. dev->dev_private = (void *)dev_priv;
  1351. dev_priv->dev = dev;
  1352. dev_priv->info = (struct intel_device_info *) flags;
  1353. /* Add register map (needed for suspend/resume) */
  1354. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1355. base = drm_get_resource_start(dev, mmio_bar);
  1356. size = drm_get_resource_len(dev, mmio_bar);
  1357. if (i915_get_bridge_dev(dev)) {
  1358. ret = -EIO;
  1359. goto free_priv;
  1360. }
  1361. dev_priv->regs = ioremap(base, size);
  1362. if (!dev_priv->regs) {
  1363. DRM_ERROR("failed to map registers\n");
  1364. ret = -EIO;
  1365. goto put_bridge;
  1366. }
  1367. dev_priv->mm.gtt_mapping =
  1368. io_mapping_create_wc(dev->agp->base,
  1369. dev->agp->agp_info.aper_size * 1024*1024);
  1370. if (dev_priv->mm.gtt_mapping == NULL) {
  1371. ret = -EIO;
  1372. goto out_rmmap;
  1373. }
  1374. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1375. * one would think, because the kernel disables PAT on first
  1376. * generation Core chips because WC PAT gets overridden by a UC
  1377. * MTRR if present. Even if a UC MTRR isn't present.
  1378. */
  1379. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1380. dev->agp->agp_info.aper_size *
  1381. 1024 * 1024,
  1382. MTRR_TYPE_WRCOMB, 1);
  1383. if (dev_priv->mm.gtt_mtrr < 0) {
  1384. DRM_INFO("MTRR allocation failed. Graphics "
  1385. "performance may suffer.\n");
  1386. }
  1387. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1388. if (ret)
  1389. goto out_iomapfree;
  1390. dev_priv->wq = create_singlethread_workqueue("i915");
  1391. if (dev_priv->wq == NULL) {
  1392. DRM_ERROR("Failed to create our workqueue.\n");
  1393. ret = -ENOMEM;
  1394. goto out_iomapfree;
  1395. }
  1396. /* enable GEM by default */
  1397. dev_priv->has_gem = 1;
  1398. if (prealloc_size > agp_size * 3 / 4) {
  1399. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1400. "memory stolen.\n",
  1401. prealloc_size / 1024, agp_size / 1024);
  1402. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1403. "updating the BIOS to fix).\n");
  1404. dev_priv->has_gem = 0;
  1405. }
  1406. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1407. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1408. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1409. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1410. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1411. }
  1412. /* Try to make sure MCHBAR is enabled before poking at it */
  1413. intel_setup_mchbar(dev);
  1414. i915_gem_load(dev);
  1415. /* Init HWS */
  1416. if (!I915_NEED_GFX_HWS(dev)) {
  1417. ret = i915_init_phys_hws(dev);
  1418. if (ret != 0)
  1419. goto out_workqueue_free;
  1420. }
  1421. i915_get_mem_freq(dev);
  1422. /* On the 945G/GM, the chipset reports the MSI capability on the
  1423. * integrated graphics even though the support isn't actually there
  1424. * according to the published specs. It doesn't appear to function
  1425. * correctly in testing on 945G.
  1426. * This may be a side effect of MSI having been made available for PEG
  1427. * and the registers being closely associated.
  1428. *
  1429. * According to chipset errata, on the 965GM, MSI interrupts may
  1430. * be lost or delayed, but we use them anyways to avoid
  1431. * stuck interrupts on some machines.
  1432. */
  1433. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1434. pci_enable_msi(dev->pdev);
  1435. spin_lock_init(&dev_priv->user_irq_lock);
  1436. spin_lock_init(&dev_priv->error_lock);
  1437. dev_priv->user_irq_refcount = 0;
  1438. dev_priv->trace_irq_seqno = 0;
  1439. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1440. if (ret) {
  1441. (void) i915_driver_unload(dev);
  1442. return ret;
  1443. }
  1444. /* Start out suspended */
  1445. dev_priv->mm.suspended = 1;
  1446. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1447. ret = i915_load_modeset_init(dev, prealloc_start,
  1448. prealloc_size, agp_size);
  1449. if (ret < 0) {
  1450. DRM_ERROR("failed to init modeset\n");
  1451. goto out_workqueue_free;
  1452. }
  1453. }
  1454. /* Must be done after probing outputs */
  1455. intel_opregion_init(dev, 0);
  1456. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1457. (unsigned long) dev);
  1458. return 0;
  1459. out_workqueue_free:
  1460. destroy_workqueue(dev_priv->wq);
  1461. out_iomapfree:
  1462. io_mapping_free(dev_priv->mm.gtt_mapping);
  1463. out_rmmap:
  1464. iounmap(dev_priv->regs);
  1465. put_bridge:
  1466. pci_dev_put(dev_priv->bridge_dev);
  1467. free_priv:
  1468. kfree(dev_priv);
  1469. return ret;
  1470. }
  1471. int i915_driver_unload(struct drm_device *dev)
  1472. {
  1473. struct drm_i915_private *dev_priv = dev->dev_private;
  1474. i915_destroy_error_state(dev);
  1475. destroy_workqueue(dev_priv->wq);
  1476. del_timer_sync(&dev_priv->hangcheck_timer);
  1477. io_mapping_free(dev_priv->mm.gtt_mapping);
  1478. if (dev_priv->mm.gtt_mtrr >= 0) {
  1479. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1480. dev->agp->agp_info.aper_size * 1024 * 1024);
  1481. dev_priv->mm.gtt_mtrr = -1;
  1482. }
  1483. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1484. /*
  1485. * free the memory space allocated for the child device
  1486. * config parsed from VBT
  1487. */
  1488. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1489. kfree(dev_priv->child_dev);
  1490. dev_priv->child_dev = NULL;
  1491. dev_priv->child_dev_num = 0;
  1492. }
  1493. drm_irq_uninstall(dev);
  1494. vga_switcheroo_unregister_client(dev->pdev);
  1495. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1496. }
  1497. if (dev->pdev->msi_enabled)
  1498. pci_disable_msi(dev->pdev);
  1499. if (dev_priv->regs != NULL)
  1500. iounmap(dev_priv->regs);
  1501. intel_opregion_free(dev, 0);
  1502. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1503. intel_modeset_cleanup(dev);
  1504. i915_gem_free_all_phys_object(dev);
  1505. mutex_lock(&dev->struct_mutex);
  1506. i915_gem_cleanup_ringbuffer(dev);
  1507. mutex_unlock(&dev->struct_mutex);
  1508. drm_mm_takedown(&dev_priv->vram);
  1509. i915_gem_lastclose(dev);
  1510. intel_cleanup_overlay(dev);
  1511. }
  1512. intel_teardown_mchbar(dev);
  1513. pci_dev_put(dev_priv->bridge_dev);
  1514. kfree(dev->dev_private);
  1515. return 0;
  1516. }
  1517. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1518. {
  1519. struct drm_i915_file_private *i915_file_priv;
  1520. DRM_DEBUG_DRIVER("\n");
  1521. i915_file_priv = (struct drm_i915_file_private *)
  1522. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1523. if (!i915_file_priv)
  1524. return -ENOMEM;
  1525. file_priv->driver_priv = i915_file_priv;
  1526. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1527. return 0;
  1528. }
  1529. /**
  1530. * i915_driver_lastclose - clean up after all DRM clients have exited
  1531. * @dev: DRM device
  1532. *
  1533. * Take care of cleaning up after all DRM clients have exited. In the
  1534. * mode setting case, we want to restore the kernel's initial mode (just
  1535. * in case the last client left us in a bad state).
  1536. *
  1537. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1538. * and DMA structures, since the kernel won't be using them, and clea
  1539. * up any GEM state.
  1540. */
  1541. void i915_driver_lastclose(struct drm_device * dev)
  1542. {
  1543. drm_i915_private_t *dev_priv = dev->dev_private;
  1544. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1545. drm_fb_helper_restore();
  1546. vga_switcheroo_process_delayed_switch();
  1547. return;
  1548. }
  1549. i915_gem_lastclose(dev);
  1550. if (dev_priv->agp_heap)
  1551. i915_mem_takedown(&(dev_priv->agp_heap));
  1552. i915_dma_cleanup(dev);
  1553. }
  1554. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1555. {
  1556. drm_i915_private_t *dev_priv = dev->dev_private;
  1557. i915_gem_release(dev, file_priv);
  1558. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1559. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1560. }
  1561. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1562. {
  1563. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1564. kfree(i915_file_priv);
  1565. }
  1566. struct drm_ioctl_desc i915_ioctls[] = {
  1567. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1568. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1569. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1570. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1571. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1572. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1573. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1574. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1575. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1576. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1577. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1578. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1579. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1580. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1581. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1582. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1583. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1584. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1585. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1586. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1587. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1588. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1589. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1590. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1591. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1592. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1593. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1594. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1595. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1596. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1597. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1598. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1599. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1600. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1601. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1602. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1603. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1604. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1605. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1606. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1607. };
  1608. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1609. /**
  1610. * Determine if the device really is AGP or not.
  1611. *
  1612. * All Intel graphics chipsets are treated as AGP, even if they are really
  1613. * PCI-e.
  1614. *
  1615. * \param dev The device to be tested.
  1616. *
  1617. * \returns
  1618. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1619. */
  1620. int i915_driver_device_is_agp(struct drm_device * dev)
  1621. {
  1622. return 1;
  1623. }