dis.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480
  1. /*
  2. * arch/s390/kernel/dis.c
  3. *
  4. * Disassemble s390 instructions.
  5. *
  6. * Copyright IBM Corp. 2007
  7. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  8. */
  9. #include <linux/sched.h>
  10. #include <linux/kernel.h>
  11. #include <linux/string.h>
  12. #include <linux/errno.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/timer.h>
  15. #include <linux/mm.h>
  16. #include <linux/smp.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/module.h>
  21. #include <linux/kallsyms.h>
  22. #include <linux/reboot.h>
  23. #include <linux/kprobes.h>
  24. #include <linux/kdebug.h>
  25. #include <asm/system.h>
  26. #include <asm/uaccess.h>
  27. #include <asm/io.h>
  28. #include <asm/atomic.h>
  29. #include <asm/mathemu.h>
  30. #include <asm/cpcmd.h>
  31. #include <asm/s390_ext.h>
  32. #include <asm/lowcore.h>
  33. #include <asm/debug.h>
  34. #ifndef CONFIG_64BIT
  35. #define ONELONG "%08lx: "
  36. #else /* CONFIG_64BIT */
  37. #define ONELONG "%016lx: "
  38. #endif /* CONFIG_64BIT */
  39. #define OPERAND_GPR 0x1 /* Operand printed as %rx */
  40. #define OPERAND_FPR 0x2 /* Operand printed as %fx */
  41. #define OPERAND_AR 0x4 /* Operand printed as %ax */
  42. #define OPERAND_CR 0x8 /* Operand printed as %cx */
  43. #define OPERAND_DISP 0x10 /* Operand printed as displacement */
  44. #define OPERAND_BASE 0x20 /* Operand printed as base register */
  45. #define OPERAND_INDEX 0x40 /* Operand printed as index register */
  46. #define OPERAND_PCREL 0x80 /* Operand printed as pc-relative symbol */
  47. #define OPERAND_SIGNED 0x100 /* Operand printed as signed value */
  48. #define OPERAND_LENGTH 0x200 /* Operand printed as length (+1) */
  49. enum {
  50. UNUSED, /* Indicates the end of the operand list */
  51. R_8, /* GPR starting at position 8 */
  52. R_12, /* GPR starting at position 12 */
  53. R_16, /* GPR starting at position 16 */
  54. R_20, /* GPR starting at position 20 */
  55. R_24, /* GPR starting at position 24 */
  56. R_28, /* GPR starting at position 28 */
  57. R_32, /* GPR starting at position 32 */
  58. F_8, /* FPR starting at position 8 */
  59. F_12, /* FPR starting at position 12 */
  60. F_16, /* FPR starting at position 16 */
  61. F_20, /* FPR starting at position 16 */
  62. F_24, /* FPR starting at position 24 */
  63. F_28, /* FPR starting at position 28 */
  64. F_32, /* FPR starting at position 32 */
  65. A_8, /* Access reg. starting at position 8 */
  66. A_12, /* Access reg. starting at position 12 */
  67. A_24, /* Access reg. starting at position 24 */
  68. A_28, /* Access reg. starting at position 28 */
  69. C_8, /* Control reg. starting at position 8 */
  70. C_12, /* Control reg. starting at position 12 */
  71. B_16, /* Base register starting at position 16 */
  72. B_32, /* Base register starting at position 32 */
  73. X_12, /* Index register starting at position 12 */
  74. D_20, /* Displacement starting at position 20 */
  75. D_36, /* Displacement starting at position 36 */
  76. D20_20, /* 20 bit displacement starting at 20 */
  77. L4_8, /* 4 bit length starting at position 8 */
  78. L4_12, /* 4 bit length starting at position 12 */
  79. L8_8, /* 8 bit length starting at position 8 */
  80. U4_8, /* 4 bit unsigned value starting at 8 */
  81. U4_12, /* 4 bit unsigned value starting at 12 */
  82. U4_16, /* 4 bit unsigned value starting at 16 */
  83. U4_20, /* 4 bit unsigned value starting at 20 */
  84. U4_32, /* 4 bit unsigned value starting at 32 */
  85. U8_8, /* 8 bit unsigned value starting at 8 */
  86. U8_16, /* 8 bit unsigned value starting at 16 */
  87. U8_24, /* 8 bit unsigned value starting at 24 */
  88. U8_32, /* 8 bit unsigned value starting at 32 */
  89. I8_8, /* 8 bit signed value starting at 8 */
  90. I8_32, /* 8 bit signed value starting at 32 */
  91. I16_16, /* 16 bit signed value starting at 16 */
  92. I16_32, /* 32 bit signed value starting at 16 */
  93. U16_16, /* 16 bit unsigned value starting at 16 */
  94. U16_32, /* 32 bit unsigned value starting at 16 */
  95. J16_16, /* PC relative jump offset at 16 */
  96. J32_16, /* PC relative long offset at 16 */
  97. I32_16, /* 32 bit signed value starting at 16 */
  98. U32_16, /* 32 bit unsigned value starting at 16 */
  99. M_16, /* 4 bit optional mask starting at 16 */
  100. RO_28, /* optional GPR starting at position 28 */
  101. };
  102. /*
  103. * Enumeration of the different instruction formats.
  104. * For details consult the principles of operation.
  105. */
  106. enum {
  107. INSTR_INVALID,
  108. INSTR_E,
  109. INSTR_RIE_R0IU, INSTR_RIE_R0UU, INSTR_RIE_RRP, INSTR_RIE_RRPU,
  110. INSTR_RIE_RRUUU, INSTR_RIE_RUPI, INSTR_RIE_RUPU,
  111. INSTR_RIL_RI, INSTR_RIL_RP, INSTR_RIL_RU, INSTR_RIL_UP,
  112. INSTR_RIS_R0RDU, INSTR_RIS_R0UU, INSTR_RIS_RURDI, INSTR_RIS_RURDU,
  113. INSTR_RI_RI, INSTR_RI_RP, INSTR_RI_RU, INSTR_RI_UP,
  114. INSTR_RRE_00, INSTR_RRE_0R, INSTR_RRE_AA, INSTR_RRE_AR, INSTR_RRE_F0,
  115. INSTR_RRE_FF, INSTR_RRE_FR, INSTR_RRE_R0, INSTR_RRE_RA, INSTR_RRE_RF,
  116. INSTR_RRE_RR, INSTR_RRE_RR_OPT,
  117. INSTR_RRF_0UFF, INSTR_RRF_F0FF, INSTR_RRF_F0FF2, INSTR_RRF_F0FR,
  118. INSTR_RRF_FFRU, INSTR_RRF_FUFF, INSTR_RRF_M0RR, INSTR_RRF_R0RR,
  119. INSTR_RRF_RURR, INSTR_RRF_U0FF, INSTR_RRF_U0RF, INSTR_RRF_U0RR,
  120. INSTR_RRF_UUFF, INSTR_RRR_F0FF, INSTR_RRS_RRRDU,
  121. INSTR_RR_FF, INSTR_RR_R0, INSTR_RR_RR, INSTR_RR_U0, INSTR_RR_UR,
  122. INSTR_RSE_CCRD, INSTR_RSE_RRRD, INSTR_RSE_RURD,
  123. INSTR_RSI_RRP,
  124. INSTR_RSL_R0RD,
  125. INSTR_RSY_AARD, INSTR_RSY_CCRD, INSTR_RSY_RRRD, INSTR_RSY_RURD,
  126. INSTR_RS_AARD, INSTR_RS_CCRD, INSTR_RS_R0RD, INSTR_RS_RRRD,
  127. INSTR_RS_RURD,
  128. INSTR_RXE_FRRD, INSTR_RXE_RRRD,
  129. INSTR_RXF_FRRDF,
  130. INSTR_RXY_FRRD, INSTR_RXY_RRRD, INSTR_RXY_URRD,
  131. INSTR_RX_FRRD, INSTR_RX_RRRD, INSTR_RX_URRD,
  132. INSTR_SIL_RDI, INSTR_SIL_RDU,
  133. INSTR_SIY_IRD, INSTR_SIY_URD,
  134. INSTR_SI_URD,
  135. INSTR_SSE_RDRD,
  136. INSTR_SSF_RRDRD,
  137. INSTR_SS_L0RDRD, INSTR_SS_LIRDRD, INSTR_SS_LLRDRD, INSTR_SS_RRRDRD,
  138. INSTR_SS_RRRDRD2, INSTR_SS_RRRDRD3,
  139. INSTR_S_00, INSTR_S_RD,
  140. };
  141. struct operand {
  142. int bits; /* The number of bits in the operand. */
  143. int shift; /* The number of bits to shift. */
  144. int flags; /* One bit syntax flags. */
  145. };
  146. struct insn {
  147. const char name[6];
  148. unsigned char opfrag;
  149. unsigned char format;
  150. };
  151. static const struct operand operands[] =
  152. {
  153. [UNUSED] = { 0, 0, 0 },
  154. [R_8] = { 4, 8, OPERAND_GPR },
  155. [R_12] = { 4, 12, OPERAND_GPR },
  156. [R_16] = { 4, 16, OPERAND_GPR },
  157. [R_20] = { 4, 20, OPERAND_GPR },
  158. [R_24] = { 4, 24, OPERAND_GPR },
  159. [R_28] = { 4, 28, OPERAND_GPR },
  160. [R_32] = { 4, 32, OPERAND_GPR },
  161. [F_8] = { 4, 8, OPERAND_FPR },
  162. [F_12] = { 4, 12, OPERAND_FPR },
  163. [F_16] = { 4, 16, OPERAND_FPR },
  164. [F_20] = { 4, 16, OPERAND_FPR },
  165. [F_24] = { 4, 24, OPERAND_FPR },
  166. [F_28] = { 4, 28, OPERAND_FPR },
  167. [F_32] = { 4, 32, OPERAND_FPR },
  168. [A_8] = { 4, 8, OPERAND_AR },
  169. [A_12] = { 4, 12, OPERAND_AR },
  170. [A_24] = { 4, 24, OPERAND_AR },
  171. [A_28] = { 4, 28, OPERAND_AR },
  172. [C_8] = { 4, 8, OPERAND_CR },
  173. [C_12] = { 4, 12, OPERAND_CR },
  174. [B_16] = { 4, 16, OPERAND_BASE | OPERAND_GPR },
  175. [B_32] = { 4, 32, OPERAND_BASE | OPERAND_GPR },
  176. [X_12] = { 4, 12, OPERAND_INDEX | OPERAND_GPR },
  177. [D_20] = { 12, 20, OPERAND_DISP },
  178. [D_36] = { 12, 36, OPERAND_DISP },
  179. [D20_20] = { 20, 20, OPERAND_DISP | OPERAND_SIGNED },
  180. [L4_8] = { 4, 8, OPERAND_LENGTH },
  181. [L4_12] = { 4, 12, OPERAND_LENGTH },
  182. [L8_8] = { 8, 8, OPERAND_LENGTH },
  183. [U4_8] = { 4, 8, 0 },
  184. [U4_12] = { 4, 12, 0 },
  185. [U4_16] = { 4, 16, 0 },
  186. [U4_20] = { 4, 20, 0 },
  187. [U4_32] = { 4, 32, 0 },
  188. [U8_8] = { 8, 8, 0 },
  189. [U8_16] = { 8, 16, 0 },
  190. [U8_24] = { 8, 24, 0 },
  191. [U8_32] = { 8, 32, 0 },
  192. [I16_16] = { 16, 16, OPERAND_SIGNED },
  193. [U16_16] = { 16, 16, 0 },
  194. [U16_32] = { 16, 32, 0 },
  195. [J16_16] = { 16, 16, OPERAND_PCREL },
  196. [I16_32] = { 16, 32, OPERAND_SIGNED },
  197. [J32_16] = { 32, 16, OPERAND_PCREL },
  198. [I32_16] = { 32, 16, OPERAND_SIGNED },
  199. [U32_16] = { 32, 16, 0 },
  200. [M_16] = { 4, 16, 0 },
  201. [RO_28] = { 4, 28, OPERAND_GPR }
  202. };
  203. static const unsigned char formats[][7] = {
  204. [INSTR_E] = { 0xff, 0,0,0,0,0,0 },
  205. [INSTR_RIE_R0UU] = { 0xff, R_8,U16_16,U4_32,0,0,0 },
  206. [INSTR_RIE_RRPU] = { 0xff, R_8,R_12,U4_32,J16_16,0,0 },
  207. [INSTR_RIE_RRP] = { 0xff, R_8,R_12,J16_16,0,0,0 },
  208. [INSTR_RIE_RRUUU] = { 0xff, R_8,R_12,U8_16,U8_24,U8_32,0 },
  209. [INSTR_RIE_RUPI] = { 0xff, R_8,I8_32,U4_12,J16_16,0,0 },
  210. [INSTR_RIL_RI] = { 0x0f, R_8,I32_16,0,0,0,0 },
  211. [INSTR_RIL_RP] = { 0x0f, R_8,J32_16,0,0,0,0 },
  212. [INSTR_RIL_RU] = { 0x0f, R_8,U32_16,0,0,0,0 },
  213. [INSTR_RIL_UP] = { 0x0f, U4_8,J32_16,0,0,0,0 },
  214. [INSTR_RIS_R0RDU] = { 0xff, R_8,U8_32,D_20,B_16,0,0 },
  215. [INSTR_RIS_RURDI] = { 0xff, R_8,I8_32,U4_12,D_20,B_16,0 },
  216. [INSTR_RIS_RURDU] = { 0xff, R_8,U8_32,U4_12,D_20,B_16,0 },
  217. [INSTR_RI_RI] = { 0x0f, R_8,I16_16,0,0,0,0 },
  218. [INSTR_RI_RP] = { 0x0f, R_8,J16_16,0,0,0,0 },
  219. [INSTR_RI_RU] = { 0x0f, R_8,U16_16,0,0,0,0 },
  220. [INSTR_RI_UP] = { 0x0f, U4_8,J16_16,0,0,0,0 },
  221. [INSTR_RRE_00] = { 0xff, 0,0,0,0,0,0 },
  222. [INSTR_RRE_0R] = { 0xff, R_28,0,0,0,0,0 },
  223. [INSTR_RRE_AA] = { 0xff, A_24,A_28,0,0,0,0 },
  224. [INSTR_RRE_AR] = { 0xff, A_24,R_28,0,0,0,0 },
  225. [INSTR_RRE_F0] = { 0xff, F_24,0,0,0,0,0 },
  226. [INSTR_RRE_FF] = { 0xff, F_24,F_28,0,0,0,0 },
  227. [INSTR_RRE_FR] = { 0xff, F_24,R_28,0,0,0,0 },
  228. [INSTR_RRE_R0] = { 0xff, R_24,0,0,0,0,0 },
  229. [INSTR_RRE_RA] = { 0xff, R_24,A_28,0,0,0,0 },
  230. [INSTR_RRE_RF] = { 0xff, R_24,F_28,0,0,0,0 },
  231. [INSTR_RRE_RR] = { 0xff, R_24,R_28,0,0,0,0 },
  232. [INSTR_RRE_RR_OPT]= { 0xff, R_24,RO_28,0,0,0,0 },
  233. [INSTR_RRF_0UFF] = { 0xff, F_24,F_28,U4_20,0,0,0 },
  234. [INSTR_RRF_F0FF2] = { 0xff, F_24,F_16,F_28,0,0,0 },
  235. [INSTR_RRF_F0FF] = { 0xff, F_16,F_24,F_28,0,0,0 },
  236. [INSTR_RRF_F0FR] = { 0xff, F_24,F_16,R_28,0,0,0 },
  237. [INSTR_RRF_FFRU] = { 0xff, F_24,F_16,R_28,U4_20,0,0 },
  238. [INSTR_RRF_FUFF] = { 0xff, F_24,F_16,F_28,U4_20,0,0 },
  239. [INSTR_RRF_M0RR] = { 0xff, R_24,R_28,M_16,0,0,0 },
  240. [INSTR_RRF_R0RR] = { 0xff, R_24,R_16,R_28,0,0,0 },
  241. [INSTR_RRF_RURR] = { 0xff, R_24,R_28,R_16,U4_20,0,0 },
  242. [INSTR_RRF_U0FF] = { 0xff, F_24,U4_16,F_28,0,0,0 },
  243. [INSTR_RRF_U0RF] = { 0xff, R_24,U4_16,F_28,0,0,0 },
  244. [INSTR_RRF_U0RR] = { 0xff, R_24,R_28,U4_16,0,0,0 },
  245. [INSTR_RRF_UUFF] = { 0xff, F_24,U4_16,F_28,U4_20,0,0 },
  246. [INSTR_RRR_F0FF] = { 0xff, F_24,F_28,F_16,0,0,0 },
  247. [INSTR_RRS_RRRDU] = { 0xff, R_8,R_12,U4_32,D_20,B_16,0 },
  248. [INSTR_RR_FF] = { 0xff, F_8,F_12,0,0,0,0 },
  249. [INSTR_RR_R0] = { 0xff, R_8, 0,0,0,0,0 },
  250. [INSTR_RR_RR] = { 0xff, R_8,R_12,0,0,0,0 },
  251. [INSTR_RR_U0] = { 0xff, U8_8, 0,0,0,0,0 },
  252. [INSTR_RR_UR] = { 0xff, U4_8,R_12,0,0,0,0 },
  253. [INSTR_RSE_CCRD] = { 0xff, C_8,C_12,D_20,B_16,0,0 },
  254. [INSTR_RSE_RRRD] = { 0xff, R_8,R_12,D_20,B_16,0,0 },
  255. [INSTR_RSE_RURD] = { 0xff, R_8,U4_12,D_20,B_16,0,0 },
  256. [INSTR_RSI_RRP] = { 0xff, R_8,R_12,J16_16,0,0,0 },
  257. [INSTR_RSL_R0RD] = { 0xff, D_20,L4_8,B_16,0,0,0 },
  258. [INSTR_RSY_AARD] = { 0xff, A_8,A_12,D20_20,B_16,0,0 },
  259. [INSTR_RSY_CCRD] = { 0xff, C_8,C_12,D20_20,B_16,0,0 },
  260. [INSTR_RSY_RRRD] = { 0xff, R_8,R_12,D20_20,B_16,0,0 },
  261. [INSTR_RSY_RURD] = { 0xff, R_8,U4_12,D20_20,B_16,0,0 },
  262. [INSTR_RS_AARD] = { 0xff, A_8,A_12,D_20,B_16,0,0 },
  263. [INSTR_RS_CCRD] = { 0xff, C_8,C_12,D_20,B_16,0,0 },
  264. [INSTR_RS_R0RD] = { 0xff, R_8,D_20,B_16,0,0,0 },
  265. [INSTR_RS_RRRD] = { 0xff, R_8,R_12,D_20,B_16,0,0 },
  266. [INSTR_RS_RURD] = { 0xff, R_8,U4_12,D_20,B_16,0,0 },
  267. [INSTR_RXE_FRRD] = { 0xff, F_8,D_20,X_12,B_16,0,0 },
  268. [INSTR_RXE_RRRD] = { 0xff, R_8,D_20,X_12,B_16,0,0 },
  269. [INSTR_RXF_FRRDF] = { 0xff, F_32,F_8,D_20,X_12,B_16,0 },
  270. [INSTR_RXY_FRRD] = { 0xff, F_8,D20_20,X_12,B_16,0,0 },
  271. [INSTR_RXY_RRRD] = { 0xff, R_8,D20_20,X_12,B_16,0,0 },
  272. [INSTR_RXY_URRD] = { 0xff, U4_8,D20_20,X_12,B_16,0,0 },
  273. [INSTR_RX_FRRD] = { 0xff, F_8,D_20,X_12,B_16,0,0 },
  274. [INSTR_RX_RRRD] = { 0xff, R_8,D_20,X_12,B_16,0,0 },
  275. [INSTR_RX_URRD] = { 0xff, U4_8,D_20,X_12,B_16,0,0 },
  276. [INSTR_SIL_RDI] = { 0xff, D_20,B_16,I16_32,0,0,0 },
  277. [INSTR_SIL_RDU] = { 0xff, D_20,B_16,U16_32,0,0,0 },
  278. [INSTR_SIY_IRD] = { 0xff, D20_20,B_16,I8_8,0,0,0 },
  279. [INSTR_SIY_URD] = { 0xff, D20_20,B_16,U8_8,0,0,0 },
  280. [INSTR_SI_URD] = { 0xff, D_20,B_16,U8_8,0,0,0 },
  281. [INSTR_SSE_RDRD] = { 0xff, D_20,B_16,D_36,B_32,0,0 },
  282. [INSTR_SSF_RRDRD] = { 0x00, D_20,B_16,D_36,B_32,R_8,0 },
  283. [INSTR_SS_L0RDRD] = { 0xff, D_20,L8_8,B_16,D_36,B_32,0 },
  284. [INSTR_SS_LIRDRD] = { 0xff, D_20,L4_8,B_16,D_36,B_32,U4_12 },
  285. [INSTR_SS_LLRDRD] = { 0xff, D_20,L4_8,B_16,D_36,L4_12,B_32 },
  286. [INSTR_SS_RRRDRD2]= { 0xff, R_8,D_20,B_16,R_12,D_36,B_32 },
  287. [INSTR_SS_RRRDRD3]= { 0xff, R_8,R_12,D_20,B_16,D_36,B_32 },
  288. [INSTR_SS_RRRDRD] = { 0xff, D_20,R_8,B_16,D_36,B_32,R_12 },
  289. [INSTR_S_00] = { 0xff, 0,0,0,0,0,0 },
  290. [INSTR_S_RD] = { 0xff, D_20,B_16,0,0,0,0 },
  291. };
  292. static struct insn opcode[] = {
  293. #ifdef CONFIG_64BIT
  294. { "lmd", 0xef, INSTR_SS_RRRDRD3 },
  295. #endif
  296. { "spm", 0x04, INSTR_RR_R0 },
  297. { "balr", 0x05, INSTR_RR_RR },
  298. { "bctr", 0x06, INSTR_RR_RR },
  299. { "bcr", 0x07, INSTR_RR_UR },
  300. { "svc", 0x0a, INSTR_RR_U0 },
  301. { "bsm", 0x0b, INSTR_RR_RR },
  302. { "bassm", 0x0c, INSTR_RR_RR },
  303. { "basr", 0x0d, INSTR_RR_RR },
  304. { "mvcl", 0x0e, INSTR_RR_RR },
  305. { "clcl", 0x0f, INSTR_RR_RR },
  306. { "lpr", 0x10, INSTR_RR_RR },
  307. { "lnr", 0x11, INSTR_RR_RR },
  308. { "ltr", 0x12, INSTR_RR_RR },
  309. { "lcr", 0x13, INSTR_RR_RR },
  310. { "nr", 0x14, INSTR_RR_RR },
  311. { "clr", 0x15, INSTR_RR_RR },
  312. { "or", 0x16, INSTR_RR_RR },
  313. { "xr", 0x17, INSTR_RR_RR },
  314. { "lr", 0x18, INSTR_RR_RR },
  315. { "cr", 0x19, INSTR_RR_RR },
  316. { "ar", 0x1a, INSTR_RR_RR },
  317. { "sr", 0x1b, INSTR_RR_RR },
  318. { "mr", 0x1c, INSTR_RR_RR },
  319. { "dr", 0x1d, INSTR_RR_RR },
  320. { "alr", 0x1e, INSTR_RR_RR },
  321. { "slr", 0x1f, INSTR_RR_RR },
  322. { "lpdr", 0x20, INSTR_RR_FF },
  323. { "lndr", 0x21, INSTR_RR_FF },
  324. { "ltdr", 0x22, INSTR_RR_FF },
  325. { "lcdr", 0x23, INSTR_RR_FF },
  326. { "hdr", 0x24, INSTR_RR_FF },
  327. { "ldxr", 0x25, INSTR_RR_FF },
  328. { "lrdr", 0x25, INSTR_RR_FF },
  329. { "mxr", 0x26, INSTR_RR_FF },
  330. { "mxdr", 0x27, INSTR_RR_FF },
  331. { "ldr", 0x28, INSTR_RR_FF },
  332. { "cdr", 0x29, INSTR_RR_FF },
  333. { "adr", 0x2a, INSTR_RR_FF },
  334. { "sdr", 0x2b, INSTR_RR_FF },
  335. { "mdr", 0x2c, INSTR_RR_FF },
  336. { "ddr", 0x2d, INSTR_RR_FF },
  337. { "awr", 0x2e, INSTR_RR_FF },
  338. { "swr", 0x2f, INSTR_RR_FF },
  339. { "lper", 0x30, INSTR_RR_FF },
  340. { "lner", 0x31, INSTR_RR_FF },
  341. { "lter", 0x32, INSTR_RR_FF },
  342. { "lcer", 0x33, INSTR_RR_FF },
  343. { "her", 0x34, INSTR_RR_FF },
  344. { "ledr", 0x35, INSTR_RR_FF },
  345. { "lrer", 0x35, INSTR_RR_FF },
  346. { "axr", 0x36, INSTR_RR_FF },
  347. { "sxr", 0x37, INSTR_RR_FF },
  348. { "ler", 0x38, INSTR_RR_FF },
  349. { "cer", 0x39, INSTR_RR_FF },
  350. { "aer", 0x3a, INSTR_RR_FF },
  351. { "ser", 0x3b, INSTR_RR_FF },
  352. { "mder", 0x3c, INSTR_RR_FF },
  353. { "mer", 0x3c, INSTR_RR_FF },
  354. { "der", 0x3d, INSTR_RR_FF },
  355. { "aur", 0x3e, INSTR_RR_FF },
  356. { "sur", 0x3f, INSTR_RR_FF },
  357. { "sth", 0x40, INSTR_RX_RRRD },
  358. { "la", 0x41, INSTR_RX_RRRD },
  359. { "stc", 0x42, INSTR_RX_RRRD },
  360. { "ic", 0x43, INSTR_RX_RRRD },
  361. { "ex", 0x44, INSTR_RX_RRRD },
  362. { "bal", 0x45, INSTR_RX_RRRD },
  363. { "bct", 0x46, INSTR_RX_RRRD },
  364. { "bc", 0x47, INSTR_RX_URRD },
  365. { "lh", 0x48, INSTR_RX_RRRD },
  366. { "ch", 0x49, INSTR_RX_RRRD },
  367. { "ah", 0x4a, INSTR_RX_RRRD },
  368. { "sh", 0x4b, INSTR_RX_RRRD },
  369. { "mh", 0x4c, INSTR_RX_RRRD },
  370. { "bas", 0x4d, INSTR_RX_RRRD },
  371. { "cvd", 0x4e, INSTR_RX_RRRD },
  372. { "cvb", 0x4f, INSTR_RX_RRRD },
  373. { "st", 0x50, INSTR_RX_RRRD },
  374. { "lae", 0x51, INSTR_RX_RRRD },
  375. { "n", 0x54, INSTR_RX_RRRD },
  376. { "cl", 0x55, INSTR_RX_RRRD },
  377. { "o", 0x56, INSTR_RX_RRRD },
  378. { "x", 0x57, INSTR_RX_RRRD },
  379. { "l", 0x58, INSTR_RX_RRRD },
  380. { "c", 0x59, INSTR_RX_RRRD },
  381. { "a", 0x5a, INSTR_RX_RRRD },
  382. { "s", 0x5b, INSTR_RX_RRRD },
  383. { "m", 0x5c, INSTR_RX_RRRD },
  384. { "d", 0x5d, INSTR_RX_RRRD },
  385. { "al", 0x5e, INSTR_RX_RRRD },
  386. { "sl", 0x5f, INSTR_RX_RRRD },
  387. { "std", 0x60, INSTR_RX_FRRD },
  388. { "mxd", 0x67, INSTR_RX_FRRD },
  389. { "ld", 0x68, INSTR_RX_FRRD },
  390. { "cd", 0x69, INSTR_RX_FRRD },
  391. { "ad", 0x6a, INSTR_RX_FRRD },
  392. { "sd", 0x6b, INSTR_RX_FRRD },
  393. { "md", 0x6c, INSTR_RX_FRRD },
  394. { "dd", 0x6d, INSTR_RX_FRRD },
  395. { "aw", 0x6e, INSTR_RX_FRRD },
  396. { "sw", 0x6f, INSTR_RX_FRRD },
  397. { "ste", 0x70, INSTR_RX_FRRD },
  398. { "ms", 0x71, INSTR_RX_RRRD },
  399. { "le", 0x78, INSTR_RX_FRRD },
  400. { "ce", 0x79, INSTR_RX_FRRD },
  401. { "ae", 0x7a, INSTR_RX_FRRD },
  402. { "se", 0x7b, INSTR_RX_FRRD },
  403. { "mde", 0x7c, INSTR_RX_FRRD },
  404. { "me", 0x7c, INSTR_RX_FRRD },
  405. { "de", 0x7d, INSTR_RX_FRRD },
  406. { "au", 0x7e, INSTR_RX_FRRD },
  407. { "su", 0x7f, INSTR_RX_FRRD },
  408. { "ssm", 0x80, INSTR_S_RD },
  409. { "lpsw", 0x82, INSTR_S_RD },
  410. { "diag", 0x83, INSTR_RS_RRRD },
  411. { "brxh", 0x84, INSTR_RSI_RRP },
  412. { "brxle", 0x85, INSTR_RSI_RRP },
  413. { "bxh", 0x86, INSTR_RS_RRRD },
  414. { "bxle", 0x87, INSTR_RS_RRRD },
  415. { "srl", 0x88, INSTR_RS_R0RD },
  416. { "sll", 0x89, INSTR_RS_R0RD },
  417. { "sra", 0x8a, INSTR_RS_R0RD },
  418. { "sla", 0x8b, INSTR_RS_R0RD },
  419. { "srdl", 0x8c, INSTR_RS_R0RD },
  420. { "sldl", 0x8d, INSTR_RS_R0RD },
  421. { "srda", 0x8e, INSTR_RS_R0RD },
  422. { "slda", 0x8f, INSTR_RS_R0RD },
  423. { "stm", 0x90, INSTR_RS_RRRD },
  424. { "tm", 0x91, INSTR_SI_URD },
  425. { "mvi", 0x92, INSTR_SI_URD },
  426. { "ts", 0x93, INSTR_S_RD },
  427. { "ni", 0x94, INSTR_SI_URD },
  428. { "cli", 0x95, INSTR_SI_URD },
  429. { "oi", 0x96, INSTR_SI_URD },
  430. { "xi", 0x97, INSTR_SI_URD },
  431. { "lm", 0x98, INSTR_RS_RRRD },
  432. { "trace", 0x99, INSTR_RS_RRRD },
  433. { "lam", 0x9a, INSTR_RS_AARD },
  434. { "stam", 0x9b, INSTR_RS_AARD },
  435. { "mvcle", 0xa8, INSTR_RS_RRRD },
  436. { "clcle", 0xa9, INSTR_RS_RRRD },
  437. { "stnsm", 0xac, INSTR_SI_URD },
  438. { "stosm", 0xad, INSTR_SI_URD },
  439. { "sigp", 0xae, INSTR_RS_RRRD },
  440. { "mc", 0xaf, INSTR_SI_URD },
  441. { "lra", 0xb1, INSTR_RX_RRRD },
  442. { "stctl", 0xb6, INSTR_RS_CCRD },
  443. { "lctl", 0xb7, INSTR_RS_CCRD },
  444. { "cs", 0xba, INSTR_RS_RRRD },
  445. { "cds", 0xbb, INSTR_RS_RRRD },
  446. { "clm", 0xbd, INSTR_RS_RURD },
  447. { "stcm", 0xbe, INSTR_RS_RURD },
  448. { "icm", 0xbf, INSTR_RS_RURD },
  449. { "mvn", 0xd1, INSTR_SS_L0RDRD },
  450. { "mvc", 0xd2, INSTR_SS_L0RDRD },
  451. { "mvz", 0xd3, INSTR_SS_L0RDRD },
  452. { "nc", 0xd4, INSTR_SS_L0RDRD },
  453. { "clc", 0xd5, INSTR_SS_L0RDRD },
  454. { "oc", 0xd6, INSTR_SS_L0RDRD },
  455. { "xc", 0xd7, INSTR_SS_L0RDRD },
  456. { "mvck", 0xd9, INSTR_SS_RRRDRD },
  457. { "mvcp", 0xda, INSTR_SS_RRRDRD },
  458. { "mvcs", 0xdb, INSTR_SS_RRRDRD },
  459. { "tr", 0xdc, INSTR_SS_L0RDRD },
  460. { "trt", 0xdd, INSTR_SS_L0RDRD },
  461. { "ed", 0xde, INSTR_SS_L0RDRD },
  462. { "edmk", 0xdf, INSTR_SS_L0RDRD },
  463. { "pku", 0xe1, INSTR_SS_L0RDRD },
  464. { "unpku", 0xe2, INSTR_SS_L0RDRD },
  465. { "mvcin", 0xe8, INSTR_SS_L0RDRD },
  466. { "pka", 0xe9, INSTR_SS_L0RDRD },
  467. { "unpka", 0xea, INSTR_SS_L0RDRD },
  468. { "plo", 0xee, INSTR_SS_RRRDRD2 },
  469. { "srp", 0xf0, INSTR_SS_LIRDRD },
  470. { "mvo", 0xf1, INSTR_SS_LLRDRD },
  471. { "pack", 0xf2, INSTR_SS_LLRDRD },
  472. { "unpk", 0xf3, INSTR_SS_LLRDRD },
  473. { "zap", 0xf8, INSTR_SS_LLRDRD },
  474. { "cp", 0xf9, INSTR_SS_LLRDRD },
  475. { "ap", 0xfa, INSTR_SS_LLRDRD },
  476. { "sp", 0xfb, INSTR_SS_LLRDRD },
  477. { "mp", 0xfc, INSTR_SS_LLRDRD },
  478. { "dp", 0xfd, INSTR_SS_LLRDRD },
  479. { "", 0, INSTR_INVALID }
  480. };
  481. static struct insn opcode_01[] = {
  482. #ifdef CONFIG_64BIT
  483. { "sam64", 0x0e, INSTR_E },
  484. { "pfpo", 0x0a, INSTR_E },
  485. { "ptff", 0x04, INSTR_E },
  486. #endif
  487. { "pr", 0x01, INSTR_E },
  488. { "upt", 0x02, INSTR_E },
  489. { "sckpf", 0x07, INSTR_E },
  490. { "tam", 0x0b, INSTR_E },
  491. { "sam24", 0x0c, INSTR_E },
  492. { "sam31", 0x0d, INSTR_E },
  493. { "trap2", 0xff, INSTR_E },
  494. { "", 0, INSTR_INVALID }
  495. };
  496. static struct insn opcode_a5[] = {
  497. #ifdef CONFIG_64BIT
  498. { "iihh", 0x00, INSTR_RI_RU },
  499. { "iihl", 0x01, INSTR_RI_RU },
  500. { "iilh", 0x02, INSTR_RI_RU },
  501. { "iill", 0x03, INSTR_RI_RU },
  502. { "nihh", 0x04, INSTR_RI_RU },
  503. { "nihl", 0x05, INSTR_RI_RU },
  504. { "nilh", 0x06, INSTR_RI_RU },
  505. { "nill", 0x07, INSTR_RI_RU },
  506. { "oihh", 0x08, INSTR_RI_RU },
  507. { "oihl", 0x09, INSTR_RI_RU },
  508. { "oilh", 0x0a, INSTR_RI_RU },
  509. { "oill", 0x0b, INSTR_RI_RU },
  510. { "llihh", 0x0c, INSTR_RI_RU },
  511. { "llihl", 0x0d, INSTR_RI_RU },
  512. { "llilh", 0x0e, INSTR_RI_RU },
  513. { "llill", 0x0f, INSTR_RI_RU },
  514. #endif
  515. { "", 0, INSTR_INVALID }
  516. };
  517. static struct insn opcode_a7[] = {
  518. #ifdef CONFIG_64BIT
  519. { "tmhh", 0x02, INSTR_RI_RU },
  520. { "tmhl", 0x03, INSTR_RI_RU },
  521. { "brctg", 0x07, INSTR_RI_RP },
  522. { "lghi", 0x09, INSTR_RI_RI },
  523. { "aghi", 0x0b, INSTR_RI_RI },
  524. { "mghi", 0x0d, INSTR_RI_RI },
  525. { "cghi", 0x0f, INSTR_RI_RI },
  526. #endif
  527. { "tmlh", 0x00, INSTR_RI_RU },
  528. { "tmll", 0x01, INSTR_RI_RU },
  529. { "brc", 0x04, INSTR_RI_UP },
  530. { "bras", 0x05, INSTR_RI_RP },
  531. { "brct", 0x06, INSTR_RI_RP },
  532. { "lhi", 0x08, INSTR_RI_RI },
  533. { "ahi", 0x0a, INSTR_RI_RI },
  534. { "mhi", 0x0c, INSTR_RI_RI },
  535. { "chi", 0x0e, INSTR_RI_RI },
  536. { "", 0, INSTR_INVALID }
  537. };
  538. static struct insn opcode_b2[] = {
  539. #ifdef CONFIG_64BIT
  540. { "sske", 0x2b, INSTR_RRF_M0RR },
  541. { "stckf", 0x7c, INSTR_S_RD },
  542. { "cu21", 0xa6, INSTR_RRF_M0RR },
  543. { "cuutf", 0xa6, INSTR_RRF_M0RR },
  544. { "cu12", 0xa7, INSTR_RRF_M0RR },
  545. { "cutfu", 0xa7, INSTR_RRF_M0RR },
  546. { "stfle", 0xb0, INSTR_S_RD },
  547. { "lpswe", 0xb2, INSTR_S_RD },
  548. { "srnmt", 0xb9, INSTR_S_RD },
  549. { "lfas", 0xbd, INSTR_S_RD },
  550. #endif
  551. { "stidp", 0x02, INSTR_S_RD },
  552. { "sck", 0x04, INSTR_S_RD },
  553. { "stck", 0x05, INSTR_S_RD },
  554. { "sckc", 0x06, INSTR_S_RD },
  555. { "stckc", 0x07, INSTR_S_RD },
  556. { "spt", 0x08, INSTR_S_RD },
  557. { "stpt", 0x09, INSTR_S_RD },
  558. { "spka", 0x0a, INSTR_S_RD },
  559. { "ipk", 0x0b, INSTR_S_00 },
  560. { "ptlb", 0x0d, INSTR_S_00 },
  561. { "spx", 0x10, INSTR_S_RD },
  562. { "stpx", 0x11, INSTR_S_RD },
  563. { "stap", 0x12, INSTR_S_RD },
  564. { "sie", 0x14, INSTR_S_RD },
  565. { "pc", 0x18, INSTR_S_RD },
  566. { "sac", 0x19, INSTR_S_RD },
  567. { "cfc", 0x1a, INSTR_S_RD },
  568. { "ipte", 0x21, INSTR_RRE_RR },
  569. { "ipm", 0x22, INSTR_RRE_R0 },
  570. { "ivsk", 0x23, INSTR_RRE_RR },
  571. { "iac", 0x24, INSTR_RRE_R0 },
  572. { "ssar", 0x25, INSTR_RRE_R0 },
  573. { "epar", 0x26, INSTR_RRE_R0 },
  574. { "esar", 0x27, INSTR_RRE_R0 },
  575. { "pt", 0x28, INSTR_RRE_RR },
  576. { "iske", 0x29, INSTR_RRE_RR },
  577. { "rrbe", 0x2a, INSTR_RRE_RR },
  578. { "sske", 0x2b, INSTR_RRE_RR },
  579. { "tb", 0x2c, INSTR_RRE_0R },
  580. { "dxr", 0x2d, INSTR_RRE_F0 },
  581. { "pgin", 0x2e, INSTR_RRE_RR },
  582. { "pgout", 0x2f, INSTR_RRE_RR },
  583. { "csch", 0x30, INSTR_S_00 },
  584. { "hsch", 0x31, INSTR_S_00 },
  585. { "msch", 0x32, INSTR_S_RD },
  586. { "ssch", 0x33, INSTR_S_RD },
  587. { "stsch", 0x34, INSTR_S_RD },
  588. { "tsch", 0x35, INSTR_S_RD },
  589. { "tpi", 0x36, INSTR_S_RD },
  590. { "sal", 0x37, INSTR_S_00 },
  591. { "rsch", 0x38, INSTR_S_00 },
  592. { "stcrw", 0x39, INSTR_S_RD },
  593. { "stcps", 0x3a, INSTR_S_RD },
  594. { "rchp", 0x3b, INSTR_S_00 },
  595. { "schm", 0x3c, INSTR_S_00 },
  596. { "bakr", 0x40, INSTR_RRE_RR },
  597. { "cksm", 0x41, INSTR_RRE_RR },
  598. { "sqdr", 0x44, INSTR_RRE_F0 },
  599. { "sqer", 0x45, INSTR_RRE_F0 },
  600. { "stura", 0x46, INSTR_RRE_RR },
  601. { "msta", 0x47, INSTR_RRE_R0 },
  602. { "palb", 0x48, INSTR_RRE_00 },
  603. { "ereg", 0x49, INSTR_RRE_RR },
  604. { "esta", 0x4a, INSTR_RRE_RR },
  605. { "lura", 0x4b, INSTR_RRE_RR },
  606. { "tar", 0x4c, INSTR_RRE_AR },
  607. { "cpya", 0x4d, INSTR_RRE_AA },
  608. { "sar", 0x4e, INSTR_RRE_AR },
  609. { "ear", 0x4f, INSTR_RRE_RA },
  610. { "csp", 0x50, INSTR_RRE_RR },
  611. { "msr", 0x52, INSTR_RRE_RR },
  612. { "mvpg", 0x54, INSTR_RRE_RR },
  613. { "mvst", 0x55, INSTR_RRE_RR },
  614. { "cuse", 0x57, INSTR_RRE_RR },
  615. { "bsg", 0x58, INSTR_RRE_RR },
  616. { "bsa", 0x5a, INSTR_RRE_RR },
  617. { "clst", 0x5d, INSTR_RRE_RR },
  618. { "srst", 0x5e, INSTR_RRE_RR },
  619. { "cmpsc", 0x63, INSTR_RRE_RR },
  620. { "siga", 0x74, INSTR_S_RD },
  621. { "xsch", 0x76, INSTR_S_00 },
  622. { "rp", 0x77, INSTR_S_RD },
  623. { "stcke", 0x78, INSTR_S_RD },
  624. { "sacf", 0x79, INSTR_S_RD },
  625. { "stsi", 0x7d, INSTR_S_RD },
  626. { "srnm", 0x99, INSTR_S_RD },
  627. { "stfpc", 0x9c, INSTR_S_RD },
  628. { "lfpc", 0x9d, INSTR_S_RD },
  629. { "tre", 0xa5, INSTR_RRE_RR },
  630. { "cuutf", 0xa6, INSTR_RRE_RR },
  631. { "cutfu", 0xa7, INSTR_RRE_RR },
  632. { "stfl", 0xb1, INSTR_S_RD },
  633. { "trap4", 0xff, INSTR_S_RD },
  634. { "", 0, INSTR_INVALID }
  635. };
  636. static struct insn opcode_b3[] = {
  637. #ifdef CONFIG_64BIT
  638. { "maylr", 0x38, INSTR_RRF_F0FF },
  639. { "mylr", 0x39, INSTR_RRF_F0FF },
  640. { "mayr", 0x3a, INSTR_RRF_F0FF },
  641. { "myr", 0x3b, INSTR_RRF_F0FF },
  642. { "mayhr", 0x3c, INSTR_RRF_F0FF },
  643. { "myhr", 0x3d, INSTR_RRF_F0FF },
  644. { "cegbr", 0xa4, INSTR_RRE_RR },
  645. { "cdgbr", 0xa5, INSTR_RRE_RR },
  646. { "cxgbr", 0xa6, INSTR_RRE_RR },
  647. { "cgebr", 0xa8, INSTR_RRF_U0RF },
  648. { "cgdbr", 0xa9, INSTR_RRF_U0RF },
  649. { "cgxbr", 0xaa, INSTR_RRF_U0RF },
  650. { "cfer", 0xb8, INSTR_RRF_U0RF },
  651. { "cfdr", 0xb9, INSTR_RRF_U0RF },
  652. { "cfxr", 0xba, INSTR_RRF_U0RF },
  653. { "cegr", 0xc4, INSTR_RRE_RR },
  654. { "cdgr", 0xc5, INSTR_RRE_RR },
  655. { "cxgr", 0xc6, INSTR_RRE_RR },
  656. { "cger", 0xc8, INSTR_RRF_U0RF },
  657. { "cgdr", 0xc9, INSTR_RRF_U0RF },
  658. { "cgxr", 0xca, INSTR_RRF_U0RF },
  659. { "lpdfr", 0x70, INSTR_RRE_FF },
  660. { "lndfr", 0x71, INSTR_RRE_FF },
  661. { "cpsdr", 0x72, INSTR_RRF_F0FF2 },
  662. { "lcdfr", 0x73, INSTR_RRE_FF },
  663. { "ldgr", 0xc1, INSTR_RRE_FR },
  664. { "lgdr", 0xcd, INSTR_RRE_RF },
  665. { "adtr", 0xd2, INSTR_RRR_F0FF },
  666. { "axtr", 0xda, INSTR_RRR_F0FF },
  667. { "cdtr", 0xe4, INSTR_RRE_FF },
  668. { "cxtr", 0xec, INSTR_RRE_FF },
  669. { "kdtr", 0xe0, INSTR_RRE_FF },
  670. { "kxtr", 0xe8, INSTR_RRE_FF },
  671. { "cedtr", 0xf4, INSTR_RRE_FF },
  672. { "cextr", 0xfc, INSTR_RRE_FF },
  673. { "cdgtr", 0xf1, INSTR_RRE_FR },
  674. { "cxgtr", 0xf9, INSTR_RRE_FR },
  675. { "cdstr", 0xf3, INSTR_RRE_FR },
  676. { "cxstr", 0xfb, INSTR_RRE_FR },
  677. { "cdutr", 0xf2, INSTR_RRE_FR },
  678. { "cxutr", 0xfa, INSTR_RRE_FR },
  679. { "cgdtr", 0xe1, INSTR_RRF_U0RF },
  680. { "cgxtr", 0xe9, INSTR_RRF_U0RF },
  681. { "csdtr", 0xe3, INSTR_RRE_RF },
  682. { "csxtr", 0xeb, INSTR_RRE_RF },
  683. { "cudtr", 0xe2, INSTR_RRE_RF },
  684. { "cuxtr", 0xea, INSTR_RRE_RF },
  685. { "ddtr", 0xd1, INSTR_RRR_F0FF },
  686. { "dxtr", 0xd9, INSTR_RRR_F0FF },
  687. { "eedtr", 0xe5, INSTR_RRE_RF },
  688. { "eextr", 0xed, INSTR_RRE_RF },
  689. { "esdtr", 0xe7, INSTR_RRE_RF },
  690. { "esxtr", 0xef, INSTR_RRE_RF },
  691. { "iedtr", 0xf6, INSTR_RRF_F0FR },
  692. { "iextr", 0xfe, INSTR_RRF_F0FR },
  693. { "ltdtr", 0xd6, INSTR_RRE_FF },
  694. { "ltxtr", 0xde, INSTR_RRE_FF },
  695. { "fidtr", 0xd7, INSTR_RRF_UUFF },
  696. { "fixtr", 0xdf, INSTR_RRF_UUFF },
  697. { "ldetr", 0xd4, INSTR_RRF_0UFF },
  698. { "lxdtr", 0xdc, INSTR_RRF_0UFF },
  699. { "ledtr", 0xd5, INSTR_RRF_UUFF },
  700. { "ldxtr", 0xdd, INSTR_RRF_UUFF },
  701. { "mdtr", 0xd0, INSTR_RRR_F0FF },
  702. { "mxtr", 0xd8, INSTR_RRR_F0FF },
  703. { "qadtr", 0xf5, INSTR_RRF_FUFF },
  704. { "qaxtr", 0xfd, INSTR_RRF_FUFF },
  705. { "rrdtr", 0xf7, INSTR_RRF_FFRU },
  706. { "rrxtr", 0xff, INSTR_RRF_FFRU },
  707. { "sfasr", 0x85, INSTR_RRE_R0 },
  708. { "sdtr", 0xd3, INSTR_RRR_F0FF },
  709. { "sxtr", 0xdb, INSTR_RRR_F0FF },
  710. #endif
  711. { "lpebr", 0x00, INSTR_RRE_FF },
  712. { "lnebr", 0x01, INSTR_RRE_FF },
  713. { "ltebr", 0x02, INSTR_RRE_FF },
  714. { "lcebr", 0x03, INSTR_RRE_FF },
  715. { "ldebr", 0x04, INSTR_RRE_FF },
  716. { "lxdbr", 0x05, INSTR_RRE_FF },
  717. { "lxebr", 0x06, INSTR_RRE_FF },
  718. { "mxdbr", 0x07, INSTR_RRE_FF },
  719. { "kebr", 0x08, INSTR_RRE_FF },
  720. { "cebr", 0x09, INSTR_RRE_FF },
  721. { "aebr", 0x0a, INSTR_RRE_FF },
  722. { "sebr", 0x0b, INSTR_RRE_FF },
  723. { "mdebr", 0x0c, INSTR_RRE_FF },
  724. { "debr", 0x0d, INSTR_RRE_FF },
  725. { "maebr", 0x0e, INSTR_RRF_F0FF },
  726. { "msebr", 0x0f, INSTR_RRF_F0FF },
  727. { "lpdbr", 0x10, INSTR_RRE_FF },
  728. { "lndbr", 0x11, INSTR_RRE_FF },
  729. { "ltdbr", 0x12, INSTR_RRE_FF },
  730. { "lcdbr", 0x13, INSTR_RRE_FF },
  731. { "sqebr", 0x14, INSTR_RRE_FF },
  732. { "sqdbr", 0x15, INSTR_RRE_FF },
  733. { "sqxbr", 0x16, INSTR_RRE_FF },
  734. { "meebr", 0x17, INSTR_RRE_FF },
  735. { "kdbr", 0x18, INSTR_RRE_FF },
  736. { "cdbr", 0x19, INSTR_RRE_FF },
  737. { "adbr", 0x1a, INSTR_RRE_FF },
  738. { "sdbr", 0x1b, INSTR_RRE_FF },
  739. { "mdbr", 0x1c, INSTR_RRE_FF },
  740. { "ddbr", 0x1d, INSTR_RRE_FF },
  741. { "madbr", 0x1e, INSTR_RRF_F0FF },
  742. { "msdbr", 0x1f, INSTR_RRF_F0FF },
  743. { "lder", 0x24, INSTR_RRE_FF },
  744. { "lxdr", 0x25, INSTR_RRE_FF },
  745. { "lxer", 0x26, INSTR_RRE_FF },
  746. { "maer", 0x2e, INSTR_RRF_F0FF },
  747. { "mser", 0x2f, INSTR_RRF_F0FF },
  748. { "sqxr", 0x36, INSTR_RRE_FF },
  749. { "meer", 0x37, INSTR_RRE_FF },
  750. { "madr", 0x3e, INSTR_RRF_F0FF },
  751. { "msdr", 0x3f, INSTR_RRF_F0FF },
  752. { "lpxbr", 0x40, INSTR_RRE_FF },
  753. { "lnxbr", 0x41, INSTR_RRE_FF },
  754. { "ltxbr", 0x42, INSTR_RRE_FF },
  755. { "lcxbr", 0x43, INSTR_RRE_FF },
  756. { "ledbr", 0x44, INSTR_RRE_FF },
  757. { "ldxbr", 0x45, INSTR_RRE_FF },
  758. { "lexbr", 0x46, INSTR_RRE_FF },
  759. { "fixbr", 0x47, INSTR_RRF_U0FF },
  760. { "kxbr", 0x48, INSTR_RRE_FF },
  761. { "cxbr", 0x49, INSTR_RRE_FF },
  762. { "axbr", 0x4a, INSTR_RRE_FF },
  763. { "sxbr", 0x4b, INSTR_RRE_FF },
  764. { "mxbr", 0x4c, INSTR_RRE_FF },
  765. { "dxbr", 0x4d, INSTR_RRE_FF },
  766. { "tbedr", 0x50, INSTR_RRF_U0FF },
  767. { "tbdr", 0x51, INSTR_RRF_U0FF },
  768. { "diebr", 0x53, INSTR_RRF_FUFF },
  769. { "fiebr", 0x57, INSTR_RRF_U0FF },
  770. { "thder", 0x58, INSTR_RRE_RR },
  771. { "thdr", 0x59, INSTR_RRE_RR },
  772. { "didbr", 0x5b, INSTR_RRF_FUFF },
  773. { "fidbr", 0x5f, INSTR_RRF_U0FF },
  774. { "lpxr", 0x60, INSTR_RRE_FF },
  775. { "lnxr", 0x61, INSTR_RRE_FF },
  776. { "ltxr", 0x62, INSTR_RRE_FF },
  777. { "lcxr", 0x63, INSTR_RRE_FF },
  778. { "lxr", 0x65, INSTR_RRE_RR },
  779. { "lexr", 0x66, INSTR_RRE_FF },
  780. { "fixr", 0x67, INSTR_RRF_U0FF },
  781. { "cxr", 0x69, INSTR_RRE_FF },
  782. { "lzer", 0x74, INSTR_RRE_R0 },
  783. { "lzdr", 0x75, INSTR_RRE_R0 },
  784. { "lzxr", 0x76, INSTR_RRE_R0 },
  785. { "fier", 0x77, INSTR_RRF_U0FF },
  786. { "fidr", 0x7f, INSTR_RRF_U0FF },
  787. { "sfpc", 0x84, INSTR_RRE_RR_OPT },
  788. { "efpc", 0x8c, INSTR_RRE_RR_OPT },
  789. { "cefbr", 0x94, INSTR_RRE_RF },
  790. { "cdfbr", 0x95, INSTR_RRE_RF },
  791. { "cxfbr", 0x96, INSTR_RRE_RF },
  792. { "cfebr", 0x98, INSTR_RRF_U0RF },
  793. { "cfdbr", 0x99, INSTR_RRF_U0RF },
  794. { "cfxbr", 0x9a, INSTR_RRF_U0RF },
  795. { "cefr", 0xb4, INSTR_RRE_RF },
  796. { "cdfr", 0xb5, INSTR_RRE_RF },
  797. { "cxfr", 0xb6, INSTR_RRE_RF },
  798. { "", 0, INSTR_INVALID }
  799. };
  800. static struct insn opcode_b9[] = {
  801. #ifdef CONFIG_64BIT
  802. { "lpgr", 0x00, INSTR_RRE_RR },
  803. { "lngr", 0x01, INSTR_RRE_RR },
  804. { "ltgr", 0x02, INSTR_RRE_RR },
  805. { "lcgr", 0x03, INSTR_RRE_RR },
  806. { "lgr", 0x04, INSTR_RRE_RR },
  807. { "lurag", 0x05, INSTR_RRE_RR },
  808. { "lgbr", 0x06, INSTR_RRE_RR },
  809. { "lghr", 0x07, INSTR_RRE_RR },
  810. { "agr", 0x08, INSTR_RRE_RR },
  811. { "sgr", 0x09, INSTR_RRE_RR },
  812. { "algr", 0x0a, INSTR_RRE_RR },
  813. { "slgr", 0x0b, INSTR_RRE_RR },
  814. { "msgr", 0x0c, INSTR_RRE_RR },
  815. { "dsgr", 0x0d, INSTR_RRE_RR },
  816. { "eregg", 0x0e, INSTR_RRE_RR },
  817. { "lrvgr", 0x0f, INSTR_RRE_RR },
  818. { "lpgfr", 0x10, INSTR_RRE_RR },
  819. { "lngfr", 0x11, INSTR_RRE_RR },
  820. { "ltgfr", 0x12, INSTR_RRE_RR },
  821. { "lcgfr", 0x13, INSTR_RRE_RR },
  822. { "lgfr", 0x14, INSTR_RRE_RR },
  823. { "llgfr", 0x16, INSTR_RRE_RR },
  824. { "llgtr", 0x17, INSTR_RRE_RR },
  825. { "agfr", 0x18, INSTR_RRE_RR },
  826. { "sgfr", 0x19, INSTR_RRE_RR },
  827. { "algfr", 0x1a, INSTR_RRE_RR },
  828. { "slgfr", 0x1b, INSTR_RRE_RR },
  829. { "msgfr", 0x1c, INSTR_RRE_RR },
  830. { "dsgfr", 0x1d, INSTR_RRE_RR },
  831. { "cgr", 0x20, INSTR_RRE_RR },
  832. { "clgr", 0x21, INSTR_RRE_RR },
  833. { "sturg", 0x25, INSTR_RRE_RR },
  834. { "lbr", 0x26, INSTR_RRE_RR },
  835. { "lhr", 0x27, INSTR_RRE_RR },
  836. { "cgfr", 0x30, INSTR_RRE_RR },
  837. { "clgfr", 0x31, INSTR_RRE_RR },
  838. { "bctgr", 0x46, INSTR_RRE_RR },
  839. { "ngr", 0x80, INSTR_RRE_RR },
  840. { "ogr", 0x81, INSTR_RRE_RR },
  841. { "xgr", 0x82, INSTR_RRE_RR },
  842. { "flogr", 0x83, INSTR_RRE_RR },
  843. { "llgcr", 0x84, INSTR_RRE_RR },
  844. { "llghr", 0x85, INSTR_RRE_RR },
  845. { "mlgr", 0x86, INSTR_RRE_RR },
  846. { "dlgr", 0x87, INSTR_RRE_RR },
  847. { "alcgr", 0x88, INSTR_RRE_RR },
  848. { "slbgr", 0x89, INSTR_RRE_RR },
  849. { "cspg", 0x8a, INSTR_RRE_RR },
  850. { "idte", 0x8e, INSTR_RRF_R0RR },
  851. { "llcr", 0x94, INSTR_RRE_RR },
  852. { "llhr", 0x95, INSTR_RRE_RR },
  853. { "esea", 0x9d, INSTR_RRE_R0 },
  854. { "lptea", 0xaa, INSTR_RRF_RURR },
  855. { "cu14", 0xb0, INSTR_RRF_M0RR },
  856. { "cu24", 0xb1, INSTR_RRF_M0RR },
  857. { "cu41", 0xb2, INSTR_RRF_M0RR },
  858. { "cu42", 0xb3, INSTR_RRF_M0RR },
  859. { "crt", 0x72, INSTR_RRF_U0RR },
  860. { "cgrt", 0x60, INSTR_RRF_U0RR },
  861. { "clrt", 0x73, INSTR_RRF_U0RR },
  862. { "clgrt", 0x61, INSTR_RRF_U0RR },
  863. { "ptf", 0xa2, INSTR_RRE_R0 },
  864. { "pfmf", 0xaf, INSTR_RRE_RR },
  865. { "trte", 0xbf, INSTR_RRF_M0RR },
  866. { "trtre", 0xbd, INSTR_RRF_M0RR },
  867. #endif
  868. { "kmac", 0x1e, INSTR_RRE_RR },
  869. { "lrvr", 0x1f, INSTR_RRE_RR },
  870. { "km", 0x2e, INSTR_RRE_RR },
  871. { "kmc", 0x2f, INSTR_RRE_RR },
  872. { "kimd", 0x3e, INSTR_RRE_RR },
  873. { "klmd", 0x3f, INSTR_RRE_RR },
  874. { "epsw", 0x8d, INSTR_RRE_RR },
  875. { "trtt", 0x90, INSTR_RRE_RR },
  876. { "trtt", 0x90, INSTR_RRF_M0RR },
  877. { "trto", 0x91, INSTR_RRE_RR },
  878. { "trto", 0x91, INSTR_RRF_M0RR },
  879. { "trot", 0x92, INSTR_RRE_RR },
  880. { "trot", 0x92, INSTR_RRF_M0RR },
  881. { "troo", 0x93, INSTR_RRE_RR },
  882. { "troo", 0x93, INSTR_RRF_M0RR },
  883. { "mlr", 0x96, INSTR_RRE_RR },
  884. { "dlr", 0x97, INSTR_RRE_RR },
  885. { "alcr", 0x98, INSTR_RRE_RR },
  886. { "slbr", 0x99, INSTR_RRE_RR },
  887. { "", 0, INSTR_INVALID }
  888. };
  889. static struct insn opcode_c0[] = {
  890. #ifdef CONFIG_64BIT
  891. { "lgfi", 0x01, INSTR_RIL_RI },
  892. { "xihf", 0x06, INSTR_RIL_RU },
  893. { "xilf", 0x07, INSTR_RIL_RU },
  894. { "iihf", 0x08, INSTR_RIL_RU },
  895. { "iilf", 0x09, INSTR_RIL_RU },
  896. { "nihf", 0x0a, INSTR_RIL_RU },
  897. { "nilf", 0x0b, INSTR_RIL_RU },
  898. { "oihf", 0x0c, INSTR_RIL_RU },
  899. { "oilf", 0x0d, INSTR_RIL_RU },
  900. { "llihf", 0x0e, INSTR_RIL_RU },
  901. { "llilf", 0x0f, INSTR_RIL_RU },
  902. #endif
  903. { "larl", 0x00, INSTR_RIL_RP },
  904. { "brcl", 0x04, INSTR_RIL_UP },
  905. { "brasl", 0x05, INSTR_RIL_RP },
  906. { "", 0, INSTR_INVALID }
  907. };
  908. static struct insn opcode_c2[] = {
  909. #ifdef CONFIG_64BIT
  910. { "slgfi", 0x04, INSTR_RIL_RU },
  911. { "slfi", 0x05, INSTR_RIL_RU },
  912. { "agfi", 0x08, INSTR_RIL_RI },
  913. { "afi", 0x09, INSTR_RIL_RI },
  914. { "algfi", 0x0a, INSTR_RIL_RU },
  915. { "alfi", 0x0b, INSTR_RIL_RU },
  916. { "cgfi", 0x0c, INSTR_RIL_RI },
  917. { "cfi", 0x0d, INSTR_RIL_RI },
  918. { "clgfi", 0x0e, INSTR_RIL_RU },
  919. { "clfi", 0x0f, INSTR_RIL_RU },
  920. { "msfi", 0x01, INSTR_RIL_RI },
  921. { "msgfi", 0x00, INSTR_RIL_RI },
  922. #endif
  923. { "", 0, INSTR_INVALID }
  924. };
  925. static struct insn opcode_c4[] = {
  926. #ifdef CONFIG_64BIT
  927. { "lrl", 0x0d, INSTR_RIL_RP },
  928. { "lgrl", 0x08, INSTR_RIL_RP },
  929. { "lgfrl", 0x0c, INSTR_RIL_RP },
  930. { "lhrl", 0x05, INSTR_RIL_RP },
  931. { "lghrl", 0x04, INSTR_RIL_RP },
  932. { "llgfrl", 0x0e, INSTR_RIL_RP },
  933. { "llhrl", 0x02, INSTR_RIL_RP },
  934. { "llghrl", 0x06, INSTR_RIL_RP },
  935. { "strl", 0x0f, INSTR_RIL_RP },
  936. { "stgrl", 0x0b, INSTR_RIL_RP },
  937. { "sthrl", 0x07, INSTR_RIL_RP },
  938. #endif
  939. { "", 0, INSTR_INVALID }
  940. };
  941. static struct insn opcode_c6[] = {
  942. #ifdef CONFIG_64BIT
  943. { "crl", 0x0d, INSTR_RIL_RP },
  944. { "cgrl", 0x08, INSTR_RIL_RP },
  945. { "cgfrl", 0x0c, INSTR_RIL_RP },
  946. { "chrl", 0x05, INSTR_RIL_RP },
  947. { "cghrl", 0x04, INSTR_RIL_RP },
  948. { "clrl", 0x0f, INSTR_RIL_RP },
  949. { "clgrl", 0x0a, INSTR_RIL_RP },
  950. { "clgfrl", 0x0e, INSTR_RIL_RP },
  951. { "clhrl", 0x07, INSTR_RIL_RP },
  952. { "clghrl", 0x06, INSTR_RIL_RP },
  953. { "pfdrl", 0x02, INSTR_RIL_UP },
  954. { "exrl", 0x00, INSTR_RIL_RP },
  955. #endif
  956. { "", 0, INSTR_INVALID }
  957. };
  958. static struct insn opcode_c8[] = {
  959. #ifdef CONFIG_64BIT
  960. { "mvcos", 0x00, INSTR_SSF_RRDRD },
  961. { "ectg", 0x01, INSTR_SSF_RRDRD },
  962. { "csst", 0x02, INSTR_SSF_RRDRD },
  963. #endif
  964. { "", 0, INSTR_INVALID }
  965. };
  966. static struct insn opcode_e3[] = {
  967. #ifdef CONFIG_64BIT
  968. { "ltg", 0x02, INSTR_RXY_RRRD },
  969. { "lrag", 0x03, INSTR_RXY_RRRD },
  970. { "lg", 0x04, INSTR_RXY_RRRD },
  971. { "cvby", 0x06, INSTR_RXY_RRRD },
  972. { "ag", 0x08, INSTR_RXY_RRRD },
  973. { "sg", 0x09, INSTR_RXY_RRRD },
  974. { "alg", 0x0a, INSTR_RXY_RRRD },
  975. { "slg", 0x0b, INSTR_RXY_RRRD },
  976. { "msg", 0x0c, INSTR_RXY_RRRD },
  977. { "dsg", 0x0d, INSTR_RXY_RRRD },
  978. { "cvbg", 0x0e, INSTR_RXY_RRRD },
  979. { "lrvg", 0x0f, INSTR_RXY_RRRD },
  980. { "lt", 0x12, INSTR_RXY_RRRD },
  981. { "lray", 0x13, INSTR_RXY_RRRD },
  982. { "lgf", 0x14, INSTR_RXY_RRRD },
  983. { "lgh", 0x15, INSTR_RXY_RRRD },
  984. { "llgf", 0x16, INSTR_RXY_RRRD },
  985. { "llgt", 0x17, INSTR_RXY_RRRD },
  986. { "agf", 0x18, INSTR_RXY_RRRD },
  987. { "sgf", 0x19, INSTR_RXY_RRRD },
  988. { "algf", 0x1a, INSTR_RXY_RRRD },
  989. { "slgf", 0x1b, INSTR_RXY_RRRD },
  990. { "msgf", 0x1c, INSTR_RXY_RRRD },
  991. { "dsgf", 0x1d, INSTR_RXY_RRRD },
  992. { "cg", 0x20, INSTR_RXY_RRRD },
  993. { "clg", 0x21, INSTR_RXY_RRRD },
  994. { "stg", 0x24, INSTR_RXY_RRRD },
  995. { "cvdy", 0x26, INSTR_RXY_RRRD },
  996. { "cvdg", 0x2e, INSTR_RXY_RRRD },
  997. { "strvg", 0x2f, INSTR_RXY_RRRD },
  998. { "cgf", 0x30, INSTR_RXY_RRRD },
  999. { "clgf", 0x31, INSTR_RXY_RRRD },
  1000. { "strvh", 0x3f, INSTR_RXY_RRRD },
  1001. { "bctg", 0x46, INSTR_RXY_RRRD },
  1002. { "sty", 0x50, INSTR_RXY_RRRD },
  1003. { "msy", 0x51, INSTR_RXY_RRRD },
  1004. { "ny", 0x54, INSTR_RXY_RRRD },
  1005. { "cly", 0x55, INSTR_RXY_RRRD },
  1006. { "oy", 0x56, INSTR_RXY_RRRD },
  1007. { "xy", 0x57, INSTR_RXY_RRRD },
  1008. { "ly", 0x58, INSTR_RXY_RRRD },
  1009. { "cy", 0x59, INSTR_RXY_RRRD },
  1010. { "ay", 0x5a, INSTR_RXY_RRRD },
  1011. { "sy", 0x5b, INSTR_RXY_RRRD },
  1012. { "aly", 0x5e, INSTR_RXY_RRRD },
  1013. { "sly", 0x5f, INSTR_RXY_RRRD },
  1014. { "sthy", 0x70, INSTR_RXY_RRRD },
  1015. { "lay", 0x71, INSTR_RXY_RRRD },
  1016. { "stcy", 0x72, INSTR_RXY_RRRD },
  1017. { "icy", 0x73, INSTR_RXY_RRRD },
  1018. { "lb", 0x76, INSTR_RXY_RRRD },
  1019. { "lgb", 0x77, INSTR_RXY_RRRD },
  1020. { "lhy", 0x78, INSTR_RXY_RRRD },
  1021. { "chy", 0x79, INSTR_RXY_RRRD },
  1022. { "ahy", 0x7a, INSTR_RXY_RRRD },
  1023. { "shy", 0x7b, INSTR_RXY_RRRD },
  1024. { "ng", 0x80, INSTR_RXY_RRRD },
  1025. { "og", 0x81, INSTR_RXY_RRRD },
  1026. { "xg", 0x82, INSTR_RXY_RRRD },
  1027. { "mlg", 0x86, INSTR_RXY_RRRD },
  1028. { "dlg", 0x87, INSTR_RXY_RRRD },
  1029. { "alcg", 0x88, INSTR_RXY_RRRD },
  1030. { "slbg", 0x89, INSTR_RXY_RRRD },
  1031. { "stpq", 0x8e, INSTR_RXY_RRRD },
  1032. { "lpq", 0x8f, INSTR_RXY_RRRD },
  1033. { "llgc", 0x90, INSTR_RXY_RRRD },
  1034. { "llgh", 0x91, INSTR_RXY_RRRD },
  1035. { "llc", 0x94, INSTR_RXY_RRRD },
  1036. { "llh", 0x95, INSTR_RXY_RRRD },
  1037. { "cgh", 0x34, INSTR_RXY_RRRD },
  1038. { "laey", 0x75, INSTR_RXY_RRRD },
  1039. { "ltgf", 0x32, INSTR_RXY_RRRD },
  1040. { "mfy", 0x5c, INSTR_RXY_RRRD },
  1041. { "mhy", 0x7c, INSTR_RXY_RRRD },
  1042. { "pfd", 0x36, INSTR_RXY_URRD },
  1043. #endif
  1044. { "lrv", 0x1e, INSTR_RXY_RRRD },
  1045. { "lrvh", 0x1f, INSTR_RXY_RRRD },
  1046. { "strv", 0x3e, INSTR_RXY_RRRD },
  1047. { "ml", 0x96, INSTR_RXY_RRRD },
  1048. { "dl", 0x97, INSTR_RXY_RRRD },
  1049. { "alc", 0x98, INSTR_RXY_RRRD },
  1050. { "slb", 0x99, INSTR_RXY_RRRD },
  1051. { "", 0, INSTR_INVALID }
  1052. };
  1053. static struct insn opcode_e5[] = {
  1054. #ifdef CONFIG_64BIT
  1055. { "strag", 0x02, INSTR_SSE_RDRD },
  1056. { "chhsi", 0x54, INSTR_SIL_RDI },
  1057. { "chsi", 0x5c, INSTR_SIL_RDI },
  1058. { "cghsi", 0x58, INSTR_SIL_RDI },
  1059. { "clhhsi", 0x55, INSTR_SIL_RDU },
  1060. { "clfhsi", 0x5d, INSTR_SIL_RDU },
  1061. { "clghsi", 0x59, INSTR_SIL_RDU },
  1062. { "mvhhi", 0x44, INSTR_SIL_RDI },
  1063. { "mvhi", 0x4c, INSTR_SIL_RDI },
  1064. { "mvghi", 0x48, INSTR_SIL_RDI },
  1065. #endif
  1066. { "lasp", 0x00, INSTR_SSE_RDRD },
  1067. { "tprot", 0x01, INSTR_SSE_RDRD },
  1068. { "mvcsk", 0x0e, INSTR_SSE_RDRD },
  1069. { "mvcdk", 0x0f, INSTR_SSE_RDRD },
  1070. { "", 0, INSTR_INVALID }
  1071. };
  1072. static struct insn opcode_eb[] = {
  1073. #ifdef CONFIG_64BIT
  1074. { "lmg", 0x04, INSTR_RSY_RRRD },
  1075. { "srag", 0x0a, INSTR_RSY_RRRD },
  1076. { "slag", 0x0b, INSTR_RSY_RRRD },
  1077. { "srlg", 0x0c, INSTR_RSY_RRRD },
  1078. { "sllg", 0x0d, INSTR_RSY_RRRD },
  1079. { "tracg", 0x0f, INSTR_RSY_RRRD },
  1080. { "csy", 0x14, INSTR_RSY_RRRD },
  1081. { "rllg", 0x1c, INSTR_RSY_RRRD },
  1082. { "clmh", 0x20, INSTR_RSY_RURD },
  1083. { "clmy", 0x21, INSTR_RSY_RURD },
  1084. { "stmg", 0x24, INSTR_RSY_RRRD },
  1085. { "stctg", 0x25, INSTR_RSY_CCRD },
  1086. { "stmh", 0x26, INSTR_RSY_RRRD },
  1087. { "stcmh", 0x2c, INSTR_RSY_RURD },
  1088. { "stcmy", 0x2d, INSTR_RSY_RURD },
  1089. { "lctlg", 0x2f, INSTR_RSY_CCRD },
  1090. { "csg", 0x30, INSTR_RSY_RRRD },
  1091. { "cdsy", 0x31, INSTR_RSY_RRRD },
  1092. { "cdsg", 0x3e, INSTR_RSY_RRRD },
  1093. { "bxhg", 0x44, INSTR_RSY_RRRD },
  1094. { "bxleg", 0x45, INSTR_RSY_RRRD },
  1095. { "tmy", 0x51, INSTR_SIY_URD },
  1096. { "mviy", 0x52, INSTR_SIY_URD },
  1097. { "niy", 0x54, INSTR_SIY_URD },
  1098. { "cliy", 0x55, INSTR_SIY_URD },
  1099. { "oiy", 0x56, INSTR_SIY_URD },
  1100. { "xiy", 0x57, INSTR_SIY_URD },
  1101. { "icmh", 0x80, INSTR_RSE_RURD },
  1102. { "icmh", 0x80, INSTR_RSY_RURD },
  1103. { "icmy", 0x81, INSTR_RSY_RURD },
  1104. { "clclu", 0x8f, INSTR_RSY_RRRD },
  1105. { "stmy", 0x90, INSTR_RSY_RRRD },
  1106. { "lmh", 0x96, INSTR_RSY_RRRD },
  1107. { "lmy", 0x98, INSTR_RSY_RRRD },
  1108. { "lamy", 0x9a, INSTR_RSY_AARD },
  1109. { "stamy", 0x9b, INSTR_RSY_AARD },
  1110. { "asi", 0x6a, INSTR_SIY_IRD },
  1111. { "agsi", 0x7a, INSTR_SIY_IRD },
  1112. { "alsi", 0x6e, INSTR_SIY_IRD },
  1113. { "algsi", 0x7e, INSTR_SIY_IRD },
  1114. { "ecag", 0x4c, INSTR_RSY_RRRD },
  1115. #endif
  1116. { "rll", 0x1d, INSTR_RSY_RRRD },
  1117. { "mvclu", 0x8e, INSTR_RSY_RRRD },
  1118. { "tp", 0xc0, INSTR_RSL_R0RD },
  1119. { "", 0, INSTR_INVALID }
  1120. };
  1121. static struct insn opcode_ec[] = {
  1122. #ifdef CONFIG_64BIT
  1123. { "brxhg", 0x44, INSTR_RIE_RRP },
  1124. { "brxlg", 0x45, INSTR_RIE_RRP },
  1125. { "crb", 0xf6, INSTR_RRS_RRRDU },
  1126. { "cgrb", 0xe4, INSTR_RRS_RRRDU },
  1127. { "crj", 0x76, INSTR_RIE_RRPU },
  1128. { "cgrj", 0x64, INSTR_RIE_RRPU },
  1129. { "cib", 0xfe, INSTR_RIS_RURDI },
  1130. { "cgib", 0xfc, INSTR_RIS_RURDI },
  1131. { "cij", 0x7e, INSTR_RIE_RUPI },
  1132. { "cgij", 0x7c, INSTR_RIE_RUPI },
  1133. { "cit", 0x72, INSTR_RIE_R0IU },
  1134. { "cgit", 0x70, INSTR_RIE_R0IU },
  1135. { "clrb", 0xf7, INSTR_RRS_RRRDU },
  1136. { "clgrb", 0xe5, INSTR_RRS_RRRDU },
  1137. { "clrj", 0x77, INSTR_RIE_RRPU },
  1138. { "clgrj", 0x65, INSTR_RIE_RRPU },
  1139. { "clib", 0xff, INSTR_RIS_RURDU },
  1140. { "clgib", 0xfd, INSTR_RIS_RURDU },
  1141. { "clij", 0x7f, INSTR_RIE_RUPU },
  1142. { "clgij", 0x7d, INSTR_RIE_RUPU },
  1143. { "clfit", 0x73, INSTR_RIE_R0UU },
  1144. { "clgit", 0x71, INSTR_RIE_R0UU },
  1145. { "rnsbg", 0x54, INSTR_RIE_RRUUU },
  1146. { "rxsbg", 0x57, INSTR_RIE_RRUUU },
  1147. { "rosbg", 0x56, INSTR_RIE_RRUUU },
  1148. { "risbg", 0x55, INSTR_RIE_RRUUU },
  1149. #endif
  1150. { "", 0, INSTR_INVALID }
  1151. };
  1152. static struct insn opcode_ed[] = {
  1153. #ifdef CONFIG_64BIT
  1154. { "mayl", 0x38, INSTR_RXF_FRRDF },
  1155. { "myl", 0x39, INSTR_RXF_FRRDF },
  1156. { "may", 0x3a, INSTR_RXF_FRRDF },
  1157. { "my", 0x3b, INSTR_RXF_FRRDF },
  1158. { "mayh", 0x3c, INSTR_RXF_FRRDF },
  1159. { "myh", 0x3d, INSTR_RXF_FRRDF },
  1160. { "ley", 0x64, INSTR_RXY_FRRD },
  1161. { "ldy", 0x65, INSTR_RXY_FRRD },
  1162. { "stey", 0x66, INSTR_RXY_FRRD },
  1163. { "stdy", 0x67, INSTR_RXY_FRRD },
  1164. { "sldt", 0x40, INSTR_RXF_FRRDF },
  1165. { "slxt", 0x48, INSTR_RXF_FRRDF },
  1166. { "srdt", 0x41, INSTR_RXF_FRRDF },
  1167. { "srxt", 0x49, INSTR_RXF_FRRDF },
  1168. { "tdcet", 0x50, INSTR_RXE_FRRD },
  1169. { "tdcdt", 0x54, INSTR_RXE_FRRD },
  1170. { "tdcxt", 0x58, INSTR_RXE_FRRD },
  1171. { "tdget", 0x51, INSTR_RXE_FRRD },
  1172. { "tdgdt", 0x55, INSTR_RXE_FRRD },
  1173. { "tdgxt", 0x59, INSTR_RXE_FRRD },
  1174. #endif
  1175. { "ldeb", 0x04, INSTR_RXE_FRRD },
  1176. { "lxdb", 0x05, INSTR_RXE_FRRD },
  1177. { "lxeb", 0x06, INSTR_RXE_FRRD },
  1178. { "mxdb", 0x07, INSTR_RXE_FRRD },
  1179. { "keb", 0x08, INSTR_RXE_FRRD },
  1180. { "ceb", 0x09, INSTR_RXE_FRRD },
  1181. { "aeb", 0x0a, INSTR_RXE_FRRD },
  1182. { "seb", 0x0b, INSTR_RXE_FRRD },
  1183. { "mdeb", 0x0c, INSTR_RXE_FRRD },
  1184. { "deb", 0x0d, INSTR_RXE_FRRD },
  1185. { "maeb", 0x0e, INSTR_RXF_FRRDF },
  1186. { "mseb", 0x0f, INSTR_RXF_FRRDF },
  1187. { "tceb", 0x10, INSTR_RXE_FRRD },
  1188. { "tcdb", 0x11, INSTR_RXE_FRRD },
  1189. { "tcxb", 0x12, INSTR_RXE_FRRD },
  1190. { "sqeb", 0x14, INSTR_RXE_FRRD },
  1191. { "sqdb", 0x15, INSTR_RXE_FRRD },
  1192. { "meeb", 0x17, INSTR_RXE_FRRD },
  1193. { "kdb", 0x18, INSTR_RXE_FRRD },
  1194. { "cdb", 0x19, INSTR_RXE_FRRD },
  1195. { "adb", 0x1a, INSTR_RXE_FRRD },
  1196. { "sdb", 0x1b, INSTR_RXE_FRRD },
  1197. { "mdb", 0x1c, INSTR_RXE_FRRD },
  1198. { "ddb", 0x1d, INSTR_RXE_FRRD },
  1199. { "madb", 0x1e, INSTR_RXF_FRRDF },
  1200. { "msdb", 0x1f, INSTR_RXF_FRRDF },
  1201. { "lde", 0x24, INSTR_RXE_FRRD },
  1202. { "lxd", 0x25, INSTR_RXE_FRRD },
  1203. { "lxe", 0x26, INSTR_RXE_FRRD },
  1204. { "mae", 0x2e, INSTR_RXF_FRRDF },
  1205. { "mse", 0x2f, INSTR_RXF_FRRDF },
  1206. { "sqe", 0x34, INSTR_RXE_FRRD },
  1207. { "sqd", 0x35, INSTR_RXE_FRRD },
  1208. { "mee", 0x37, INSTR_RXE_FRRD },
  1209. { "mad", 0x3e, INSTR_RXF_FRRDF },
  1210. { "msd", 0x3f, INSTR_RXF_FRRDF },
  1211. { "", 0, INSTR_INVALID }
  1212. };
  1213. /* Extracts an operand value from an instruction. */
  1214. static unsigned int extract_operand(unsigned char *code,
  1215. const struct operand *operand)
  1216. {
  1217. unsigned int val;
  1218. int bits;
  1219. /* Extract fragments of the operand byte for byte. */
  1220. code += operand->shift / 8;
  1221. bits = (operand->shift & 7) + operand->bits;
  1222. val = 0;
  1223. do {
  1224. val <<= 8;
  1225. val |= (unsigned int) *code++;
  1226. bits -= 8;
  1227. } while (bits > 0);
  1228. val >>= -bits;
  1229. val &= ((1U << (operand->bits - 1)) << 1) - 1;
  1230. /* Check for special long displacement case. */
  1231. if (operand->bits == 20 && operand->shift == 20)
  1232. val = (val & 0xff) << 12 | (val & 0xfff00) >> 8;
  1233. /* Sign extend value if the operand is signed or pc relative. */
  1234. if ((operand->flags & (OPERAND_SIGNED | OPERAND_PCREL)) &&
  1235. (val & (1U << (operand->bits - 1))))
  1236. val |= (-1U << (operand->bits - 1)) << 1;
  1237. /* Double value if the operand is pc relative. */
  1238. if (operand->flags & OPERAND_PCREL)
  1239. val <<= 1;
  1240. /* Length x in an instructions has real length x + 1. */
  1241. if (operand->flags & OPERAND_LENGTH)
  1242. val++;
  1243. return val;
  1244. }
  1245. static inline int insn_length(unsigned char code)
  1246. {
  1247. return ((((int) code + 64) >> 7) + 1) << 1;
  1248. }
  1249. static struct insn *find_insn(unsigned char *code)
  1250. {
  1251. unsigned char opfrag = code[1];
  1252. unsigned char opmask;
  1253. struct insn *table;
  1254. switch (code[0]) {
  1255. case 0x01:
  1256. table = opcode_01;
  1257. break;
  1258. case 0xa5:
  1259. table = opcode_a5;
  1260. break;
  1261. case 0xa7:
  1262. table = opcode_a7;
  1263. break;
  1264. case 0xb2:
  1265. table = opcode_b2;
  1266. break;
  1267. case 0xb3:
  1268. table = opcode_b3;
  1269. break;
  1270. case 0xb9:
  1271. table = opcode_b9;
  1272. break;
  1273. case 0xc0:
  1274. table = opcode_c0;
  1275. break;
  1276. case 0xc2:
  1277. table = opcode_c2;
  1278. break;
  1279. case 0xc4:
  1280. table = opcode_c4;
  1281. break;
  1282. case 0xc6:
  1283. table = opcode_c6;
  1284. break;
  1285. case 0xc8:
  1286. table = opcode_c8;
  1287. break;
  1288. case 0xe3:
  1289. table = opcode_e3;
  1290. opfrag = code[5];
  1291. break;
  1292. case 0xe5:
  1293. table = opcode_e5;
  1294. break;
  1295. case 0xeb:
  1296. table = opcode_eb;
  1297. opfrag = code[5];
  1298. break;
  1299. case 0xec:
  1300. table = opcode_ec;
  1301. opfrag = code[5];
  1302. break;
  1303. case 0xed:
  1304. table = opcode_ed;
  1305. opfrag = code[5];
  1306. break;
  1307. default:
  1308. table = opcode;
  1309. opfrag = code[0];
  1310. break;
  1311. }
  1312. while (table->format != INSTR_INVALID) {
  1313. opmask = formats[table->format][0];
  1314. if (table->opfrag == (opfrag & opmask))
  1315. return table;
  1316. table++;
  1317. }
  1318. return NULL;
  1319. }
  1320. static int print_insn(char *buffer, unsigned char *code, unsigned long addr)
  1321. {
  1322. struct insn *insn;
  1323. const unsigned char *ops;
  1324. const struct operand *operand;
  1325. unsigned int value;
  1326. char separator;
  1327. char *ptr;
  1328. int i;
  1329. ptr = buffer;
  1330. insn = find_insn(code);
  1331. if (insn) {
  1332. ptr += sprintf(ptr, "%.5s\t", insn->name);
  1333. /* Extract the operands. */
  1334. separator = 0;
  1335. for (ops = formats[insn->format] + 1, i = 0;
  1336. *ops != 0 && i < 6; ops++, i++) {
  1337. operand = operands + *ops;
  1338. value = extract_operand(code, operand);
  1339. if ((operand->flags & OPERAND_INDEX) && value == 0)
  1340. continue;
  1341. if ((operand->flags & OPERAND_BASE) &&
  1342. value == 0 && separator == '(') {
  1343. separator = ',';
  1344. continue;
  1345. }
  1346. if (separator)
  1347. ptr += sprintf(ptr, "%c", separator);
  1348. if (operand->flags & OPERAND_GPR)
  1349. ptr += sprintf(ptr, "%%r%i", value);
  1350. else if (operand->flags & OPERAND_FPR)
  1351. ptr += sprintf(ptr, "%%f%i", value);
  1352. else if (operand->flags & OPERAND_AR)
  1353. ptr += sprintf(ptr, "%%a%i", value);
  1354. else if (operand->flags & OPERAND_CR)
  1355. ptr += sprintf(ptr, "%%c%i", value);
  1356. else if (operand->flags & OPERAND_PCREL)
  1357. ptr += sprintf(ptr, "%lx", (signed int) value
  1358. + addr);
  1359. else if (operand->flags & OPERAND_SIGNED)
  1360. ptr += sprintf(ptr, "%i", value);
  1361. else
  1362. ptr += sprintf(ptr, "%u", value);
  1363. if (operand->flags & OPERAND_DISP)
  1364. separator = '(';
  1365. else if (operand->flags & OPERAND_BASE) {
  1366. ptr += sprintf(ptr, ")");
  1367. separator = ',';
  1368. } else
  1369. separator = ',';
  1370. }
  1371. } else
  1372. ptr += sprintf(ptr, "unknown");
  1373. return (int) (ptr - buffer);
  1374. }
  1375. void show_code(struct pt_regs *regs)
  1376. {
  1377. char *mode = (regs->psw.mask & PSW_MASK_PSTATE) ? "User" : "Krnl";
  1378. unsigned char code[64];
  1379. char buffer[64], *ptr;
  1380. mm_segment_t old_fs;
  1381. unsigned long addr;
  1382. int start, end, opsize, hops, i;
  1383. /* Get a snapshot of the 64 bytes surrounding the fault address. */
  1384. old_fs = get_fs();
  1385. set_fs((regs->psw.mask & PSW_MASK_PSTATE) ? USER_DS : KERNEL_DS);
  1386. for (start = 32; start && regs->psw.addr >= 34 - start; start -= 2) {
  1387. addr = regs->psw.addr - 34 + start;
  1388. if (__copy_from_user(code + start - 2,
  1389. (char __user *) addr, 2))
  1390. break;
  1391. }
  1392. for (end = 32; end < 64; end += 2) {
  1393. addr = regs->psw.addr + end - 32;
  1394. if (__copy_from_user(code + end,
  1395. (char __user *) addr, 2))
  1396. break;
  1397. }
  1398. set_fs(old_fs);
  1399. /* Code snapshot useable ? */
  1400. if ((regs->psw.addr & 1) || start >= end) {
  1401. printk("%s Code: Bad PSW.\n", mode);
  1402. return;
  1403. }
  1404. /* Find a starting point for the disassembly. */
  1405. while (start < 32) {
  1406. for (i = 0, hops = 0; start + i < 32 && hops < 3; hops++) {
  1407. if (!find_insn(code + start + i))
  1408. break;
  1409. i += insn_length(code[start + i]);
  1410. }
  1411. if (start + i == 32)
  1412. /* Looks good, sequence ends at PSW. */
  1413. break;
  1414. start += 2;
  1415. }
  1416. /* Decode the instructions. */
  1417. ptr = buffer;
  1418. ptr += sprintf(ptr, "%s Code:", mode);
  1419. hops = 0;
  1420. while (start < end && hops < 8) {
  1421. *ptr++ = (start == 32) ? '>' : ' ';
  1422. addr = regs->psw.addr + start - 32;
  1423. ptr += sprintf(ptr, ONELONG, addr);
  1424. opsize = insn_length(code[start]);
  1425. if (start + opsize >= end)
  1426. break;
  1427. for (i = 0; i < opsize; i++)
  1428. ptr += sprintf(ptr, "%02x", code[start + i]);
  1429. *ptr++ = '\t';
  1430. if (i < 6)
  1431. *ptr++ = '\t';
  1432. ptr += print_insn(ptr, code + start, addr);
  1433. start += opsize;
  1434. printk(buffer);
  1435. ptr = buffer;
  1436. ptr += sprintf(ptr, "\n ");
  1437. hops++;
  1438. }
  1439. printk("\n");
  1440. }