system.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * Copyright IBM Corp. 1999, 2009
  3. *
  4. * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>
  5. */
  6. #ifndef __ASM_SYSTEM_H
  7. #define __ASM_SYSTEM_H
  8. #include <linux/kernel.h>
  9. #include <linux/errno.h>
  10. #include <asm/types.h>
  11. #include <asm/ptrace.h>
  12. #include <asm/setup.h>
  13. #include <asm/processor.h>
  14. #include <asm/lowcore.h>
  15. #ifdef __KERNEL__
  16. struct task_struct;
  17. extern struct task_struct *__switch_to(void *, void *);
  18. static inline void save_fp_regs(s390_fp_regs *fpregs)
  19. {
  20. asm volatile(
  21. " std 0,%O0+8(%R0)\n"
  22. " std 2,%O0+24(%R0)\n"
  23. " std 4,%O0+40(%R0)\n"
  24. " std 6,%O0+56(%R0)"
  25. : "=Q" (*fpregs) : "Q" (*fpregs));
  26. if (!MACHINE_HAS_IEEE)
  27. return;
  28. asm volatile(
  29. " stfpc %0\n"
  30. " std 1,%O0+16(%R0)\n"
  31. " std 3,%O0+32(%R0)\n"
  32. " std 5,%O0+48(%R0)\n"
  33. " std 7,%O0+64(%R0)\n"
  34. " std 8,%O0+72(%R0)\n"
  35. " std 9,%O0+80(%R0)\n"
  36. " std 10,%O0+88(%R0)\n"
  37. " std 11,%O0+96(%R0)\n"
  38. " std 12,%O0+104(%R0)\n"
  39. " std 13,%O0+112(%R0)\n"
  40. " std 14,%O0+120(%R0)\n"
  41. " std 15,%O0+128(%R0)\n"
  42. : "=Q" (*fpregs) : "Q" (*fpregs));
  43. }
  44. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  45. {
  46. asm volatile(
  47. " ld 0,%O0+8(%R0)\n"
  48. " ld 2,%O0+24(%R0)\n"
  49. " ld 4,%O0+40(%R0)\n"
  50. " ld 6,%O0+56(%R0)"
  51. : : "Q" (*fpregs));
  52. if (!MACHINE_HAS_IEEE)
  53. return;
  54. asm volatile(
  55. " lfpc %0\n"
  56. " ld 1,%O0+16(%R0)\n"
  57. " ld 3,%O0+32(%R0)\n"
  58. " ld 5,%O0+48(%R0)\n"
  59. " ld 7,%O0+64(%R0)\n"
  60. " ld 8,%O0+72(%R0)\n"
  61. " ld 9,%O0+80(%R0)\n"
  62. " ld 10,%O0+88(%R0)\n"
  63. " ld 11,%O0+96(%R0)\n"
  64. " ld 12,%O0+104(%R0)\n"
  65. " ld 13,%O0+112(%R0)\n"
  66. " ld 14,%O0+120(%R0)\n"
  67. " ld 15,%O0+128(%R0)\n"
  68. : : "Q" (*fpregs));
  69. }
  70. static inline void save_access_regs(unsigned int *acrs)
  71. {
  72. asm volatile("stam 0,15,%0" : "=Q" (*acrs));
  73. }
  74. static inline void restore_access_regs(unsigned int *acrs)
  75. {
  76. asm volatile("lam 0,15,%0" : : "Q" (*acrs));
  77. }
  78. #define switch_to(prev,next,last) do { \
  79. if (prev == next) \
  80. break; \
  81. save_fp_regs(&prev->thread.fp_regs); \
  82. restore_fp_regs(&next->thread.fp_regs); \
  83. save_access_regs(&prev->thread.acrs[0]); \
  84. restore_access_regs(&next->thread.acrs[0]); \
  85. prev = __switch_to(prev,next); \
  86. } while (0)
  87. extern void account_vtime(struct task_struct *, struct task_struct *);
  88. extern void account_tick_vtime(struct task_struct *);
  89. extern void account_system_vtime(struct task_struct *);
  90. #ifdef CONFIG_PFAULT
  91. extern void pfault_irq_init(void);
  92. extern int pfault_init(void);
  93. extern void pfault_fini(void);
  94. #else /* CONFIG_PFAULT */
  95. #define pfault_irq_init() do { } while (0)
  96. #define pfault_init() ({-1;})
  97. #define pfault_fini() do { } while (0)
  98. #endif /* CONFIG_PFAULT */
  99. extern void cmma_init(void);
  100. extern int memcpy_real(void *, void *, size_t);
  101. #define finish_arch_switch(prev) do { \
  102. set_fs(current->thread.mm_segment); \
  103. account_vtime(prev, current); \
  104. } while (0)
  105. #define nop() asm volatile("nop")
  106. #define xchg(ptr,x) \
  107. ({ \
  108. __typeof__(*(ptr)) __ret; \
  109. __ret = (__typeof__(*(ptr))) \
  110. __xchg((unsigned long)(x), (void *)(ptr),sizeof(*(ptr))); \
  111. __ret; \
  112. })
  113. extern void __xchg_called_with_bad_pointer(void);
  114. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  115. {
  116. unsigned long addr, old;
  117. int shift;
  118. switch (size) {
  119. case 1:
  120. addr = (unsigned long) ptr;
  121. shift = (3 ^ (addr & 3)) << 3;
  122. addr ^= addr & 3;
  123. asm volatile(
  124. " l %0,%4\n"
  125. "0: lr 0,%0\n"
  126. " nr 0,%3\n"
  127. " or 0,%2\n"
  128. " cs %0,0,%4\n"
  129. " jl 0b\n"
  130. : "=&d" (old), "=Q" (*(int *) addr)
  131. : "d" (x << shift), "d" (~(255 << shift)),
  132. "Q" (*(int *) addr) : "memory", "cc", "0");
  133. return old >> shift;
  134. case 2:
  135. addr = (unsigned long) ptr;
  136. shift = (2 ^ (addr & 2)) << 3;
  137. addr ^= addr & 2;
  138. asm volatile(
  139. " l %0,%4\n"
  140. "0: lr 0,%0\n"
  141. " nr 0,%3\n"
  142. " or 0,%2\n"
  143. " cs %0,0,%4\n"
  144. " jl 0b\n"
  145. : "=&d" (old), "=Q" (*(int *) addr)
  146. : "d" (x << shift), "d" (~(65535 << shift)),
  147. "Q" (*(int *) addr) : "memory", "cc", "0");
  148. return old >> shift;
  149. case 4:
  150. asm volatile(
  151. " l %0,%3\n"
  152. "0: cs %0,%2,%3\n"
  153. " jl 0b\n"
  154. : "=&d" (old), "=Q" (*(int *) ptr)
  155. : "d" (x), "Q" (*(int *) ptr)
  156. : "memory", "cc");
  157. return old;
  158. #ifdef __s390x__
  159. case 8:
  160. asm volatile(
  161. " lg %0,%3\n"
  162. "0: csg %0,%2,%3\n"
  163. " jl 0b\n"
  164. : "=&d" (old), "=m" (*(long *) ptr)
  165. : "d" (x), "Q" (*(long *) ptr)
  166. : "memory", "cc");
  167. return old;
  168. #endif /* __s390x__ */
  169. }
  170. __xchg_called_with_bad_pointer();
  171. return x;
  172. }
  173. /*
  174. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  175. * store NEW in MEM. Return the initial value in MEM. Success is
  176. * indicated by comparing RETURN with OLD.
  177. */
  178. #define __HAVE_ARCH_CMPXCHG 1
  179. #define cmpxchg(ptr, o, n) \
  180. ((__typeof__(*(ptr)))__cmpxchg((ptr), (unsigned long)(o), \
  181. (unsigned long)(n), sizeof(*(ptr))))
  182. extern void __cmpxchg_called_with_bad_pointer(void);
  183. static inline unsigned long
  184. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  185. {
  186. unsigned long addr, prev, tmp;
  187. int shift;
  188. switch (size) {
  189. case 1:
  190. addr = (unsigned long) ptr;
  191. shift = (3 ^ (addr & 3)) << 3;
  192. addr ^= addr & 3;
  193. asm volatile(
  194. " l %0,%2\n"
  195. "0: nr %0,%5\n"
  196. " lr %1,%0\n"
  197. " or %0,%3\n"
  198. " or %1,%4\n"
  199. " cs %0,%1,%2\n"
  200. " jnl 1f\n"
  201. " xr %1,%0\n"
  202. " nr %1,%5\n"
  203. " jnz 0b\n"
  204. "1:"
  205. : "=&d" (prev), "=&d" (tmp), "=Q" (*(int *) ptr)
  206. : "d" (old << shift), "d" (new << shift),
  207. "d" (~(255 << shift)), "Q" (*(int *) ptr)
  208. : "memory", "cc");
  209. return prev >> shift;
  210. case 2:
  211. addr = (unsigned long) ptr;
  212. shift = (2 ^ (addr & 2)) << 3;
  213. addr ^= addr & 2;
  214. asm volatile(
  215. " l %0,%2\n"
  216. "0: nr %0,%5\n"
  217. " lr %1,%0\n"
  218. " or %0,%3\n"
  219. " or %1,%4\n"
  220. " cs %0,%1,%2\n"
  221. " jnl 1f\n"
  222. " xr %1,%0\n"
  223. " nr %1,%5\n"
  224. " jnz 0b\n"
  225. "1:"
  226. : "=&d" (prev), "=&d" (tmp), "=Q" (*(int *) ptr)
  227. : "d" (old << shift), "d" (new << shift),
  228. "d" (~(65535 << shift)), "Q" (*(int *) ptr)
  229. : "memory", "cc");
  230. return prev >> shift;
  231. case 4:
  232. asm volatile(
  233. " cs %0,%3,%1\n"
  234. : "=&d" (prev), "=Q" (*(int *) ptr)
  235. : "0" (old), "d" (new), "Q" (*(int *) ptr)
  236. : "memory", "cc");
  237. return prev;
  238. #ifdef __s390x__
  239. case 8:
  240. asm volatile(
  241. " csg %0,%3,%1\n"
  242. : "=&d" (prev), "=Q" (*(long *) ptr)
  243. : "0" (old), "d" (new), "Q" (*(long *) ptr)
  244. : "memory", "cc");
  245. return prev;
  246. #endif /* __s390x__ */
  247. }
  248. __cmpxchg_called_with_bad_pointer();
  249. return old;
  250. }
  251. /*
  252. * Force strict CPU ordering.
  253. * And yes, this is required on UP too when we're talking
  254. * to devices.
  255. *
  256. * This is very similar to the ppc eieio/sync instruction in that is
  257. * does a checkpoint syncronisation & makes sure that
  258. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  259. */
  260. #define eieio() asm volatile("bcr 15,0" : : : "memory")
  261. #define SYNC_OTHER_CORES(x) eieio()
  262. #define mb() eieio()
  263. #define rmb() eieio()
  264. #define wmb() eieio()
  265. #define read_barrier_depends() do { } while(0)
  266. #define smp_mb() mb()
  267. #define smp_rmb() rmb()
  268. #define smp_wmb() wmb()
  269. #define smp_read_barrier_depends() read_barrier_depends()
  270. #define smp_mb__before_clear_bit() smp_mb()
  271. #define smp_mb__after_clear_bit() smp_mb()
  272. #define set_mb(var, value) do { var = value; mb(); } while (0)
  273. #ifdef __s390x__
  274. #define __ctl_load(array, low, high) ({ \
  275. typedef struct { char _[sizeof(array)]; } addrtype; \
  276. asm volatile( \
  277. " lctlg %1,%2,%0\n" \
  278. : : "Q" (*(addrtype *)(&array)), \
  279. "i" (low), "i" (high)); \
  280. })
  281. #define __ctl_store(array, low, high) ({ \
  282. typedef struct { char _[sizeof(array)]; } addrtype; \
  283. asm volatile( \
  284. " stctg %1,%2,%0\n" \
  285. : "=Q" (*(addrtype *)(&array)) \
  286. : "i" (low), "i" (high)); \
  287. })
  288. #else /* __s390x__ */
  289. #define __ctl_load(array, low, high) ({ \
  290. typedef struct { char _[sizeof(array)]; } addrtype; \
  291. asm volatile( \
  292. " lctl %1,%2,%0\n" \
  293. : : "Q" (*(addrtype *)(&array)), \
  294. "i" (low), "i" (high)); \
  295. })
  296. #define __ctl_store(array, low, high) ({ \
  297. typedef struct { char _[sizeof(array)]; } addrtype; \
  298. asm volatile( \
  299. " stctl %1,%2,%0\n" \
  300. : "=Q" (*(addrtype *)(&array)) \
  301. : "i" (low), "i" (high)); \
  302. })
  303. #endif /* __s390x__ */
  304. #define __ctl_set_bit(cr, bit) ({ \
  305. unsigned long __dummy; \
  306. __ctl_store(__dummy, cr, cr); \
  307. __dummy |= 1UL << (bit); \
  308. __ctl_load(__dummy, cr, cr); \
  309. })
  310. #define __ctl_clear_bit(cr, bit) ({ \
  311. unsigned long __dummy; \
  312. __ctl_store(__dummy, cr, cr); \
  313. __dummy &= ~(1UL << (bit)); \
  314. __ctl_load(__dummy, cr, cr); \
  315. })
  316. #include <linux/irqflags.h>
  317. #include <asm-generic/cmpxchg-local.h>
  318. static inline unsigned long __cmpxchg_local(volatile void *ptr,
  319. unsigned long old,
  320. unsigned long new, int size)
  321. {
  322. switch (size) {
  323. case 1:
  324. case 2:
  325. case 4:
  326. #ifdef __s390x__
  327. case 8:
  328. #endif
  329. return __cmpxchg(ptr, old, new, size);
  330. default:
  331. return __cmpxchg_local_generic(ptr, old, new, size);
  332. }
  333. return old;
  334. }
  335. /*
  336. * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
  337. * them available.
  338. */
  339. #define cmpxchg_local(ptr, o, n) \
  340. ((__typeof__(*(ptr)))__cmpxchg_local((ptr), (unsigned long)(o), \
  341. (unsigned long)(n), sizeof(*(ptr))))
  342. #ifdef __s390x__
  343. #define cmpxchg64_local(ptr, o, n) \
  344. ({ \
  345. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  346. cmpxchg_local((ptr), (o), (n)); \
  347. })
  348. #else
  349. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  350. #endif
  351. /*
  352. * Use to set psw mask except for the first byte which
  353. * won't be changed by this function.
  354. */
  355. static inline void
  356. __set_psw_mask(unsigned long mask)
  357. {
  358. __load_psw_mask(mask | (__raw_local_irq_stosm(0x00) & ~(-1UL >> 8)));
  359. }
  360. #define local_mcck_enable() __set_psw_mask(psw_kernel_bits)
  361. #define local_mcck_disable() __set_psw_mask(psw_kernel_bits & ~PSW_MASK_MCHECK)
  362. #ifdef CONFIG_SMP
  363. extern void smp_ctl_set_bit(int cr, int bit);
  364. extern void smp_ctl_clear_bit(int cr, int bit);
  365. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  366. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  367. #else
  368. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  369. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  370. #endif /* CONFIG_SMP */
  371. static inline unsigned int stfl(void)
  372. {
  373. asm volatile(
  374. " .insn s,0xb2b10000,0(0)\n" /* stfl */
  375. "0:\n"
  376. EX_TABLE(0b,0b));
  377. return S390_lowcore.stfl_fac_list;
  378. }
  379. static inline int __stfle(unsigned long long *list, int doublewords)
  380. {
  381. typedef struct { unsigned long long _[doublewords]; } addrtype;
  382. register unsigned long __nr asm("0") = doublewords - 1;
  383. asm volatile(".insn s,0xb2b00000,%0" /* stfle */
  384. : "=m" (*(addrtype *) list), "+d" (__nr) : : "cc");
  385. return __nr + 1;
  386. }
  387. static inline int stfle(unsigned long long *list, int doublewords)
  388. {
  389. if (!(stfl() & (1UL << 24)))
  390. return -EOPNOTSUPP;
  391. return __stfle(list, doublewords);
  392. }
  393. static inline unsigned short stap(void)
  394. {
  395. unsigned short cpu_address;
  396. asm volatile("stap %0" : "=m" (cpu_address));
  397. return cpu_address;
  398. }
  399. extern void (*_machine_restart)(char *command);
  400. extern void (*_machine_halt)(void);
  401. extern void (*_machine_power_off)(void);
  402. #define arch_align_stack(x) (x)
  403. #ifdef CONFIG_TRACE_IRQFLAGS
  404. extern psw_t sysc_restore_trace_psw;
  405. extern psw_t io_restore_trace_psw;
  406. #endif
  407. static inline int tprot(unsigned long addr)
  408. {
  409. int rc = -EFAULT;
  410. asm volatile(
  411. " tprot 0(%1),0\n"
  412. "0: ipm %0\n"
  413. " srl %0,28\n"
  414. "1:\n"
  415. EX_TABLE(0b,1b)
  416. : "+d" (rc) : "a" (addr) : "cc");
  417. return rc;
  418. }
  419. #endif /* __KERNEL__ */
  420. #endif