i915_drv.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include <linux/io-mapping.h>
  33. /* General customization:
  34. */
  35. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  36. #define DRIVER_NAME "i915"
  37. #define DRIVER_DESC "Intel Graphics"
  38. #define DRIVER_DATE "20080730"
  39. enum pipe {
  40. PIPE_A = 0,
  41. PIPE_B,
  42. };
  43. #define I915_NUM_PIPE 2
  44. /* Interface history:
  45. *
  46. * 1.1: Original.
  47. * 1.2: Add Power Management
  48. * 1.3: Add vblank support
  49. * 1.4: Fix cmdbuffer path, add heap destroy
  50. * 1.5: Add vblank pipe configuration
  51. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  52. * - Support vertical blank on secondary display pipe
  53. */
  54. #define DRIVER_MAJOR 1
  55. #define DRIVER_MINOR 6
  56. #define DRIVER_PATCHLEVEL 0
  57. #define WATCH_COHERENCY 0
  58. #define WATCH_BUF 0
  59. #define WATCH_EXEC 0
  60. #define WATCH_LRU 0
  61. #define WATCH_RELOC 0
  62. #define WATCH_INACTIVE 0
  63. #define WATCH_PWRITE 0
  64. typedef struct _drm_i915_ring_buffer {
  65. int tail_mask;
  66. unsigned long Size;
  67. u8 *virtual_start;
  68. int head;
  69. int tail;
  70. int space;
  71. drm_local_map_t map;
  72. struct drm_gem_object *ring_obj;
  73. } drm_i915_ring_buffer_t;
  74. struct mem_block {
  75. struct mem_block *next;
  76. struct mem_block *prev;
  77. int start;
  78. int size;
  79. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  80. };
  81. struct opregion_header;
  82. struct opregion_acpi;
  83. struct opregion_swsci;
  84. struct opregion_asle;
  85. struct intel_opregion {
  86. struct opregion_header *header;
  87. struct opregion_acpi *acpi;
  88. struct opregion_swsci *swsci;
  89. struct opregion_asle *asle;
  90. int enabled;
  91. };
  92. typedef struct drm_i915_private {
  93. struct drm_device *dev;
  94. void __iomem *regs;
  95. drm_local_map_t *sarea;
  96. drm_i915_sarea_t *sarea_priv;
  97. drm_i915_ring_buffer_t ring;
  98. drm_dma_handle_t *status_page_dmah;
  99. void *hw_status_page;
  100. dma_addr_t dma_status_page;
  101. uint32_t counter;
  102. unsigned int status_gfx_addr;
  103. drm_local_map_t hws_map;
  104. struct drm_gem_object *hws_obj;
  105. unsigned int cpp;
  106. int back_offset;
  107. int front_offset;
  108. int current_page;
  109. int page_flipping;
  110. wait_queue_head_t irq_queue;
  111. atomic_t irq_received;
  112. /** Protects user_irq_refcount and irq_mask_reg */
  113. spinlock_t user_irq_lock;
  114. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  115. int user_irq_refcount;
  116. /** Cached value of IMR to avoid reads in updating the bitfield */
  117. u32 irq_mask_reg;
  118. u32 pipestat[2];
  119. int tex_lru_log_granularity;
  120. int allow_batchbuffer;
  121. struct mem_block *agp_heap;
  122. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  123. int vblank_pipe;
  124. struct intel_opregion opregion;
  125. /* Register state */
  126. u8 saveLBB;
  127. u32 saveDSPACNTR;
  128. u32 saveDSPBCNTR;
  129. u32 saveDSPARB;
  130. u32 saveRENDERSTANDBY;
  131. u32 saveHWS;
  132. u32 savePIPEACONF;
  133. u32 savePIPEBCONF;
  134. u32 savePIPEASRC;
  135. u32 savePIPEBSRC;
  136. u32 saveFPA0;
  137. u32 saveFPA1;
  138. u32 saveDPLL_A;
  139. u32 saveDPLL_A_MD;
  140. u32 saveHTOTAL_A;
  141. u32 saveHBLANK_A;
  142. u32 saveHSYNC_A;
  143. u32 saveVTOTAL_A;
  144. u32 saveVBLANK_A;
  145. u32 saveVSYNC_A;
  146. u32 saveBCLRPAT_A;
  147. u32 savePIPEASTAT;
  148. u32 saveDSPASTRIDE;
  149. u32 saveDSPASIZE;
  150. u32 saveDSPAPOS;
  151. u32 saveDSPAADDR;
  152. u32 saveDSPASURF;
  153. u32 saveDSPATILEOFF;
  154. u32 savePFIT_PGM_RATIOS;
  155. u32 saveBLC_PWM_CTL;
  156. u32 saveBLC_PWM_CTL2;
  157. u32 saveFPB0;
  158. u32 saveFPB1;
  159. u32 saveDPLL_B;
  160. u32 saveDPLL_B_MD;
  161. u32 saveHTOTAL_B;
  162. u32 saveHBLANK_B;
  163. u32 saveHSYNC_B;
  164. u32 saveVTOTAL_B;
  165. u32 saveVBLANK_B;
  166. u32 saveVSYNC_B;
  167. u32 saveBCLRPAT_B;
  168. u32 savePIPEBSTAT;
  169. u32 saveDSPBSTRIDE;
  170. u32 saveDSPBSIZE;
  171. u32 saveDSPBPOS;
  172. u32 saveDSPBADDR;
  173. u32 saveDSPBSURF;
  174. u32 saveDSPBTILEOFF;
  175. u32 saveVGA0;
  176. u32 saveVGA1;
  177. u32 saveVGA_PD;
  178. u32 saveVGACNTRL;
  179. u32 saveADPA;
  180. u32 saveLVDS;
  181. u32 savePP_ON_DELAYS;
  182. u32 savePP_OFF_DELAYS;
  183. u32 saveDVOA;
  184. u32 saveDVOB;
  185. u32 saveDVOC;
  186. u32 savePP_ON;
  187. u32 savePP_OFF;
  188. u32 savePP_CONTROL;
  189. u32 savePP_DIVISOR;
  190. u32 savePFIT_CONTROL;
  191. u32 save_palette_a[256];
  192. u32 save_palette_b[256];
  193. u32 saveFBC_CFB_BASE;
  194. u32 saveFBC_LL_BASE;
  195. u32 saveFBC_CONTROL;
  196. u32 saveFBC_CONTROL2;
  197. u32 saveIER;
  198. u32 saveIIR;
  199. u32 saveIMR;
  200. u32 saveCACHE_MODE_0;
  201. u32 saveD_STATE;
  202. u32 saveCG_2D_DIS;
  203. u32 saveMI_ARB_STATE;
  204. u32 saveSWF0[16];
  205. u32 saveSWF1[16];
  206. u32 saveSWF2[3];
  207. u8 saveMSR;
  208. u8 saveSR[8];
  209. u8 saveGR[25];
  210. u8 saveAR_INDEX;
  211. u8 saveAR[21];
  212. u8 saveDACMASK;
  213. u8 saveDACDATA[256*3]; /* 256 3-byte colors */
  214. u8 saveCR[37];
  215. struct {
  216. struct drm_mm gtt_space;
  217. struct io_mapping *gtt_mapping;
  218. /**
  219. * List of objects currently involved in rendering from the
  220. * ringbuffer.
  221. *
  222. * Includes buffers having the contents of their GPU caches
  223. * flushed, not necessarily primitives. last_rendering_seqno
  224. * represents when the rendering involved will be completed.
  225. *
  226. * A reference is held on the buffer while on this list.
  227. */
  228. struct list_head active_list;
  229. /**
  230. * List of objects which are not in the ringbuffer but which
  231. * still have a write_domain which needs to be flushed before
  232. * unbinding.
  233. *
  234. * last_rendering_seqno is 0 while an object is in this list.
  235. *
  236. * A reference is held on the buffer while on this list.
  237. */
  238. struct list_head flushing_list;
  239. /**
  240. * LRU list of objects which are not in the ringbuffer and
  241. * are ready to unbind, but are still in the GTT.
  242. *
  243. * last_rendering_seqno is 0 while an object is in this list.
  244. *
  245. * A reference is not held on the buffer while on this list,
  246. * as merely being GTT-bound shouldn't prevent its being
  247. * freed, and we'll pull it off the list in the free path.
  248. */
  249. struct list_head inactive_list;
  250. /**
  251. * List of breadcrumbs associated with GPU requests currently
  252. * outstanding.
  253. */
  254. struct list_head request_list;
  255. /**
  256. * We leave the user IRQ off as much as possible,
  257. * but this means that requests will finish and never
  258. * be retired once the system goes idle. Set a timer to
  259. * fire periodically while the ring is running. When it
  260. * fires, go retire requests.
  261. */
  262. struct delayed_work retire_work;
  263. uint32_t next_gem_seqno;
  264. /**
  265. * Waiting sequence number, if any
  266. */
  267. uint32_t waiting_gem_seqno;
  268. /**
  269. * Last seq seen at irq time
  270. */
  271. uint32_t irq_gem_seqno;
  272. /**
  273. * Flag if the X Server, and thus DRM, is not currently in
  274. * control of the device.
  275. *
  276. * This is set between LeaveVT and EnterVT. It needs to be
  277. * replaced with a semaphore. It also needs to be
  278. * transitioned away from for kernel modesetting.
  279. */
  280. int suspended;
  281. /**
  282. * Flag if the hardware appears to be wedged.
  283. *
  284. * This is set when attempts to idle the device timeout.
  285. * It prevents command submission from occuring and makes
  286. * every pending request fail
  287. */
  288. int wedged;
  289. /** Bit 6 swizzling required for X tiling */
  290. uint32_t bit_6_swizzle_x;
  291. /** Bit 6 swizzling required for Y tiling */
  292. uint32_t bit_6_swizzle_y;
  293. } mm;
  294. } drm_i915_private_t;
  295. /** driver private structure attached to each drm_gem_object */
  296. struct drm_i915_gem_object {
  297. struct drm_gem_object *obj;
  298. /** Current space allocated to this object in the GTT, if any. */
  299. struct drm_mm_node *gtt_space;
  300. /** This object's place on the active/flushing/inactive lists */
  301. struct list_head list;
  302. /**
  303. * This is set if the object is on the active or flushing lists
  304. * (has pending rendering), and is not set if it's on inactive (ready
  305. * to be unbound).
  306. */
  307. int active;
  308. /**
  309. * This is set if the object has been written to since last bound
  310. * to the GTT
  311. */
  312. int dirty;
  313. /** AGP memory structure for our GTT binding. */
  314. DRM_AGP_MEM *agp_mem;
  315. struct page **page_list;
  316. /**
  317. * Current offset of the object in GTT space.
  318. *
  319. * This is the same as gtt_space->start
  320. */
  321. uint32_t gtt_offset;
  322. /** Boolean whether this object has a valid gtt offset. */
  323. int gtt_bound;
  324. /** How many users have pinned this object in GTT space */
  325. int pin_count;
  326. /** Breadcrumb of last rendering to the buffer. */
  327. uint32_t last_rendering_seqno;
  328. /** Current tiling mode for the object. */
  329. uint32_t tiling_mode;
  330. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  331. uint32_t agp_type;
  332. /**
  333. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  334. * flags which individual pages are valid.
  335. */
  336. uint8_t *page_cpu_valid;
  337. };
  338. /**
  339. * Request queue structure.
  340. *
  341. * The request queue allows us to note sequence numbers that have been emitted
  342. * and may be associated with active buffers to be retired.
  343. *
  344. * By keeping this list, we can avoid having to do questionable
  345. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  346. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  347. */
  348. struct drm_i915_gem_request {
  349. /** GEM sequence number associated with this request. */
  350. uint32_t seqno;
  351. /** Time at which this request was emitted, in jiffies. */
  352. unsigned long emitted_jiffies;
  353. struct list_head list;
  354. };
  355. struct drm_i915_file_private {
  356. struct {
  357. uint32_t last_gem_seqno;
  358. uint32_t last_gem_throttle_seqno;
  359. } mm;
  360. };
  361. extern struct drm_ioctl_desc i915_ioctls[];
  362. extern int i915_max_ioctl;
  363. /* i915_dma.c */
  364. extern void i915_kernel_lost_context(struct drm_device * dev);
  365. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  366. extern int i915_driver_unload(struct drm_device *);
  367. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  368. extern void i915_driver_lastclose(struct drm_device * dev);
  369. extern void i915_driver_preclose(struct drm_device *dev,
  370. struct drm_file *file_priv);
  371. extern void i915_driver_postclose(struct drm_device *dev,
  372. struct drm_file *file_priv);
  373. extern int i915_driver_device_is_agp(struct drm_device * dev);
  374. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  375. unsigned long arg);
  376. extern int i915_emit_box(struct drm_device *dev,
  377. struct drm_clip_rect __user *boxes,
  378. int i, int DR1, int DR4);
  379. /* i915_irq.c */
  380. extern int i915_irq_emit(struct drm_device *dev, void *data,
  381. struct drm_file *file_priv);
  382. extern int i915_irq_wait(struct drm_device *dev, void *data,
  383. struct drm_file *file_priv);
  384. void i915_user_irq_get(struct drm_device *dev);
  385. void i915_user_irq_put(struct drm_device *dev);
  386. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  387. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  388. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  389. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  390. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  391. struct drm_file *file_priv);
  392. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  393. struct drm_file *file_priv);
  394. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  395. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  396. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  397. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  398. struct drm_file *file_priv);
  399. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  400. void
  401. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  402. void
  403. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  404. /* i915_mem.c */
  405. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  406. struct drm_file *file_priv);
  407. extern int i915_mem_free(struct drm_device *dev, void *data,
  408. struct drm_file *file_priv);
  409. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  410. struct drm_file *file_priv);
  411. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  412. struct drm_file *file_priv);
  413. extern void i915_mem_takedown(struct mem_block **heap);
  414. extern void i915_mem_release(struct drm_device * dev,
  415. struct drm_file *file_priv, struct mem_block *heap);
  416. /* i915_gem.c */
  417. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  418. struct drm_file *file_priv);
  419. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  420. struct drm_file *file_priv);
  421. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  422. struct drm_file *file_priv);
  423. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  424. struct drm_file *file_priv);
  425. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  426. struct drm_file *file_priv);
  427. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  428. struct drm_file *file_priv);
  429. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  430. struct drm_file *file_priv);
  431. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  432. struct drm_file *file_priv);
  433. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  434. struct drm_file *file_priv);
  435. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  436. struct drm_file *file_priv);
  437. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  438. struct drm_file *file_priv);
  439. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  440. struct drm_file *file_priv);
  441. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  442. struct drm_file *file_priv);
  443. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  444. struct drm_file *file_priv);
  445. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  446. struct drm_file *file_priv);
  447. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  448. struct drm_file *file_priv);
  449. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  450. struct drm_file *file_priv);
  451. void i915_gem_load(struct drm_device *dev);
  452. int i915_gem_proc_init(struct drm_minor *minor);
  453. void i915_gem_proc_cleanup(struct drm_minor *minor);
  454. int i915_gem_init_object(struct drm_gem_object *obj);
  455. void i915_gem_free_object(struct drm_gem_object *obj);
  456. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  457. void i915_gem_object_unpin(struct drm_gem_object *obj);
  458. void i915_gem_lastclose(struct drm_device *dev);
  459. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  460. void i915_gem_retire_requests(struct drm_device *dev);
  461. void i915_gem_retire_work_handler(struct work_struct *work);
  462. void i915_gem_clflush_object(struct drm_gem_object *obj);
  463. /* i915_gem_tiling.c */
  464. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  465. /* i915_gem_debug.c */
  466. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  467. const char *where, uint32_t mark);
  468. #if WATCH_INACTIVE
  469. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  470. #else
  471. #define i915_verify_inactive(dev, file, line)
  472. #endif
  473. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  474. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  475. const char *where, uint32_t mark);
  476. void i915_dump_lru(struct drm_device *dev, const char *where);
  477. /* i915_suspend.c */
  478. extern int i915_save_state(struct drm_device *dev);
  479. extern int i915_restore_state(struct drm_device *dev);
  480. /* i915_suspend.c */
  481. extern int i915_save_state(struct drm_device *dev);
  482. extern int i915_restore_state(struct drm_device *dev);
  483. #ifdef CONFIG_ACPI
  484. /* i915_opregion.c */
  485. extern int intel_opregion_init(struct drm_device *dev);
  486. extern void intel_opregion_free(struct drm_device *dev);
  487. extern void opregion_asle_intr(struct drm_device *dev);
  488. extern void opregion_enable_asle(struct drm_device *dev);
  489. #else
  490. static inline int intel_opregion_init(struct drm_device *dev) { return 0; }
  491. static inline void intel_opregion_free(struct drm_device *dev) { return; }
  492. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  493. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  494. #endif
  495. /**
  496. * Lock test for when it's just for synchronization of ring access.
  497. *
  498. * In that case, we don't need to do it when GEM is initialized as nobody else
  499. * has access to the ring.
  500. */
  501. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  502. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  503. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  504. } while (0)
  505. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  506. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  507. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  508. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  509. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  510. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  511. #define I915_VERBOSE 0
  512. #define RING_LOCALS unsigned int outring, ringmask, outcount; \
  513. volatile char *virt;
  514. #define BEGIN_LP_RING(n) do { \
  515. if (I915_VERBOSE) \
  516. DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  517. if (dev_priv->ring.space < (n)*4) \
  518. i915_wait_ring(dev, (n)*4, __func__); \
  519. outcount = 0; \
  520. outring = dev_priv->ring.tail; \
  521. ringmask = dev_priv->ring.tail_mask; \
  522. virt = dev_priv->ring.virtual_start; \
  523. } while (0)
  524. #define OUT_RING(n) do { \
  525. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  526. *(volatile unsigned int *)(virt + outring) = (n); \
  527. outcount++; \
  528. outring += 4; \
  529. outring &= ringmask; \
  530. } while (0)
  531. #define ADVANCE_LP_RING() do { \
  532. if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
  533. dev_priv->ring.tail = outring; \
  534. dev_priv->ring.space -= outcount * 4; \
  535. I915_WRITE(PRB0_TAIL, outring); \
  536. } while(0)
  537. /**
  538. * Reads a dword out of the status page, which is written to from the command
  539. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  540. * MI_STORE_DATA_IMM.
  541. *
  542. * The following dwords have a reserved meaning:
  543. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  544. * 0x04: ring 0 head pointer
  545. * 0x05: ring 1 head pointer (915-class)
  546. * 0x06: ring 2 head pointer (915-class)
  547. * 0x10-0x1b: Context status DWords (GM45)
  548. * 0x1f: Last written status offset. (GM45)
  549. *
  550. * The area from dword 0x20 to 0x3ff is available for driver usage.
  551. */
  552. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  553. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  554. #define I915_GEM_HWS_INDEX 0x20
  555. #define I915_BREADCRUMB_INDEX 0x21
  556. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  557. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  558. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  559. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  560. #define IS_I855(dev) ((dev)->pci_device == 0x3582)
  561. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  562. #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
  563. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  564. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  565. #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
  566. (dev)->pci_device == 0x27AE)
  567. #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
  568. (dev)->pci_device == 0x2982 || \
  569. (dev)->pci_device == 0x2992 || \
  570. (dev)->pci_device == 0x29A2 || \
  571. (dev)->pci_device == 0x2A02 || \
  572. (dev)->pci_device == 0x2A12 || \
  573. (dev)->pci_device == 0x2A42 || \
  574. (dev)->pci_device == 0x2E02 || \
  575. (dev)->pci_device == 0x2E12 || \
  576. (dev)->pci_device == 0x2E22)
  577. #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
  578. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  579. #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
  580. (dev)->pci_device == 0x2E12 || \
  581. (dev)->pci_device == 0x2E22)
  582. #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
  583. (dev)->pci_device == 0x29B2 || \
  584. (dev)->pci_device == 0x29D2)
  585. #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
  586. IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
  587. #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
  588. IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev))
  589. #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
  590. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  591. #endif