hw.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #define ATHEROS_VENDOR_ID 0x168c
  30. #define AR5416_DEVID_PCI 0x0023
  31. #define AR5416_DEVID_PCIE 0x0024
  32. #define AR9160_DEVID_PCI 0x0027
  33. #define AR9280_DEVID_PCI 0x0029
  34. #define AR9280_DEVID_PCIE 0x002a
  35. #define AR9285_DEVID_PCIE 0x002b
  36. #define AR2427_DEVID_PCIE 0x002c
  37. #define AR9287_DEVID_PCI 0x002d
  38. #define AR9287_DEVID_PCIE 0x002e
  39. #define AR9300_DEVID_PCIE 0x0030
  40. #define AR9300_DEVID_AR9485_PCIE 0x0032
  41. #define AR5416_AR9100_DEVID 0x000b
  42. #define AR_SUBVENDOR_ID_NOG 0x0e11
  43. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  44. #define AR5416_MAGIC 0x19641014
  45. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  46. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  47. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  48. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  49. #define ATH_DEFAULT_NOISE_FLOOR -95
  50. #define ATH9K_RSSI_BAD -128
  51. #define ATH9K_NUM_CHANNELS 38
  52. /* Register read/write primitives */
  53. #define REG_WRITE(_ah, _reg, _val) \
  54. ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
  55. #define REG_READ(_ah, _reg) \
  56. ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
  57. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  58. ath9k_hw_common(_ah)->ops->multi_read((_ah), (_addr), (_val), (_cnt))
  59. #define ENABLE_REGWRITE_BUFFER(_ah) \
  60. do { \
  61. if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \
  62. ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
  63. } while (0)
  64. #define REGWRITE_BUFFER_FLUSH(_ah) \
  65. do { \
  66. if (ath9k_hw_common(_ah)->ops->write_flush) \
  67. ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
  68. } while (0)
  69. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  70. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  71. #define REG_RMW(_a, _r, _set, _clr) \
  72. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  73. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  74. REG_WRITE(_a, _r, \
  75. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  76. #define REG_READ_FIELD(_a, _r, _f) \
  77. (((REG_READ(_a, _r) & _f) >> _f##_S))
  78. #define REG_SET_BIT(_a, _r, _f) \
  79. REG_WRITE(_a, _r, REG_READ(_a, _r) | (_f))
  80. #define REG_CLR_BIT(_a, _r, _f) \
  81. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~(_f))
  82. #define DO_DELAY(x) do { \
  83. if (((++(x) % 64) == 0) && \
  84. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  85. != ATH_USB)) \
  86. udelay(1); \
  87. } while (0)
  88. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  89. int r; \
  90. ENABLE_REGWRITE_BUFFER(ah); \
  91. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  92. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  93. INI_RA((iniarray), r, (column))); \
  94. DO_DELAY(regWr); \
  95. } \
  96. REGWRITE_BUFFER_FLUSH(ah); \
  97. } while (0)
  98. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  99. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  100. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  101. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  102. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  103. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  104. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  105. #define AR_GPIOD_MASK 0x00001FFF
  106. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  107. #define BASE_ACTIVATE_DELAY 100
  108. #define RTC_PLL_SETTLE_DELAY 100
  109. #define COEF_SCALE_S 24
  110. #define HT40_CHANNEL_CENTER_SHIFT 10
  111. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  112. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  113. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  114. #define ATH9K_NUM_QUEUES 10
  115. #define MAX_RATE_POWER 63
  116. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  117. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  118. #define AH_TIME_QUANTUM 10
  119. #define AR_KEYTABLE_SIZE 128
  120. #define POWER_UP_TIME 10000
  121. #define SPUR_RSSI_THRESH 40
  122. #define CAB_TIMEOUT_VAL 10
  123. #define BEACON_TIMEOUT_VAL 10
  124. #define MIN_BEACON_TIMEOUT_VAL 1
  125. #define SLEEP_SLOP 3
  126. #define INIT_CONFIG_STATUS 0x00000000
  127. #define INIT_RSSI_THR 0x00000700
  128. #define INIT_BCON_CNTRL_REG 0x00000000
  129. #define TU_TO_USEC(_tu) ((_tu) << 10)
  130. #define ATH9K_HW_RX_HP_QDEPTH 16
  131. #define ATH9K_HW_RX_LP_QDEPTH 128
  132. #define PAPRD_GAIN_TABLE_ENTRIES 32
  133. #define PAPRD_TABLE_SZ 24
  134. enum ath_hw_txq_subtype {
  135. ATH_TXQ_AC_BE = 0,
  136. ATH_TXQ_AC_BK = 1,
  137. ATH_TXQ_AC_VI = 2,
  138. ATH_TXQ_AC_VO = 3,
  139. };
  140. enum ath_ini_subsys {
  141. ATH_INI_PRE = 0,
  142. ATH_INI_CORE,
  143. ATH_INI_POST,
  144. ATH_INI_NUM_SPLIT,
  145. };
  146. enum ath9k_hw_caps {
  147. ATH9K_HW_CAP_HT = BIT(0),
  148. ATH9K_HW_CAP_RFSILENT = BIT(1),
  149. ATH9K_HW_CAP_CST = BIT(2),
  150. ATH9K_HW_CAP_ENHANCEDPM = BIT(3),
  151. ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
  152. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
  153. ATH9K_HW_CAP_EDMA = BIT(6),
  154. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
  155. ATH9K_HW_CAP_LDPC = BIT(8),
  156. ATH9K_HW_CAP_FASTCLOCK = BIT(9),
  157. ATH9K_HW_CAP_SGI_20 = BIT(10),
  158. ATH9K_HW_CAP_PAPRD = BIT(11),
  159. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
  160. ATH9K_HW_CAP_2GHZ = BIT(13),
  161. ATH9K_HW_CAP_5GHZ = BIT(14),
  162. ATH9K_HW_CAP_APM = BIT(15),
  163. };
  164. struct ath9k_hw_capabilities {
  165. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  166. u16 total_queues;
  167. u16 keycache_size;
  168. u16 low_5ghz_chan, high_5ghz_chan;
  169. u16 low_2ghz_chan, high_2ghz_chan;
  170. u16 rts_aggr_limit;
  171. u8 tx_chainmask;
  172. u8 rx_chainmask;
  173. u8 max_txchains;
  174. u8 max_rxchains;
  175. u16 tx_triglevel_max;
  176. u16 reg_cap;
  177. u8 num_gpio_pins;
  178. u8 rx_hp_qdepth;
  179. u8 rx_lp_qdepth;
  180. u8 rx_status_len;
  181. u8 tx_desc_len;
  182. u8 txs_len;
  183. u16 pcie_lcr_offset;
  184. bool pcie_lcr_extsync_en;
  185. };
  186. struct ath9k_ops_config {
  187. int dma_beacon_response_time;
  188. int sw_beacon_response_time;
  189. int additional_swba_backoff;
  190. int ack_6mb;
  191. u32 cwm_ignore_extcca;
  192. u8 pcie_powersave_enable;
  193. bool pcieSerDesWrite;
  194. u8 pcie_clock_req;
  195. u32 pcie_waen;
  196. u8 analog_shiftreg;
  197. u8 ht_enable;
  198. u8 paprd_disable;
  199. u32 ofdm_trig_low;
  200. u32 ofdm_trig_high;
  201. u32 cck_trig_high;
  202. u32 cck_trig_low;
  203. u32 enable_ani;
  204. int serialize_regmode;
  205. bool rx_intr_mitigation;
  206. bool tx_intr_mitigation;
  207. #define SPUR_DISABLE 0
  208. #define SPUR_ENABLE_IOCTL 1
  209. #define SPUR_ENABLE_EEPROM 2
  210. #define AR_SPUR_5413_1 1640
  211. #define AR_SPUR_5413_2 1200
  212. #define AR_NO_SPUR 0x8000
  213. #define AR_BASE_FREQ_2GHZ 2300
  214. #define AR_BASE_FREQ_5GHZ 4900
  215. #define AR_SPUR_FEEQ_BOUND_HT40 19
  216. #define AR_SPUR_FEEQ_BOUND_HT20 10
  217. int spurmode;
  218. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  219. u8 max_txtrig_level;
  220. u16 ani_poll_interval; /* ANI poll interval in ms */
  221. };
  222. enum ath9k_int {
  223. ATH9K_INT_RX = 0x00000001,
  224. ATH9K_INT_RXDESC = 0x00000002,
  225. ATH9K_INT_RXHP = 0x00000001,
  226. ATH9K_INT_RXLP = 0x00000002,
  227. ATH9K_INT_RXNOFRM = 0x00000008,
  228. ATH9K_INT_RXEOL = 0x00000010,
  229. ATH9K_INT_RXORN = 0x00000020,
  230. ATH9K_INT_TX = 0x00000040,
  231. ATH9K_INT_TXDESC = 0x00000080,
  232. ATH9K_INT_TIM_TIMER = 0x00000100,
  233. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  234. ATH9K_INT_TXURN = 0x00000800,
  235. ATH9K_INT_MIB = 0x00001000,
  236. ATH9K_INT_RXPHY = 0x00004000,
  237. ATH9K_INT_RXKCM = 0x00008000,
  238. ATH9K_INT_SWBA = 0x00010000,
  239. ATH9K_INT_BMISS = 0x00040000,
  240. ATH9K_INT_BNR = 0x00100000,
  241. ATH9K_INT_TIM = 0x00200000,
  242. ATH9K_INT_DTIM = 0x00400000,
  243. ATH9K_INT_DTIMSYNC = 0x00800000,
  244. ATH9K_INT_GPIO = 0x01000000,
  245. ATH9K_INT_CABEND = 0x02000000,
  246. ATH9K_INT_TSFOOR = 0x04000000,
  247. ATH9K_INT_GENTIMER = 0x08000000,
  248. ATH9K_INT_CST = 0x10000000,
  249. ATH9K_INT_GTT = 0x20000000,
  250. ATH9K_INT_FATAL = 0x40000000,
  251. ATH9K_INT_GLOBAL = 0x80000000,
  252. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  253. ATH9K_INT_DTIM |
  254. ATH9K_INT_DTIMSYNC |
  255. ATH9K_INT_TSFOOR |
  256. ATH9K_INT_CABEND,
  257. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  258. ATH9K_INT_RXDESC |
  259. ATH9K_INT_RXEOL |
  260. ATH9K_INT_RXORN |
  261. ATH9K_INT_TXURN |
  262. ATH9K_INT_TXDESC |
  263. ATH9K_INT_MIB |
  264. ATH9K_INT_RXPHY |
  265. ATH9K_INT_RXKCM |
  266. ATH9K_INT_SWBA |
  267. ATH9K_INT_BMISS |
  268. ATH9K_INT_GPIO,
  269. ATH9K_INT_NOCARD = 0xffffffff
  270. };
  271. #define CHANNEL_CW_INT 0x00002
  272. #define CHANNEL_CCK 0x00020
  273. #define CHANNEL_OFDM 0x00040
  274. #define CHANNEL_2GHZ 0x00080
  275. #define CHANNEL_5GHZ 0x00100
  276. #define CHANNEL_PASSIVE 0x00200
  277. #define CHANNEL_DYN 0x00400
  278. #define CHANNEL_HALF 0x04000
  279. #define CHANNEL_QUARTER 0x08000
  280. #define CHANNEL_HT20 0x10000
  281. #define CHANNEL_HT40PLUS 0x20000
  282. #define CHANNEL_HT40MINUS 0x40000
  283. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  284. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  285. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  286. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  287. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  288. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  289. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  290. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  291. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  292. #define CHANNEL_ALL \
  293. (CHANNEL_OFDM| \
  294. CHANNEL_CCK| \
  295. CHANNEL_2GHZ | \
  296. CHANNEL_5GHZ | \
  297. CHANNEL_HT20 | \
  298. CHANNEL_HT40PLUS | \
  299. CHANNEL_HT40MINUS)
  300. struct ath9k_hw_cal_data {
  301. u16 channel;
  302. u32 channelFlags;
  303. int32_t CalValid;
  304. int8_t iCoff;
  305. int8_t qCoff;
  306. bool paprd_done;
  307. bool nfcal_pending;
  308. bool nfcal_interference;
  309. u16 small_signal_gain[AR9300_MAX_CHAINS];
  310. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  311. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  312. };
  313. struct ath9k_channel {
  314. struct ieee80211_channel *chan;
  315. struct ar5416AniState ani;
  316. u16 channel;
  317. u32 channelFlags;
  318. u32 chanmode;
  319. s16 noisefloor;
  320. };
  321. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  322. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  323. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  324. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  325. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  326. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  327. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  328. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  329. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  330. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  331. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  332. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  333. /* These macros check chanmode and not channelFlags */
  334. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  335. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  336. ((_c)->chanmode == CHANNEL_G_HT20))
  337. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  338. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  339. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  340. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  341. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  342. enum ath9k_power_mode {
  343. ATH9K_PM_AWAKE = 0,
  344. ATH9K_PM_FULL_SLEEP,
  345. ATH9K_PM_NETWORK_SLEEP,
  346. ATH9K_PM_UNDEFINED
  347. };
  348. enum ath9k_tp_scale {
  349. ATH9K_TP_SCALE_MAX = 0,
  350. ATH9K_TP_SCALE_50,
  351. ATH9K_TP_SCALE_25,
  352. ATH9K_TP_SCALE_12,
  353. ATH9K_TP_SCALE_MIN
  354. };
  355. enum ser_reg_mode {
  356. SER_REG_MODE_OFF = 0,
  357. SER_REG_MODE_ON = 1,
  358. SER_REG_MODE_AUTO = 2,
  359. };
  360. enum ath9k_rx_qtype {
  361. ATH9K_RX_QUEUE_HP,
  362. ATH9K_RX_QUEUE_LP,
  363. ATH9K_RX_QUEUE_MAX,
  364. };
  365. struct ath9k_beacon_state {
  366. u32 bs_nexttbtt;
  367. u32 bs_nextdtim;
  368. u32 bs_intval;
  369. #define ATH9K_BEACON_PERIOD 0x0000ffff
  370. #define ATH9K_BEACON_ENA 0x00800000
  371. #define ATH9K_BEACON_RESET_TSF 0x01000000
  372. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  373. u32 bs_dtimperiod;
  374. u16 bs_cfpperiod;
  375. u16 bs_cfpmaxduration;
  376. u32 bs_cfpnext;
  377. u16 bs_timoffset;
  378. u16 bs_bmissthreshold;
  379. u32 bs_sleepduration;
  380. u32 bs_tsfoor_threshold;
  381. };
  382. struct chan_centers {
  383. u16 synth_center;
  384. u16 ctl_center;
  385. u16 ext_center;
  386. };
  387. enum {
  388. ATH9K_RESET_POWER_ON,
  389. ATH9K_RESET_WARM,
  390. ATH9K_RESET_COLD,
  391. };
  392. struct ath9k_hw_version {
  393. u32 magic;
  394. u16 devid;
  395. u16 subvendorid;
  396. u32 macVersion;
  397. u16 macRev;
  398. u16 phyRev;
  399. u16 analog5GhzRev;
  400. u16 analog2GhzRev;
  401. u16 subsysid;
  402. enum ath_usb_dev usbdev;
  403. };
  404. /* Generic TSF timer definitions */
  405. #define ATH_MAX_GEN_TIMER 16
  406. #define AR_GENTMR_BIT(_index) (1 << (_index))
  407. /*
  408. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  409. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  410. */
  411. #define debruijn32 0x077CB531U
  412. struct ath_gen_timer_configuration {
  413. u32 next_addr;
  414. u32 period_addr;
  415. u32 mode_addr;
  416. u32 mode_mask;
  417. };
  418. struct ath_gen_timer {
  419. void (*trigger)(void *arg);
  420. void (*overflow)(void *arg);
  421. void *arg;
  422. u8 index;
  423. };
  424. struct ath_gen_timer_table {
  425. u32 gen_timer_index[32];
  426. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  427. union {
  428. unsigned long timer_bits;
  429. u16 val;
  430. } timer_mask;
  431. };
  432. struct ath_hw_antcomb_conf {
  433. u8 main_lna_conf;
  434. u8 alt_lna_conf;
  435. u8 fast_div_bias;
  436. };
  437. /**
  438. * struct ath_hw_radar_conf - radar detection initialization parameters
  439. *
  440. * @pulse_inband: threshold for checking the ratio of in-band power
  441. * to total power for short radar pulses (half dB steps)
  442. * @pulse_inband_step: threshold for checking an in-band power to total
  443. * power ratio increase for short radar pulses (half dB steps)
  444. * @pulse_height: threshold for detecting the beginning of a short
  445. * radar pulse (dB step)
  446. * @pulse_rssi: threshold for detecting if a short radar pulse is
  447. * gone (dB step)
  448. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  449. *
  450. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  451. * @radar_inband: threshold for checking the ratio of in-band power
  452. * to total power for long radar pulses (half dB steps)
  453. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  454. *
  455. * @ext_channel: enable extension channel radar detection
  456. */
  457. struct ath_hw_radar_conf {
  458. unsigned int pulse_inband;
  459. unsigned int pulse_inband_step;
  460. unsigned int pulse_height;
  461. unsigned int pulse_rssi;
  462. unsigned int pulse_maxlen;
  463. unsigned int radar_rssi;
  464. unsigned int radar_inband;
  465. int fir_power;
  466. bool ext_channel;
  467. };
  468. /**
  469. * struct ath_hw_private_ops - callbacks used internally by hardware code
  470. *
  471. * This structure contains private callbacks designed to only be used internally
  472. * by the hardware core.
  473. *
  474. * @init_cal_settings: setup types of calibrations supported
  475. * @init_cal: starts actual calibration
  476. *
  477. * @init_mode_regs: Initializes mode registers
  478. * @init_mode_gain_regs: Initialize TX/RX gain registers
  479. *
  480. * @rf_set_freq: change frequency
  481. * @spur_mitigate_freq: spur mitigation
  482. * @rf_alloc_ext_banks:
  483. * @rf_free_ext_banks:
  484. * @set_rf_regs:
  485. * @compute_pll_control: compute the PLL control value to use for
  486. * AR_RTC_PLL_CONTROL for a given channel
  487. * @setup_calibration: set up calibration
  488. * @iscal_supported: used to query if a type of calibration is supported
  489. *
  490. * @ani_cache_ini_regs: cache the values for ANI from the initial
  491. * register settings through the register initialization.
  492. */
  493. struct ath_hw_private_ops {
  494. /* Calibration ops */
  495. void (*init_cal_settings)(struct ath_hw *ah);
  496. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  497. void (*init_mode_regs)(struct ath_hw *ah);
  498. void (*init_mode_gain_regs)(struct ath_hw *ah);
  499. void (*setup_calibration)(struct ath_hw *ah,
  500. struct ath9k_cal_list *currCal);
  501. /* PHY ops */
  502. int (*rf_set_freq)(struct ath_hw *ah,
  503. struct ath9k_channel *chan);
  504. void (*spur_mitigate_freq)(struct ath_hw *ah,
  505. struct ath9k_channel *chan);
  506. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  507. void (*rf_free_ext_banks)(struct ath_hw *ah);
  508. bool (*set_rf_regs)(struct ath_hw *ah,
  509. struct ath9k_channel *chan,
  510. u16 modesIndex);
  511. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  512. void (*init_bb)(struct ath_hw *ah,
  513. struct ath9k_channel *chan);
  514. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  515. void (*olc_init)(struct ath_hw *ah);
  516. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  517. void (*mark_phy_inactive)(struct ath_hw *ah);
  518. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  519. bool (*rfbus_req)(struct ath_hw *ah);
  520. void (*rfbus_done)(struct ath_hw *ah);
  521. void (*restore_chainmask)(struct ath_hw *ah);
  522. void (*set_diversity)(struct ath_hw *ah, bool value);
  523. u32 (*compute_pll_control)(struct ath_hw *ah,
  524. struct ath9k_channel *chan);
  525. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  526. int param);
  527. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  528. void (*set_radar_params)(struct ath_hw *ah,
  529. struct ath_hw_radar_conf *conf);
  530. /* ANI */
  531. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  532. };
  533. /**
  534. * struct ath_hw_ops - callbacks used by hardware code and driver code
  535. *
  536. * This structure contains callbacks designed to to be used internally by
  537. * hardware code and also by the lower level driver.
  538. *
  539. * @config_pci_powersave:
  540. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  541. */
  542. struct ath_hw_ops {
  543. void (*config_pci_powersave)(struct ath_hw *ah,
  544. int restore,
  545. int power_off);
  546. void (*rx_enable)(struct ath_hw *ah);
  547. void (*set_desc_link)(void *ds, u32 link);
  548. void (*get_desc_link)(void *ds, u32 **link);
  549. bool (*calibrate)(struct ath_hw *ah,
  550. struct ath9k_channel *chan,
  551. u8 rxchainmask,
  552. bool longcal);
  553. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  554. void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
  555. bool is_firstseg, bool is_is_lastseg,
  556. const void *ds0, dma_addr_t buf_addr,
  557. unsigned int qcu);
  558. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  559. struct ath_tx_status *ts);
  560. void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
  561. u32 pktLen, enum ath9k_pkt_type type,
  562. u32 txPower, u32 keyIx,
  563. enum ath9k_key_type keyType,
  564. u32 flags);
  565. void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
  566. void *lastds,
  567. u32 durUpdateEn, u32 rtsctsRate,
  568. u32 rtsctsDuration,
  569. struct ath9k_11n_rate_series series[],
  570. u32 nseries, u32 flags);
  571. void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
  572. u32 aggrLen);
  573. void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
  574. u32 numDelims);
  575. void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
  576. void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
  577. void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
  578. u32 burstDuration);
  579. void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
  580. u32 vmf);
  581. };
  582. struct ath_nf_limits {
  583. s16 max;
  584. s16 min;
  585. s16 nominal;
  586. };
  587. /* ah_flags */
  588. #define AH_USE_EEPROM 0x1
  589. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  590. struct ath_hw {
  591. struct ieee80211_hw *hw;
  592. struct ath_common common;
  593. struct ath9k_hw_version hw_version;
  594. struct ath9k_ops_config config;
  595. struct ath9k_hw_capabilities caps;
  596. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  597. struct ath9k_channel *curchan;
  598. union {
  599. struct ar5416_eeprom_def def;
  600. struct ar5416_eeprom_4k map4k;
  601. struct ar9287_eeprom map9287;
  602. struct ar9300_eeprom ar9300_eep;
  603. } eeprom;
  604. const struct eeprom_ops *eep_ops;
  605. bool sw_mgmt_crypto;
  606. bool is_pciexpress;
  607. bool is_monitoring;
  608. bool need_an_top2_fixup;
  609. u16 tx_trig_level;
  610. u32 nf_regs[6];
  611. struct ath_nf_limits nf_2g;
  612. struct ath_nf_limits nf_5g;
  613. u16 rfsilent;
  614. u32 rfkill_gpio;
  615. u32 rfkill_polarity;
  616. u32 ah_flags;
  617. bool htc_reset_init;
  618. enum nl80211_iftype opmode;
  619. enum ath9k_power_mode power_mode;
  620. struct ath9k_hw_cal_data *caldata;
  621. struct ath9k_pacal_info pacal_info;
  622. struct ar5416Stats stats;
  623. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  624. int16_t curchan_rad_index;
  625. enum ath9k_int imask;
  626. u32 imrs2_reg;
  627. u32 txok_interrupt_mask;
  628. u32 txerr_interrupt_mask;
  629. u32 txdesc_interrupt_mask;
  630. u32 txeol_interrupt_mask;
  631. u32 txurn_interrupt_mask;
  632. bool chip_fullsleep;
  633. u32 atim_window;
  634. /* Calibration */
  635. u32 supp_cals;
  636. struct ath9k_cal_list iq_caldata;
  637. struct ath9k_cal_list adcgain_caldata;
  638. struct ath9k_cal_list adcdc_caldata;
  639. struct ath9k_cal_list tempCompCalData;
  640. struct ath9k_cal_list *cal_list;
  641. struct ath9k_cal_list *cal_list_last;
  642. struct ath9k_cal_list *cal_list_curr;
  643. #define totalPowerMeasI meas0.unsign
  644. #define totalPowerMeasQ meas1.unsign
  645. #define totalIqCorrMeas meas2.sign
  646. #define totalAdcIOddPhase meas0.unsign
  647. #define totalAdcIEvenPhase meas1.unsign
  648. #define totalAdcQOddPhase meas2.unsign
  649. #define totalAdcQEvenPhase meas3.unsign
  650. #define totalAdcDcOffsetIOddPhase meas0.sign
  651. #define totalAdcDcOffsetIEvenPhase meas1.sign
  652. #define totalAdcDcOffsetQOddPhase meas2.sign
  653. #define totalAdcDcOffsetQEvenPhase meas3.sign
  654. union {
  655. u32 unsign[AR5416_MAX_CHAINS];
  656. int32_t sign[AR5416_MAX_CHAINS];
  657. } meas0;
  658. union {
  659. u32 unsign[AR5416_MAX_CHAINS];
  660. int32_t sign[AR5416_MAX_CHAINS];
  661. } meas1;
  662. union {
  663. u32 unsign[AR5416_MAX_CHAINS];
  664. int32_t sign[AR5416_MAX_CHAINS];
  665. } meas2;
  666. union {
  667. u32 unsign[AR5416_MAX_CHAINS];
  668. int32_t sign[AR5416_MAX_CHAINS];
  669. } meas3;
  670. u16 cal_samples;
  671. u32 sta_id1_defaults;
  672. u32 misc_mode;
  673. enum {
  674. AUTO_32KHZ,
  675. USE_32KHZ,
  676. DONT_USE_32KHZ,
  677. } enable_32kHz_clock;
  678. /* Private to hardware code */
  679. struct ath_hw_private_ops private_ops;
  680. /* Accessed by the lower level driver */
  681. struct ath_hw_ops ops;
  682. /* Used to program the radio on non single-chip devices */
  683. u32 *analogBank0Data;
  684. u32 *analogBank1Data;
  685. u32 *analogBank2Data;
  686. u32 *analogBank3Data;
  687. u32 *analogBank6Data;
  688. u32 *analogBank6TPCData;
  689. u32 *analogBank7Data;
  690. u32 *addac5416_21;
  691. u32 *bank6Temp;
  692. u8 txpower_limit;
  693. int coverage_class;
  694. u32 slottime;
  695. u32 globaltxtimeout;
  696. /* ANI */
  697. u32 proc_phyerr;
  698. u32 aniperiod;
  699. int totalSizeDesired[5];
  700. int coarse_high[5];
  701. int coarse_low[5];
  702. int firpwr[5];
  703. enum ath9k_ani_cmd ani_function;
  704. /* Bluetooth coexistance */
  705. struct ath_btcoex_hw btcoex_hw;
  706. u32 intr_txqs;
  707. u8 txchainmask;
  708. u8 rxchainmask;
  709. struct ath_hw_radar_conf radar_conf;
  710. u32 originalGain[22];
  711. int initPDADC;
  712. int PDADCdelta;
  713. int led_pin;
  714. u32 gpio_mask;
  715. u32 gpio_val;
  716. struct ar5416IniArray iniModes;
  717. struct ar5416IniArray iniCommon;
  718. struct ar5416IniArray iniBank0;
  719. struct ar5416IniArray iniBB_RfGain;
  720. struct ar5416IniArray iniBank1;
  721. struct ar5416IniArray iniBank2;
  722. struct ar5416IniArray iniBank3;
  723. struct ar5416IniArray iniBank6;
  724. struct ar5416IniArray iniBank6TPC;
  725. struct ar5416IniArray iniBank7;
  726. struct ar5416IniArray iniAddac;
  727. struct ar5416IniArray iniPcieSerdes;
  728. struct ar5416IniArray iniPcieSerdesLowPower;
  729. struct ar5416IniArray iniModesAdditional;
  730. struct ar5416IniArray iniModesRxGain;
  731. struct ar5416IniArray iniModesTxGain;
  732. struct ar5416IniArray iniModes_9271_1_0_only;
  733. struct ar5416IniArray iniCckfirNormal;
  734. struct ar5416IniArray iniCckfirJapan2484;
  735. struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
  736. struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
  737. struct ar5416IniArray iniModes_9271_ANI_reg;
  738. struct ar5416IniArray iniModes_high_power_tx_gain_9271;
  739. struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
  740. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  741. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  742. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  743. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  744. u32 intr_gen_timer_trigger;
  745. u32 intr_gen_timer_thresh;
  746. struct ath_gen_timer_table hw_gen_timers;
  747. struct ar9003_txs *ts_ring;
  748. void *ts_start;
  749. u32 ts_paddr_start;
  750. u32 ts_paddr_end;
  751. u16 ts_tail;
  752. u8 ts_size;
  753. u32 bb_watchdog_last_status;
  754. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  755. unsigned int paprd_target_power;
  756. unsigned int paprd_training_power;
  757. unsigned int paprd_ratemask;
  758. unsigned int paprd_ratemask_ht40;
  759. bool paprd_table_write_done;
  760. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  761. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  762. /*
  763. * Store the permanent value of Reg 0x4004in WARegVal
  764. * so we dont have to R/M/W. We should not be reading
  765. * this register when in sleep states.
  766. */
  767. u32 WARegVal;
  768. /* Enterprise mode cap */
  769. u32 ent_mode;
  770. };
  771. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  772. {
  773. return &ah->common;
  774. }
  775. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  776. {
  777. return &(ath9k_hw_common(ah)->regulatory);
  778. }
  779. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  780. {
  781. return &ah->private_ops;
  782. }
  783. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  784. {
  785. return &ah->ops;
  786. }
  787. static inline u8 get_streams(int mask)
  788. {
  789. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  790. }
  791. /* Initialization, Detach, Reset */
  792. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  793. void ath9k_hw_deinit(struct ath_hw *ah);
  794. int ath9k_hw_init(struct ath_hw *ah);
  795. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  796. struct ath9k_hw_cal_data *caldata, bool bChannelChange);
  797. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  798. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  799. /* GPIO / RFKILL / Antennae */
  800. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  801. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  802. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  803. u32 ah_signal_type);
  804. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  805. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  806. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  807. void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  808. struct ath_hw_antcomb_conf *antconf);
  809. void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  810. struct ath_hw_antcomb_conf *antconf);
  811. /* General Operation */
  812. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  813. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  814. bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
  815. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  816. u8 phy, int kbps,
  817. u32 frameLen, u16 rateix, bool shortPreamble);
  818. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  819. struct ath9k_channel *chan,
  820. struct chan_centers *centers);
  821. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  822. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  823. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  824. bool ath9k_hw_disable(struct ath_hw *ah);
  825. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  826. void ath9k_hw_setopmode(struct ath_hw *ah);
  827. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  828. void ath9k_hw_setbssidmask(struct ath_hw *ah);
  829. void ath9k_hw_write_associd(struct ath_hw *ah);
  830. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  831. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  832. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  833. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  834. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  835. unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  836. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  837. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  838. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  839. const struct ath9k_beacon_state *bs);
  840. bool ath9k_hw_check_alive(struct ath_hw *ah);
  841. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  842. /* Generic hw timer primitives */
  843. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  844. void (*trigger)(void *),
  845. void (*overflow)(void *),
  846. void *arg,
  847. u8 timer_index);
  848. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  849. struct ath_gen_timer *timer,
  850. u32 timer_next,
  851. u32 timer_period);
  852. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  853. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  854. void ath_gen_timer_isr(struct ath_hw *hw);
  855. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  856. /* HTC */
  857. void ath9k_hw_htc_resetinit(struct ath_hw *ah);
  858. /* PHY */
  859. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  860. u32 *coef_mantissa, u32 *coef_exponent);
  861. /*
  862. * Code Specific to AR5008, AR9001 or AR9002,
  863. * we stuff these here to avoid callbacks for AR9003.
  864. */
  865. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
  866. int ar9002_hw_rf_claim(struct ath_hw *ah);
  867. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  868. void ar9002_hw_update_async_fifo(struct ath_hw *ah);
  869. void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
  870. /*
  871. * Code specific to AR9003, we stuff these here to avoid callbacks
  872. * for older families
  873. */
  874. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  875. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  876. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  877. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  878. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  879. struct ath9k_hw_cal_data *caldata,
  880. int chain);
  881. int ar9003_paprd_create_curve(struct ath_hw *ah,
  882. struct ath9k_hw_cal_data *caldata, int chain);
  883. int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  884. int ar9003_paprd_init_table(struct ath_hw *ah);
  885. bool ar9003_paprd_is_done(struct ath_hw *ah);
  886. void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
  887. /* Hardware family op attach helpers */
  888. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  889. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  890. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  891. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  892. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  893. void ar9002_hw_attach_ops(struct ath_hw *ah);
  894. void ar9003_hw_attach_ops(struct ath_hw *ah);
  895. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  896. /*
  897. * ANI work can be shared between all families but a next
  898. * generation implementation of ANI will be used only for AR9003 only
  899. * for now as the other families still need to be tested with the same
  900. * next generation ANI. Feel free to start testing it though for the
  901. * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
  902. */
  903. extern int modparam_force_new_ani;
  904. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  905. void ath9k_hw_proc_mib_event(struct ath_hw *ah);
  906. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  907. #define ATH_PCIE_CAP_LINK_CTRL 0x70
  908. #define ATH_PCIE_CAP_LINK_L0S 1
  909. #define ATH_PCIE_CAP_LINK_L1 2
  910. #define ATH9K_CLOCK_RATE_CCK 22
  911. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  912. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  913. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  914. #endif