qla_nx2.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include <linux/vmalloc.h>
  8. #include "qla_def.h"
  9. #include "qla_gbl.h"
  10. #include <linux/delay.h>
  11. /* 8044 Flash Read/Write functions */
  12. uint32_t
  13. qla8044_rd_reg(struct qla_hw_data *ha, ulong addr)
  14. {
  15. return readl((void __iomem *) (ha->nx_pcibase + addr));
  16. }
  17. void
  18. qla8044_wr_reg(struct qla_hw_data *ha, ulong addr, uint32_t val)
  19. {
  20. writel(val, (void __iomem *)((ha)->nx_pcibase + addr));
  21. }
  22. int
  23. qla8044_rd_direct(struct scsi_qla_host *vha,
  24. const uint32_t crb_reg)
  25. {
  26. struct qla_hw_data *ha = vha->hw;
  27. if (crb_reg < CRB_REG_INDEX_MAX)
  28. return qla8044_rd_reg(ha, qla8044_reg_tbl[crb_reg]);
  29. else
  30. return QLA_FUNCTION_FAILED;
  31. }
  32. void
  33. qla8044_wr_direct(struct scsi_qla_host *vha,
  34. const uint32_t crb_reg,
  35. const uint32_t value)
  36. {
  37. struct qla_hw_data *ha = vha->hw;
  38. if (crb_reg < CRB_REG_INDEX_MAX)
  39. qla8044_wr_reg(ha, qla8044_reg_tbl[crb_reg], value);
  40. }
  41. static int
  42. qla8044_set_win_base(scsi_qla_host_t *vha, uint32_t addr)
  43. {
  44. uint32_t val;
  45. int ret_val = QLA_SUCCESS;
  46. struct qla_hw_data *ha = vha->hw;
  47. qla8044_wr_reg(ha, QLA8044_CRB_WIN_FUNC(ha->portnum), addr);
  48. val = qla8044_rd_reg(ha, QLA8044_CRB_WIN_FUNC(ha->portnum));
  49. if (val != addr) {
  50. ql_log(ql_log_warn, vha, 0xb087,
  51. "%s: Failed to set register window : "
  52. "addr written 0x%x, read 0x%x!\n",
  53. __func__, addr, val);
  54. ret_val = QLA_FUNCTION_FAILED;
  55. }
  56. return ret_val;
  57. }
  58. static int
  59. qla8044_rd_reg_indirect(scsi_qla_host_t *vha, uint32_t addr, uint32_t *data)
  60. {
  61. int ret_val = QLA_SUCCESS;
  62. struct qla_hw_data *ha = vha->hw;
  63. ret_val = qla8044_set_win_base(vha, addr);
  64. if (!ret_val)
  65. *data = qla8044_rd_reg(ha, QLA8044_WILDCARD);
  66. else
  67. ql_log(ql_log_warn, vha, 0xb088,
  68. "%s: failed read of addr 0x%x!\n", __func__, addr);
  69. return ret_val;
  70. }
  71. static int
  72. qla8044_wr_reg_indirect(scsi_qla_host_t *vha, uint32_t addr, uint32_t data)
  73. {
  74. int ret_val = QLA_SUCCESS;
  75. struct qla_hw_data *ha = vha->hw;
  76. ret_val = qla8044_set_win_base(vha, addr);
  77. if (!ret_val)
  78. qla8044_wr_reg(ha, QLA8044_WILDCARD, data);
  79. else
  80. ql_log(ql_log_warn, vha, 0xb089,
  81. "%s: failed wrt to addr 0x%x, data 0x%x\n",
  82. __func__, addr, data);
  83. return ret_val;
  84. }
  85. /*
  86. * qla8044_read_write_crb_reg - Read from raddr and write value to waddr.
  87. *
  88. * @ha : Pointer to adapter structure
  89. * @raddr : CRB address to read from
  90. * @waddr : CRB address to write to
  91. *
  92. */
  93. static void
  94. qla8044_read_write_crb_reg(struct scsi_qla_host *vha,
  95. uint32_t raddr, uint32_t waddr)
  96. {
  97. uint32_t value;
  98. qla8044_rd_reg_indirect(vha, raddr, &value);
  99. qla8044_wr_reg_indirect(vha, waddr, value);
  100. }
  101. /*
  102. * qla8044_rmw_crb_reg - Read value from raddr, AND with test_mask,
  103. * Shift Left,Right/OR/XOR with values RMW header and write value to waddr.
  104. *
  105. * @vha : Pointer to adapter structure
  106. * @raddr : CRB address to read from
  107. * @waddr : CRB address to write to
  108. * @p_rmw_hdr : header with shift/or/xor values.
  109. *
  110. */
  111. static void
  112. qla8044_rmw_crb_reg(struct scsi_qla_host *vha,
  113. uint32_t raddr, uint32_t waddr, struct qla8044_rmw *p_rmw_hdr)
  114. {
  115. uint32_t value;
  116. if (p_rmw_hdr->index_a)
  117. value = vha->reset_tmplt.array[p_rmw_hdr->index_a];
  118. else
  119. qla8044_rd_reg_indirect(vha, raddr, &value);
  120. value &= p_rmw_hdr->test_mask;
  121. value <<= p_rmw_hdr->shl;
  122. value >>= p_rmw_hdr->shr;
  123. value |= p_rmw_hdr->or_value;
  124. value ^= p_rmw_hdr->xor_value;
  125. qla8044_wr_reg_indirect(vha, waddr, value);
  126. return;
  127. }
  128. inline void
  129. qla8044_set_qsnt_ready(struct scsi_qla_host *vha)
  130. {
  131. uint32_t qsnt_state;
  132. struct qla_hw_data *ha = vha->hw;
  133. qsnt_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  134. qsnt_state |= (1 << ha->portnum);
  135. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, qsnt_state);
  136. ql_log(ql_log_info, vha, 0xb08e, "%s(%ld): qsnt_state: 0x%08x\n",
  137. __func__, vha->host_no, qsnt_state);
  138. }
  139. void
  140. qla8044_clear_qsnt_ready(struct scsi_qla_host *vha)
  141. {
  142. uint32_t qsnt_state;
  143. struct qla_hw_data *ha = vha->hw;
  144. qsnt_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  145. qsnt_state &= ~(1 << ha->portnum);
  146. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, qsnt_state);
  147. ql_log(ql_log_info, vha, 0xb08f, "%s(%ld): qsnt_state: 0x%08x\n",
  148. __func__, vha->host_no, qsnt_state);
  149. }
  150. /**
  151. *
  152. * qla8044_lock_recovery - Recovers the idc_lock.
  153. * @ha : Pointer to adapter structure
  154. *
  155. * Lock Recovery Register
  156. * 5-2 Lock recovery owner: Function ID of driver doing lock recovery,
  157. * valid if bits 1..0 are set by driver doing lock recovery.
  158. * 1-0 1 - Driver intends to force unlock the IDC lock.
  159. * 2 - Driver is moving forward to unlock the IDC lock. Driver clears
  160. * this field after force unlocking the IDC lock.
  161. *
  162. * Lock Recovery process
  163. * a. Read the IDC_LOCK_RECOVERY register. If the value in bits 1..0 is
  164. * greater than 0, then wait for the other driver to unlock otherwise
  165. * move to the next step.
  166. * b. Indicate intent to force-unlock by writing 1h to the IDC_LOCK_RECOVERY
  167. * register bits 1..0 and also set the function# in bits 5..2.
  168. * c. Read the IDC_LOCK_RECOVERY register again after a delay of 200ms.
  169. * Wait for the other driver to perform lock recovery if the function
  170. * number in bits 5..2 has changed, otherwise move to the next step.
  171. * d. Write a value of 2h to the IDC_LOCK_RECOVERY register bits 1..0
  172. * leaving your function# in bits 5..2.
  173. * e. Force unlock using the DRIVER_UNLOCK register and immediately clear
  174. * the IDC_LOCK_RECOVERY bits 5..0 by writing 0.
  175. **/
  176. static int
  177. qla8044_lock_recovery(struct scsi_qla_host *vha)
  178. {
  179. uint32_t lock = 0, lockid;
  180. struct qla_hw_data *ha = vha->hw;
  181. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCKRECOVERY);
  182. /* Check for other Recovery in progress, go wait */
  183. if ((lockid & IDC_LOCK_RECOVERY_STATE_MASK) != 0)
  184. return QLA_FUNCTION_FAILED;
  185. /* Intent to Recover */
  186. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY,
  187. (ha->portnum <<
  188. IDC_LOCK_RECOVERY_STATE_SHIFT_BITS) | INTENT_TO_RECOVER);
  189. msleep(200);
  190. /* Check Intent to Recover is advertised */
  191. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCKRECOVERY);
  192. if ((lockid & IDC_LOCK_RECOVERY_OWNER_MASK) != (ha->portnum <<
  193. IDC_LOCK_RECOVERY_STATE_SHIFT_BITS))
  194. return QLA_FUNCTION_FAILED;
  195. ql_dbg(ql_dbg_p3p, vha, 0xb08B, "%s:%d: IDC Lock recovery initiated\n"
  196. , __func__, ha->portnum);
  197. /* Proceed to Recover */
  198. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY,
  199. (ha->portnum << IDC_LOCK_RECOVERY_STATE_SHIFT_BITS) |
  200. PROCEED_TO_RECOVER);
  201. /* Force Unlock() */
  202. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, 0xFF);
  203. qla8044_rd_reg(ha, QLA8044_DRV_UNLOCK);
  204. /* Clear bits 0-5 in IDC_RECOVERY register*/
  205. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY, 0);
  206. /* Get lock() */
  207. lock = qla8044_rd_reg(ha, QLA8044_DRV_LOCK);
  208. if (lock) {
  209. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  210. lockid = ((lockid + (1 << 8)) & ~0xFF) | ha->portnum;
  211. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, lockid);
  212. return QLA_SUCCESS;
  213. } else
  214. return QLA_FUNCTION_FAILED;
  215. }
  216. int
  217. qla8044_idc_lock(struct qla_hw_data *ha)
  218. {
  219. uint32_t ret_val = QLA_SUCCESS, timeout = 0, status = 0;
  220. uint32_t lock_id, lock_cnt, func_num, tmo_owner = 0, first_owner = 0;
  221. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  222. while (status == 0) {
  223. /* acquire semaphore5 from PCI HW block */
  224. status = qla8044_rd_reg(ha, QLA8044_DRV_LOCK);
  225. if (status) {
  226. /* Increment Counter (8-31) and update func_num (0-7) on
  227. * getting a successful lock */
  228. lock_id = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  229. lock_id = ((lock_id + (1 << 8)) & ~0xFF) | ha->portnum;
  230. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, lock_id);
  231. break;
  232. }
  233. if (timeout == 0)
  234. first_owner = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  235. if (++timeout >=
  236. (QLA8044_DRV_LOCK_TIMEOUT / QLA8044_DRV_LOCK_MSLEEP)) {
  237. tmo_owner = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  238. func_num = tmo_owner & 0xFF;
  239. lock_cnt = tmo_owner >> 8;
  240. ql_log(ql_log_warn, vha, 0xb114,
  241. "%s: Lock by func %d failed after 2s, lock held "
  242. "by func %d, lock count %d, first_owner %d\n",
  243. __func__, ha->portnum, func_num, lock_cnt,
  244. (first_owner & 0xFF));
  245. if (first_owner != tmo_owner) {
  246. /* Some other driver got lock,
  247. * OR same driver got lock again (counter
  248. * value changed), when we were waiting for
  249. * lock. Retry for another 2 sec */
  250. ql_dbg(ql_dbg_p3p, vha, 0xb115,
  251. "%s: %d: IDC lock failed\n",
  252. __func__, ha->portnum);
  253. timeout = 0;
  254. } else {
  255. /* Same driver holding lock > 2sec.
  256. * Force Recovery */
  257. if (qla8044_lock_recovery(vha) == QLA_SUCCESS) {
  258. /* Recovered and got lock */
  259. ret_val = QLA_SUCCESS;
  260. ql_dbg(ql_dbg_p3p, vha, 0xb116,
  261. "%s:IDC lock Recovery by %d"
  262. "successful...\n", __func__,
  263. ha->portnum);
  264. }
  265. /* Recovery Failed, some other function
  266. * has the lock, wait for 2secs
  267. * and retry
  268. */
  269. ql_dbg(ql_dbg_p3p, vha, 0xb08a,
  270. "%s: IDC lock Recovery by %d "
  271. "failed, Retrying timout\n", __func__,
  272. ha->portnum);
  273. timeout = 0;
  274. }
  275. }
  276. msleep(QLA8044_DRV_LOCK_MSLEEP);
  277. }
  278. return ret_val;
  279. }
  280. void
  281. qla8044_idc_unlock(struct qla_hw_data *ha)
  282. {
  283. int id;
  284. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  285. id = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  286. if ((id & 0xFF) != ha->portnum) {
  287. ql_log(ql_log_warn, vha, 0xb118,
  288. "%s: IDC Unlock by %d failed, lock owner is %d!\n",
  289. __func__, ha->portnum, (id & 0xFF));
  290. return;
  291. }
  292. /* Keep lock counter value, update the ha->func_num to 0xFF */
  293. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, (id | 0xFF));
  294. qla8044_rd_reg(ha, QLA8044_DRV_UNLOCK);
  295. }
  296. /* 8044 Flash Lock/Unlock functions */
  297. static int
  298. qla8044_flash_lock(scsi_qla_host_t *vha)
  299. {
  300. int lock_owner;
  301. int timeout = 0;
  302. uint32_t lock_status = 0;
  303. int ret_val = QLA_SUCCESS;
  304. struct qla_hw_data *ha = vha->hw;
  305. while (lock_status == 0) {
  306. lock_status = qla8044_rd_reg(ha, QLA8044_FLASH_LOCK);
  307. if (lock_status)
  308. break;
  309. if (++timeout >= QLA8044_FLASH_LOCK_TIMEOUT / 20) {
  310. lock_owner = qla8044_rd_reg(ha,
  311. QLA8044_FLASH_LOCK_ID);
  312. ql_log(ql_log_warn, vha, 0xb113,
  313. "%s: flash lock by %d failed, held by %d\n",
  314. __func__, ha->portnum, lock_owner);
  315. ret_val = QLA_FUNCTION_FAILED;
  316. break;
  317. }
  318. msleep(20);
  319. }
  320. qla8044_wr_reg(ha, QLA8044_FLASH_LOCK_ID, ha->portnum);
  321. return ret_val;
  322. }
  323. static void
  324. qla8044_flash_unlock(scsi_qla_host_t *vha)
  325. {
  326. int ret_val;
  327. struct qla_hw_data *ha = vha->hw;
  328. /* Reading FLASH_UNLOCK register unlocks the Flash */
  329. qla8044_wr_reg(ha, QLA8044_FLASH_LOCK_ID, 0xFF);
  330. ret_val = qla8044_rd_reg(ha, QLA8044_FLASH_UNLOCK);
  331. }
  332. static
  333. void qla8044_flash_lock_recovery(struct scsi_qla_host *vha)
  334. {
  335. if (qla8044_flash_lock(vha)) {
  336. /* Someone else is holding the lock. */
  337. ql_log(ql_log_warn, vha, 0xb120, "Resetting flash_lock\n");
  338. }
  339. /*
  340. * Either we got the lock, or someone
  341. * else died while holding it.
  342. * In either case, unlock.
  343. */
  344. qla8044_flash_unlock(vha);
  345. }
  346. /*
  347. * Address and length are byte address
  348. */
  349. static int
  350. qla8044_read_flash_data(scsi_qla_host_t *vha, uint8_t *p_data,
  351. uint32_t flash_addr, int u32_word_count)
  352. {
  353. int i, ret_val = QLA_SUCCESS;
  354. uint32_t u32_word;
  355. if (qla8044_flash_lock(vha) != QLA_SUCCESS) {
  356. ret_val = QLA_FUNCTION_FAILED;
  357. goto exit_lock_error;
  358. }
  359. if (flash_addr & 0x03) {
  360. ql_log(ql_log_warn, vha, 0xb117,
  361. "%s: Illegal addr = 0x%x\n", __func__, flash_addr);
  362. ret_val = QLA_FUNCTION_FAILED;
  363. goto exit_flash_read;
  364. }
  365. for (i = 0; i < u32_word_count; i++) {
  366. if (qla8044_wr_reg_indirect(vha, QLA8044_FLASH_DIRECT_WINDOW,
  367. (flash_addr & 0xFFFF0000))) {
  368. ql_log(ql_log_warn, vha, 0xb119,
  369. "%s: failed to write addr 0x%x to "
  370. "FLASH_DIRECT_WINDOW\n! ",
  371. __func__, flash_addr);
  372. ret_val = QLA_FUNCTION_FAILED;
  373. goto exit_flash_read;
  374. }
  375. ret_val = qla8044_rd_reg_indirect(vha,
  376. QLA8044_FLASH_DIRECT_DATA(flash_addr),
  377. &u32_word);
  378. if (ret_val != QLA_SUCCESS) {
  379. ql_log(ql_log_warn, vha, 0xb08c,
  380. "%s: failed to read addr 0x%x!\n",
  381. __func__, flash_addr);
  382. goto exit_flash_read;
  383. }
  384. *(uint32_t *)p_data = u32_word;
  385. p_data = p_data + 4;
  386. flash_addr = flash_addr + 4;
  387. }
  388. exit_flash_read:
  389. qla8044_flash_unlock(vha);
  390. exit_lock_error:
  391. return ret_val;
  392. }
  393. /*
  394. * Address and length are byte address
  395. */
  396. uint8_t *
  397. qla8044_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  398. uint32_t offset, uint32_t length)
  399. {
  400. scsi_block_requests(vha->host);
  401. if (qla8044_read_flash_data(vha, (uint8_t *)buf, offset, length / 4)
  402. != QLA_SUCCESS) {
  403. ql_log(ql_log_warn, vha, 0xb08d,
  404. "%s: Failed to read from flash\n",
  405. __func__);
  406. }
  407. scsi_unblock_requests(vha->host);
  408. return buf;
  409. }
  410. inline int
  411. qla8044_need_reset(struct scsi_qla_host *vha)
  412. {
  413. uint32_t drv_state, drv_active;
  414. int rval;
  415. struct qla_hw_data *ha = vha->hw;
  416. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  417. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  418. rval = drv_state & (1 << ha->portnum);
  419. if (ha->flags.eeh_busy && drv_active)
  420. rval = 1;
  421. return rval;
  422. }
  423. /*
  424. * qla8044_write_list - Write the value (p_entry->arg2) to address specified
  425. * by p_entry->arg1 for all entries in header with delay of p_hdr->delay between
  426. * entries.
  427. *
  428. * @vha : Pointer to adapter structure
  429. * @p_hdr : reset_entry header for WRITE_LIST opcode.
  430. *
  431. */
  432. static void
  433. qla8044_write_list(struct scsi_qla_host *vha,
  434. struct qla8044_reset_entry_hdr *p_hdr)
  435. {
  436. struct qla8044_entry *p_entry;
  437. uint32_t i;
  438. p_entry = (struct qla8044_entry *)((char *)p_hdr +
  439. sizeof(struct qla8044_reset_entry_hdr));
  440. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  441. qla8044_wr_reg_indirect(vha, p_entry->arg1, p_entry->arg2);
  442. if (p_hdr->delay)
  443. udelay((uint32_t)(p_hdr->delay));
  444. }
  445. }
  446. /*
  447. * qla8044_read_write_list - Read from address specified by p_entry->arg1,
  448. * write value read to address specified by p_entry->arg2, for all entries in
  449. * header with delay of p_hdr->delay between entries.
  450. *
  451. * @vha : Pointer to adapter structure
  452. * @p_hdr : reset_entry header for READ_WRITE_LIST opcode.
  453. *
  454. */
  455. static void
  456. qla8044_read_write_list(struct scsi_qla_host *vha,
  457. struct qla8044_reset_entry_hdr *p_hdr)
  458. {
  459. struct qla8044_entry *p_entry;
  460. uint32_t i;
  461. p_entry = (struct qla8044_entry *)((char *)p_hdr +
  462. sizeof(struct qla8044_reset_entry_hdr));
  463. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  464. qla8044_read_write_crb_reg(vha, p_entry->arg1,
  465. p_entry->arg2);
  466. if (p_hdr->delay)
  467. udelay((uint32_t)(p_hdr->delay));
  468. }
  469. }
  470. /*
  471. * qla8044_poll_reg - Poll the given CRB addr for duration msecs till
  472. * value read ANDed with test_mask is equal to test_result.
  473. *
  474. * @ha : Pointer to adapter structure
  475. * @addr : CRB register address
  476. * @duration : Poll for total of "duration" msecs
  477. * @test_mask : Mask value read with "test_mask"
  478. * @test_result : Compare (value&test_mask) with test_result.
  479. *
  480. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  481. */
  482. static int
  483. qla8044_poll_reg(struct scsi_qla_host *vha, uint32_t addr,
  484. int duration, uint32_t test_mask, uint32_t test_result)
  485. {
  486. uint32_t value;
  487. int timeout_error;
  488. uint8_t retries;
  489. int ret_val = QLA_SUCCESS;
  490. ret_val = qla8044_rd_reg_indirect(vha, addr, &value);
  491. if (ret_val == QLA_FUNCTION_FAILED) {
  492. timeout_error = 1;
  493. goto exit_poll_reg;
  494. }
  495. /* poll every 1/10 of the total duration */
  496. retries = duration/10;
  497. do {
  498. if ((value & test_mask) != test_result) {
  499. timeout_error = 1;
  500. msleep(duration/10);
  501. ret_val = qla8044_rd_reg_indirect(vha, addr, &value);
  502. if (ret_val == QLA_FUNCTION_FAILED) {
  503. timeout_error = 1;
  504. goto exit_poll_reg;
  505. }
  506. } else {
  507. timeout_error = 0;
  508. break;
  509. }
  510. } while (retries--);
  511. exit_poll_reg:
  512. if (timeout_error) {
  513. vha->reset_tmplt.seq_error++;
  514. ql_log(ql_log_fatal, vha, 0xb090,
  515. "%s: Poll Failed: 0x%08x 0x%08x 0x%08x\n",
  516. __func__, value, test_mask, test_result);
  517. }
  518. return timeout_error;
  519. }
  520. /*
  521. * qla8044_poll_list - For all entries in the POLL_LIST header, poll read CRB
  522. * register specified by p_entry->arg1 and compare (value AND test_mask) with
  523. * test_result to validate it. Wait for p_hdr->delay between processing entries.
  524. *
  525. * @ha : Pointer to adapter structure
  526. * @p_hdr : reset_entry header for POLL_LIST opcode.
  527. *
  528. */
  529. static void
  530. qla8044_poll_list(struct scsi_qla_host *vha,
  531. struct qla8044_reset_entry_hdr *p_hdr)
  532. {
  533. long delay;
  534. struct qla8044_entry *p_entry;
  535. struct qla8044_poll *p_poll;
  536. uint32_t i;
  537. uint32_t value;
  538. p_poll = (struct qla8044_poll *)
  539. ((char *)p_hdr + sizeof(struct qla8044_reset_entry_hdr));
  540. /* Entries start after 8 byte qla8044_poll, poll header contains
  541. * the test_mask, test_value.
  542. */
  543. p_entry = (struct qla8044_entry *)((char *)p_poll +
  544. sizeof(struct qla8044_poll));
  545. delay = (long)p_hdr->delay;
  546. if (!delay) {
  547. for (i = 0; i < p_hdr->count; i++, p_entry++)
  548. qla8044_poll_reg(vha, p_entry->arg1,
  549. delay, p_poll->test_mask, p_poll->test_value);
  550. } else {
  551. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  552. if (delay) {
  553. if (qla8044_poll_reg(vha,
  554. p_entry->arg1, delay,
  555. p_poll->test_mask,
  556. p_poll->test_value)) {
  557. /*If
  558. * (data_read&test_mask != test_value)
  559. * read TIMEOUT_ADDR (arg1) and
  560. * ADDR (arg2) registers
  561. */
  562. qla8044_rd_reg_indirect(vha,
  563. p_entry->arg1, &value);
  564. qla8044_rd_reg_indirect(vha,
  565. p_entry->arg2, &value);
  566. }
  567. }
  568. }
  569. }
  570. }
  571. /*
  572. * qla8044_poll_write_list - Write dr_value, ar_value to dr_addr/ar_addr,
  573. * read ar_addr, if (value& test_mask != test_mask) re-read till timeout
  574. * expires.
  575. *
  576. * @vha : Pointer to adapter structure
  577. * @p_hdr : reset entry header for POLL_WRITE_LIST opcode.
  578. *
  579. */
  580. static void
  581. qla8044_poll_write_list(struct scsi_qla_host *vha,
  582. struct qla8044_reset_entry_hdr *p_hdr)
  583. {
  584. long delay;
  585. struct qla8044_quad_entry *p_entry;
  586. struct qla8044_poll *p_poll;
  587. uint32_t i;
  588. p_poll = (struct qla8044_poll *)((char *)p_hdr +
  589. sizeof(struct qla8044_reset_entry_hdr));
  590. p_entry = (struct qla8044_quad_entry *)((char *)p_poll +
  591. sizeof(struct qla8044_poll));
  592. delay = (long)p_hdr->delay;
  593. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  594. qla8044_wr_reg_indirect(vha,
  595. p_entry->dr_addr, p_entry->dr_value);
  596. qla8044_wr_reg_indirect(vha,
  597. p_entry->ar_addr, p_entry->ar_value);
  598. if (delay) {
  599. if (qla8044_poll_reg(vha,
  600. p_entry->ar_addr, delay,
  601. p_poll->test_mask,
  602. p_poll->test_value)) {
  603. ql_dbg(ql_dbg_p3p, vha, 0xb091,
  604. "%s: Timeout Error: poll list, ",
  605. __func__);
  606. ql_dbg(ql_dbg_p3p, vha, 0xb092,
  607. "item_num %d, entry_num %d\n", i,
  608. vha->reset_tmplt.seq_index);
  609. }
  610. }
  611. }
  612. }
  613. /*
  614. * qla8044_read_modify_write - Read value from p_entry->arg1, modify the
  615. * value, write value to p_entry->arg2. Process entries with p_hdr->delay
  616. * between entries.
  617. *
  618. * @vha : Pointer to adapter structure
  619. * @p_hdr : header with shift/or/xor values.
  620. *
  621. */
  622. static void
  623. qla8044_read_modify_write(struct scsi_qla_host *vha,
  624. struct qla8044_reset_entry_hdr *p_hdr)
  625. {
  626. struct qla8044_entry *p_entry;
  627. struct qla8044_rmw *p_rmw_hdr;
  628. uint32_t i;
  629. p_rmw_hdr = (struct qla8044_rmw *)((char *)p_hdr +
  630. sizeof(struct qla8044_reset_entry_hdr));
  631. p_entry = (struct qla8044_entry *)((char *)p_rmw_hdr +
  632. sizeof(struct qla8044_rmw));
  633. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  634. qla8044_rmw_crb_reg(vha, p_entry->arg1,
  635. p_entry->arg2, p_rmw_hdr);
  636. if (p_hdr->delay)
  637. udelay((uint32_t)(p_hdr->delay));
  638. }
  639. }
  640. /*
  641. * qla8044_pause - Wait for p_hdr->delay msecs, called between processing
  642. * two entries of a sequence.
  643. *
  644. * @vha : Pointer to adapter structure
  645. * @p_hdr : Common reset entry header.
  646. *
  647. */
  648. static
  649. void qla8044_pause(struct scsi_qla_host *vha,
  650. struct qla8044_reset_entry_hdr *p_hdr)
  651. {
  652. if (p_hdr->delay)
  653. mdelay((uint32_t)((long)p_hdr->delay));
  654. }
  655. /*
  656. * qla8044_template_end - Indicates end of reset sequence processing.
  657. *
  658. * @vha : Pointer to adapter structure
  659. * @p_hdr : Common reset entry header.
  660. *
  661. */
  662. static void
  663. qla8044_template_end(struct scsi_qla_host *vha,
  664. struct qla8044_reset_entry_hdr *p_hdr)
  665. {
  666. vha->reset_tmplt.template_end = 1;
  667. if (vha->reset_tmplt.seq_error == 0) {
  668. ql_dbg(ql_dbg_p3p, vha, 0xb093,
  669. "%s: Reset sequence completed SUCCESSFULLY.\n", __func__);
  670. } else {
  671. ql_log(ql_log_fatal, vha, 0xb094,
  672. "%s: Reset sequence completed with some timeout "
  673. "errors.\n", __func__);
  674. }
  675. }
  676. /*
  677. * qla8044_poll_read_list - Write ar_value to ar_addr register, read ar_addr,
  678. * if (value & test_mask != test_value) re-read till timeout value expires,
  679. * read dr_addr register and assign to reset_tmplt.array.
  680. *
  681. * @vha : Pointer to adapter structure
  682. * @p_hdr : Common reset entry header.
  683. *
  684. */
  685. static void
  686. qla8044_poll_read_list(struct scsi_qla_host *vha,
  687. struct qla8044_reset_entry_hdr *p_hdr)
  688. {
  689. long delay;
  690. int index;
  691. struct qla8044_quad_entry *p_entry;
  692. struct qla8044_poll *p_poll;
  693. uint32_t i;
  694. uint32_t value;
  695. p_poll = (struct qla8044_poll *)
  696. ((char *)p_hdr + sizeof(struct qla8044_reset_entry_hdr));
  697. p_entry = (struct qla8044_quad_entry *)
  698. ((char *)p_poll + sizeof(struct qla8044_poll));
  699. delay = (long)p_hdr->delay;
  700. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  701. qla8044_wr_reg_indirect(vha, p_entry->ar_addr,
  702. p_entry->ar_value);
  703. if (delay) {
  704. if (qla8044_poll_reg(vha, p_entry->ar_addr, delay,
  705. p_poll->test_mask, p_poll->test_value)) {
  706. ql_dbg(ql_dbg_p3p, vha, 0xb095,
  707. "%s: Timeout Error: poll "
  708. "list, ", __func__);
  709. ql_dbg(ql_dbg_p3p, vha, 0xb096,
  710. "Item_num %d, "
  711. "entry_num %d\n", i,
  712. vha->reset_tmplt.seq_index);
  713. } else {
  714. index = vha->reset_tmplt.array_index;
  715. qla8044_rd_reg_indirect(vha,
  716. p_entry->dr_addr, &value);
  717. vha->reset_tmplt.array[index++] = value;
  718. if (index == QLA8044_MAX_RESET_SEQ_ENTRIES)
  719. vha->reset_tmplt.array_index = 1;
  720. }
  721. }
  722. }
  723. }
  724. /*
  725. * qla8031_process_reset_template - Process all entries in reset template
  726. * till entry with SEQ_END opcode, which indicates end of the reset template
  727. * processing. Each entry has a Reset Entry header, entry opcode/command, with
  728. * size of the entry, number of entries in sub-sequence and delay in microsecs
  729. * or timeout in millisecs.
  730. *
  731. * @ha : Pointer to adapter structure
  732. * @p_buff : Common reset entry header.
  733. *
  734. */
  735. static void
  736. qla8044_process_reset_template(struct scsi_qla_host *vha,
  737. char *p_buff)
  738. {
  739. int index, entries;
  740. struct qla8044_reset_entry_hdr *p_hdr;
  741. char *p_entry = p_buff;
  742. vha->reset_tmplt.seq_end = 0;
  743. vha->reset_tmplt.template_end = 0;
  744. entries = vha->reset_tmplt.hdr->entries;
  745. index = vha->reset_tmplt.seq_index;
  746. for (; (!vha->reset_tmplt.seq_end) && (index < entries); index++) {
  747. p_hdr = (struct qla8044_reset_entry_hdr *)p_entry;
  748. switch (p_hdr->cmd) {
  749. case OPCODE_NOP:
  750. break;
  751. case OPCODE_WRITE_LIST:
  752. qla8044_write_list(vha, p_hdr);
  753. break;
  754. case OPCODE_READ_WRITE_LIST:
  755. qla8044_read_write_list(vha, p_hdr);
  756. break;
  757. case OPCODE_POLL_LIST:
  758. qla8044_poll_list(vha, p_hdr);
  759. break;
  760. case OPCODE_POLL_WRITE_LIST:
  761. qla8044_poll_write_list(vha, p_hdr);
  762. break;
  763. case OPCODE_READ_MODIFY_WRITE:
  764. qla8044_read_modify_write(vha, p_hdr);
  765. break;
  766. case OPCODE_SEQ_PAUSE:
  767. qla8044_pause(vha, p_hdr);
  768. break;
  769. case OPCODE_SEQ_END:
  770. vha->reset_tmplt.seq_end = 1;
  771. break;
  772. case OPCODE_TMPL_END:
  773. qla8044_template_end(vha, p_hdr);
  774. break;
  775. case OPCODE_POLL_READ_LIST:
  776. qla8044_poll_read_list(vha, p_hdr);
  777. break;
  778. default:
  779. ql_log(ql_log_fatal, vha, 0xb097,
  780. "%s: Unknown command ==> 0x%04x on "
  781. "entry = %d\n", __func__, p_hdr->cmd, index);
  782. break;
  783. }
  784. /*
  785. *Set pointer to next entry in the sequence.
  786. */
  787. p_entry += p_hdr->size;
  788. }
  789. vha->reset_tmplt.seq_index = index;
  790. }
  791. static void
  792. qla8044_process_init_seq(struct scsi_qla_host *vha)
  793. {
  794. qla8044_process_reset_template(vha,
  795. vha->reset_tmplt.init_offset);
  796. if (vha->reset_tmplt.seq_end != 1)
  797. ql_log(ql_log_fatal, vha, 0xb098,
  798. "%s: Abrupt INIT Sub-Sequence end.\n",
  799. __func__);
  800. }
  801. static void
  802. qla8044_process_stop_seq(struct scsi_qla_host *vha)
  803. {
  804. vha->reset_tmplt.seq_index = 0;
  805. qla8044_process_reset_template(vha, vha->reset_tmplt.stop_offset);
  806. if (vha->reset_tmplt.seq_end != 1)
  807. ql_log(ql_log_fatal, vha, 0xb099,
  808. "%s: Abrupt STOP Sub-Sequence end.\n", __func__);
  809. }
  810. static void
  811. qla8044_process_start_seq(struct scsi_qla_host *vha)
  812. {
  813. qla8044_process_reset_template(vha, vha->reset_tmplt.start_offset);
  814. if (vha->reset_tmplt.template_end != 1)
  815. ql_log(ql_log_fatal, vha, 0xb09a,
  816. "%s: Abrupt START Sub-Sequence end.\n",
  817. __func__);
  818. }
  819. static int
  820. qla8044_lockless_flash_read_u32(struct scsi_qla_host *vha,
  821. uint32_t flash_addr, uint8_t *p_data, int u32_word_count)
  822. {
  823. uint32_t i;
  824. uint32_t u32_word;
  825. uint32_t flash_offset;
  826. uint32_t addr = flash_addr;
  827. int ret_val = QLA_SUCCESS;
  828. flash_offset = addr & (QLA8044_FLASH_SECTOR_SIZE - 1);
  829. if (addr & 0x3) {
  830. ql_log(ql_log_fatal, vha, 0xb09b, "%s: Illegal addr = 0x%x\n",
  831. __func__, addr);
  832. ret_val = QLA_FUNCTION_FAILED;
  833. goto exit_lockless_read;
  834. }
  835. ret_val = qla8044_wr_reg_indirect(vha,
  836. QLA8044_FLASH_DIRECT_WINDOW, (addr));
  837. if (ret_val != QLA_SUCCESS) {
  838. ql_log(ql_log_fatal, vha, 0xb09c,
  839. "%s: failed to write addr 0x%x to FLASH_DIRECT_WINDOW!\n",
  840. __func__, addr);
  841. goto exit_lockless_read;
  842. }
  843. /* Check if data is spread across multiple sectors */
  844. if ((flash_offset + (u32_word_count * sizeof(uint32_t))) >
  845. (QLA8044_FLASH_SECTOR_SIZE - 1)) {
  846. /* Multi sector read */
  847. for (i = 0; i < u32_word_count; i++) {
  848. ret_val = qla8044_rd_reg_indirect(vha,
  849. QLA8044_FLASH_DIRECT_DATA(addr), &u32_word);
  850. if (ret_val != QLA_SUCCESS) {
  851. ql_log(ql_log_fatal, vha, 0xb09d,
  852. "%s: failed to read addr 0x%x!\n",
  853. __func__, addr);
  854. goto exit_lockless_read;
  855. }
  856. *(uint32_t *)p_data = u32_word;
  857. p_data = p_data + 4;
  858. addr = addr + 4;
  859. flash_offset = flash_offset + 4;
  860. if (flash_offset > (QLA8044_FLASH_SECTOR_SIZE - 1)) {
  861. /* This write is needed once for each sector */
  862. ret_val = qla8044_wr_reg_indirect(vha,
  863. QLA8044_FLASH_DIRECT_WINDOW, (addr));
  864. if (ret_val != QLA_SUCCESS) {
  865. ql_log(ql_log_fatal, vha, 0xb09f,
  866. "%s: failed to write addr "
  867. "0x%x to FLASH_DIRECT_WINDOW!\n",
  868. __func__, addr);
  869. goto exit_lockless_read;
  870. }
  871. flash_offset = 0;
  872. }
  873. }
  874. } else {
  875. /* Single sector read */
  876. for (i = 0; i < u32_word_count; i++) {
  877. ret_val = qla8044_rd_reg_indirect(vha,
  878. QLA8044_FLASH_DIRECT_DATA(addr), &u32_word);
  879. if (ret_val != QLA_SUCCESS) {
  880. ql_log(ql_log_fatal, vha, 0xb0a0,
  881. "%s: failed to read addr 0x%x!\n",
  882. __func__, addr);
  883. goto exit_lockless_read;
  884. }
  885. *(uint32_t *)p_data = u32_word;
  886. p_data = p_data + 4;
  887. addr = addr + 4;
  888. }
  889. }
  890. exit_lockless_read:
  891. return ret_val;
  892. }
  893. /*
  894. * qla8044_ms_mem_write_128b - Writes data to MS/off-chip memory
  895. *
  896. * @vha : Pointer to adapter structure
  897. * addr : Flash address to write to
  898. * data : Data to be written
  899. * count : word_count to be written
  900. *
  901. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  902. */
  903. static int
  904. qla8044_ms_mem_write_128b(struct scsi_qla_host *vha,
  905. uint64_t addr, uint32_t *data, uint32_t count)
  906. {
  907. int i, j, ret_val = QLA_SUCCESS;
  908. uint32_t agt_ctrl;
  909. unsigned long flags;
  910. struct qla_hw_data *ha = vha->hw;
  911. /* Only 128-bit aligned access */
  912. if (addr & 0xF) {
  913. ret_val = QLA_FUNCTION_FAILED;
  914. goto exit_ms_mem_write;
  915. }
  916. write_lock_irqsave(&ha->hw_lock, flags);
  917. /* Write address */
  918. ret_val = qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_HI, 0);
  919. if (ret_val == QLA_FUNCTION_FAILED) {
  920. ql_log(ql_log_fatal, vha, 0xb0a1,
  921. "%s: write to AGT_ADDR_HI failed!\n", __func__);
  922. goto exit_ms_mem_write_unlock;
  923. }
  924. for (i = 0; i < count; i++, addr += 16) {
  925. if (!((QLA8044_ADDR_IN_RANGE(addr, QLA8044_ADDR_QDR_NET,
  926. QLA8044_ADDR_QDR_NET_MAX)) ||
  927. (QLA8044_ADDR_IN_RANGE(addr, QLA8044_ADDR_DDR_NET,
  928. QLA8044_ADDR_DDR_NET_MAX)))) {
  929. ret_val = QLA_FUNCTION_FAILED;
  930. goto exit_ms_mem_write_unlock;
  931. }
  932. ret_val = qla8044_wr_reg_indirect(vha,
  933. MD_MIU_TEST_AGT_ADDR_LO, addr);
  934. /* Write data */
  935. ret_val += qla8044_wr_reg_indirect(vha,
  936. MD_MIU_TEST_AGT_WRDATA_LO, *data++);
  937. ret_val += qla8044_wr_reg_indirect(vha,
  938. MD_MIU_TEST_AGT_WRDATA_HI, *data++);
  939. ret_val += qla8044_wr_reg_indirect(vha,
  940. MD_MIU_TEST_AGT_WRDATA_ULO, *data++);
  941. ret_val += qla8044_wr_reg_indirect(vha,
  942. MD_MIU_TEST_AGT_WRDATA_UHI, *data++);
  943. if (ret_val == QLA_FUNCTION_FAILED) {
  944. ql_log(ql_log_fatal, vha, 0xb0a2,
  945. "%s: write to AGT_WRDATA failed!\n",
  946. __func__);
  947. goto exit_ms_mem_write_unlock;
  948. }
  949. /* Check write status */
  950. ret_val = qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  951. MIU_TA_CTL_WRITE_ENABLE);
  952. ret_val += qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  953. MIU_TA_CTL_WRITE_START);
  954. if (ret_val == QLA_FUNCTION_FAILED) {
  955. ql_log(ql_log_fatal, vha, 0xb0a3,
  956. "%s: write to AGT_CTRL failed!\n", __func__);
  957. goto exit_ms_mem_write_unlock;
  958. }
  959. for (j = 0; j < MAX_CTL_CHECK; j++) {
  960. ret_val = qla8044_rd_reg_indirect(vha,
  961. MD_MIU_TEST_AGT_CTRL, &agt_ctrl);
  962. if (ret_val == QLA_FUNCTION_FAILED) {
  963. ql_log(ql_log_fatal, vha, 0xb0a4,
  964. "%s: failed to read "
  965. "MD_MIU_TEST_AGT_CTRL!\n", __func__);
  966. goto exit_ms_mem_write_unlock;
  967. }
  968. if ((agt_ctrl & MIU_TA_CTL_BUSY) == 0)
  969. break;
  970. }
  971. /* Status check failed */
  972. if (j >= MAX_CTL_CHECK) {
  973. ql_log(ql_log_fatal, vha, 0xb0a5,
  974. "%s: MS memory write failed!\n",
  975. __func__);
  976. ret_val = QLA_FUNCTION_FAILED;
  977. goto exit_ms_mem_write_unlock;
  978. }
  979. }
  980. exit_ms_mem_write_unlock:
  981. write_unlock_irqrestore(&ha->hw_lock, flags);
  982. exit_ms_mem_write:
  983. return ret_val;
  984. }
  985. static int
  986. qla8044_copy_bootloader(struct scsi_qla_host *vha)
  987. {
  988. uint8_t *p_cache;
  989. uint32_t src, count, size;
  990. uint64_t dest;
  991. int ret_val = QLA_SUCCESS;
  992. struct qla_hw_data *ha = vha->hw;
  993. src = QLA8044_BOOTLOADER_FLASH_ADDR;
  994. dest = qla8044_rd_reg(ha, QLA8044_BOOTLOADER_ADDR);
  995. size = qla8044_rd_reg(ha, QLA8044_BOOTLOADER_SIZE);
  996. /* 128 bit alignment check */
  997. if (size & 0xF)
  998. size = (size + 16) & ~0xF;
  999. /* 16 byte count */
  1000. count = size/16;
  1001. p_cache = vmalloc(size);
  1002. if (p_cache == NULL) {
  1003. ql_log(ql_log_fatal, vha, 0xb0a6,
  1004. "%s: Failed to allocate memory for "
  1005. "boot loader cache\n", __func__);
  1006. ret_val = QLA_FUNCTION_FAILED;
  1007. goto exit_copy_bootloader;
  1008. }
  1009. ret_val = qla8044_lockless_flash_read_u32(vha, src,
  1010. p_cache, size/sizeof(uint32_t));
  1011. if (ret_val == QLA_FUNCTION_FAILED) {
  1012. ql_log(ql_log_fatal, vha, 0xb0a7,
  1013. "%s: Error reading F/W from flash!!!\n", __func__);
  1014. goto exit_copy_error;
  1015. }
  1016. ql_dbg(ql_dbg_p3p, vha, 0xb0a8, "%s: Read F/W from flash!\n",
  1017. __func__);
  1018. /* 128 bit/16 byte write to MS memory */
  1019. ret_val = qla8044_ms_mem_write_128b(vha, dest,
  1020. (uint32_t *)p_cache, count);
  1021. if (ret_val == QLA_FUNCTION_FAILED) {
  1022. ql_log(ql_log_fatal, vha, 0xb0a9,
  1023. "%s: Error writing F/W to MS !!!\n", __func__);
  1024. goto exit_copy_error;
  1025. }
  1026. ql_dbg(ql_dbg_p3p, vha, 0xb0aa,
  1027. "%s: Wrote F/W (size %d) to MS !!!\n",
  1028. __func__, size);
  1029. exit_copy_error:
  1030. vfree(p_cache);
  1031. exit_copy_bootloader:
  1032. return ret_val;
  1033. }
  1034. static int
  1035. qla8044_restart(struct scsi_qla_host *vha)
  1036. {
  1037. int ret_val = QLA_SUCCESS;
  1038. struct qla_hw_data *ha = vha->hw;
  1039. qla8044_process_stop_seq(vha);
  1040. /* Collect minidump */
  1041. if (ql2xmdenable)
  1042. qla8044_get_minidump(vha);
  1043. else
  1044. ql_log(ql_log_fatal, vha, 0xb14c,
  1045. "Minidump disabled.\n");
  1046. qla8044_process_init_seq(vha);
  1047. if (qla8044_copy_bootloader(vha)) {
  1048. ql_log(ql_log_fatal, vha, 0xb0ab,
  1049. "%s: Copy bootloader, firmware restart failed!\n",
  1050. __func__);
  1051. ret_val = QLA_FUNCTION_FAILED;
  1052. goto exit_restart;
  1053. }
  1054. /*
  1055. * Loads F/W from flash
  1056. */
  1057. qla8044_wr_reg(ha, QLA8044_FW_IMAGE_VALID, QLA8044_BOOT_FROM_FLASH);
  1058. qla8044_process_start_seq(vha);
  1059. exit_restart:
  1060. return ret_val;
  1061. }
  1062. /*
  1063. * qla8044_check_cmd_peg_status - Check peg status to see if Peg is
  1064. * initialized.
  1065. *
  1066. * @ha : Pointer to adapter structure
  1067. *
  1068. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  1069. */
  1070. static int
  1071. qla8044_check_cmd_peg_status(struct scsi_qla_host *vha)
  1072. {
  1073. uint32_t val, ret_val = QLA_FUNCTION_FAILED;
  1074. int retries = CRB_CMDPEG_CHECK_RETRY_COUNT;
  1075. struct qla_hw_data *ha = vha->hw;
  1076. do {
  1077. val = qla8044_rd_reg(ha, QLA8044_CMDPEG_STATE);
  1078. if (val == PHAN_INITIALIZE_COMPLETE) {
  1079. ql_dbg(ql_dbg_p3p, vha, 0xb0ac,
  1080. "%s: Command Peg initialization "
  1081. "complete! state=0x%x\n", __func__, val);
  1082. ret_val = QLA_SUCCESS;
  1083. break;
  1084. }
  1085. msleep(CRB_CMDPEG_CHECK_DELAY);
  1086. } while (--retries);
  1087. return ret_val;
  1088. }
  1089. static int
  1090. qla8044_start_firmware(struct scsi_qla_host *vha)
  1091. {
  1092. int ret_val = QLA_SUCCESS;
  1093. if (qla8044_restart(vha)) {
  1094. ql_log(ql_log_fatal, vha, 0xb0ad,
  1095. "%s: Restart Error!!!, Need Reset!!!\n",
  1096. __func__);
  1097. ret_val = QLA_FUNCTION_FAILED;
  1098. goto exit_start_fw;
  1099. } else
  1100. ql_dbg(ql_dbg_p3p, vha, 0xb0af,
  1101. "%s: Restart done!\n", __func__);
  1102. ret_val = qla8044_check_cmd_peg_status(vha);
  1103. if (ret_val) {
  1104. ql_log(ql_log_fatal, vha, 0xb0b0,
  1105. "%s: Peg not initialized!\n", __func__);
  1106. ret_val = QLA_FUNCTION_FAILED;
  1107. }
  1108. exit_start_fw:
  1109. return ret_val;
  1110. }
  1111. void
  1112. qla8044_clear_drv_active(struct scsi_qla_host *vha)
  1113. {
  1114. uint32_t drv_active;
  1115. struct qla_hw_data *ha = vha->hw;
  1116. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1117. drv_active &= ~(1 << (ha->portnum));
  1118. ql_log(ql_log_info, vha, 0xb0b1,
  1119. "%s(%ld): drv_active: 0x%08x\n",
  1120. __func__, vha->host_no, drv_active);
  1121. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX, drv_active);
  1122. }
  1123. /*
  1124. * qla8044_device_bootstrap - Initialize device, set DEV_READY, start fw
  1125. * @ha: pointer to adapter structure
  1126. *
  1127. * Note: IDC lock must be held upon entry
  1128. **/
  1129. static int
  1130. qla8044_device_bootstrap(struct scsi_qla_host *vha)
  1131. {
  1132. int rval = QLA_FUNCTION_FAILED;
  1133. int i;
  1134. uint32_t old_count = 0, count = 0;
  1135. int need_reset = 0;
  1136. uint32_t idc_ctrl;
  1137. struct qla_hw_data *ha = vha->hw;
  1138. need_reset = qla8044_need_reset(vha);
  1139. if (!need_reset) {
  1140. old_count = qla8044_rd_direct(vha,
  1141. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1142. for (i = 0; i < 10; i++) {
  1143. msleep(200);
  1144. count = qla8044_rd_direct(vha,
  1145. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1146. if (count != old_count) {
  1147. rval = QLA_SUCCESS;
  1148. goto dev_ready;
  1149. }
  1150. }
  1151. qla8044_flash_lock_recovery(vha);
  1152. } else {
  1153. /* We are trying to perform a recovery here. */
  1154. if (ha->flags.isp82xx_fw_hung)
  1155. qla8044_flash_lock_recovery(vha);
  1156. }
  1157. /* set to DEV_INITIALIZING */
  1158. ql_log(ql_log_info, vha, 0xb0b2,
  1159. "%s: HW State: INITIALIZING\n", __func__);
  1160. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1161. QLA8XXX_DEV_INITIALIZING);
  1162. qla8044_idc_unlock(ha);
  1163. rval = qla8044_start_firmware(vha);
  1164. qla8044_idc_lock(ha);
  1165. if (rval != QLA_SUCCESS) {
  1166. ql_log(ql_log_info, vha, 0xb0b3,
  1167. "%s: HW State: FAILED\n", __func__);
  1168. qla8044_clear_drv_active(vha);
  1169. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1170. QLA8XXX_DEV_FAILED);
  1171. return rval;
  1172. }
  1173. /* For ISP8044, If IDC_CTRL GRACEFUL_RESET_BIT1 is set , reset it after
  1174. * device goes to INIT state. */
  1175. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1176. if (idc_ctrl & GRACEFUL_RESET_BIT1) {
  1177. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL,
  1178. (idc_ctrl & ~GRACEFUL_RESET_BIT1));
  1179. ha->fw_dumped = 0;
  1180. }
  1181. dev_ready:
  1182. ql_log(ql_log_info, vha, 0xb0b4,
  1183. "%s: HW State: READY\n", __func__);
  1184. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX, QLA8XXX_DEV_READY);
  1185. return rval;
  1186. }
  1187. /*-------------------------Reset Sequence Functions-----------------------*/
  1188. static void
  1189. qla8044_dump_reset_seq_hdr(struct scsi_qla_host *vha)
  1190. {
  1191. u8 *phdr;
  1192. if (!vha->reset_tmplt.buff) {
  1193. ql_log(ql_log_fatal, vha, 0xb0b5,
  1194. "%s: Error Invalid reset_seq_template\n", __func__);
  1195. return;
  1196. }
  1197. phdr = vha->reset_tmplt.buff;
  1198. ql_dbg(ql_dbg_p3p, vha, 0xb0b6,
  1199. "Reset Template :\n\t0x%X 0x%X 0x%X 0x%X"
  1200. "0x%X 0x%X 0x%X 0x%X 0x%X 0x%X\n"
  1201. "\t0x%X 0x%X 0x%X 0x%X 0x%X 0x%X\n\n",
  1202. *phdr, *(phdr+1), *(phdr+2), *(phdr+3), *(phdr+4),
  1203. *(phdr+5), *(phdr+6), *(phdr+7), *(phdr + 8),
  1204. *(phdr+9), *(phdr+10), *(phdr+11), *(phdr+12),
  1205. *(phdr+13), *(phdr+14), *(phdr+15));
  1206. }
  1207. /*
  1208. * qla8044_reset_seq_checksum_test - Validate Reset Sequence template.
  1209. *
  1210. * @ha : Pointer to adapter structure
  1211. *
  1212. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  1213. */
  1214. static int
  1215. qla8044_reset_seq_checksum_test(struct scsi_qla_host *vha)
  1216. {
  1217. uint32_t sum = 0;
  1218. uint16_t *buff = (uint16_t *)vha->reset_tmplt.buff;
  1219. int u16_count = vha->reset_tmplt.hdr->size / sizeof(uint16_t);
  1220. while (u16_count-- > 0)
  1221. sum += *buff++;
  1222. while (sum >> 16)
  1223. sum = (sum & 0xFFFF) + (sum >> 16);
  1224. /* checksum of 0 indicates a valid template */
  1225. if (~sum) {
  1226. return QLA_SUCCESS;
  1227. } else {
  1228. ql_log(ql_log_fatal, vha, 0xb0b7,
  1229. "%s: Reset seq checksum failed\n", __func__);
  1230. return QLA_FUNCTION_FAILED;
  1231. }
  1232. }
  1233. /*
  1234. * qla8044_read_reset_template - Read Reset Template from Flash, validate
  1235. * the template and store offsets of stop/start/init offsets in ha->reset_tmplt.
  1236. *
  1237. * @ha : Pointer to adapter structure
  1238. */
  1239. void
  1240. qla8044_read_reset_template(struct scsi_qla_host *vha)
  1241. {
  1242. uint8_t *p_buff;
  1243. uint32_t addr, tmplt_hdr_def_size, tmplt_hdr_size;
  1244. vha->reset_tmplt.seq_error = 0;
  1245. vha->reset_tmplt.buff = vmalloc(QLA8044_RESTART_TEMPLATE_SIZE);
  1246. if (vha->reset_tmplt.buff == NULL) {
  1247. ql_log(ql_log_fatal, vha, 0xb0b8,
  1248. "%s: Failed to allocate reset template resources\n",
  1249. __func__);
  1250. goto exit_read_reset_template;
  1251. }
  1252. p_buff = vha->reset_tmplt.buff;
  1253. addr = QLA8044_RESET_TEMPLATE_ADDR;
  1254. tmplt_hdr_def_size =
  1255. sizeof(struct qla8044_reset_template_hdr) / sizeof(uint32_t);
  1256. ql_dbg(ql_dbg_p3p, vha, 0xb0b9,
  1257. "%s: Read template hdr size %d from Flash\n",
  1258. __func__, tmplt_hdr_def_size);
  1259. /* Copy template header from flash */
  1260. if (qla8044_read_flash_data(vha, p_buff, addr, tmplt_hdr_def_size)) {
  1261. ql_log(ql_log_fatal, vha, 0xb0ba,
  1262. "%s: Failed to read reset template\n", __func__);
  1263. goto exit_read_template_error;
  1264. }
  1265. vha->reset_tmplt.hdr =
  1266. (struct qla8044_reset_template_hdr *) vha->reset_tmplt.buff;
  1267. /* Validate the template header size and signature */
  1268. tmplt_hdr_size = vha->reset_tmplt.hdr->hdr_size/sizeof(uint32_t);
  1269. if ((tmplt_hdr_size != tmplt_hdr_def_size) ||
  1270. (vha->reset_tmplt.hdr->signature != RESET_TMPLT_HDR_SIGNATURE)) {
  1271. ql_log(ql_log_fatal, vha, 0xb0bb,
  1272. "%s: Template Header size invalid %d "
  1273. "tmplt_hdr_def_size %d!!!\n", __func__,
  1274. tmplt_hdr_size, tmplt_hdr_def_size);
  1275. goto exit_read_template_error;
  1276. }
  1277. addr = QLA8044_RESET_TEMPLATE_ADDR + vha->reset_tmplt.hdr->hdr_size;
  1278. p_buff = vha->reset_tmplt.buff + vha->reset_tmplt.hdr->hdr_size;
  1279. tmplt_hdr_def_size = (vha->reset_tmplt.hdr->size -
  1280. vha->reset_tmplt.hdr->hdr_size)/sizeof(uint32_t);
  1281. ql_dbg(ql_dbg_p3p, vha, 0xb0bc,
  1282. "%s: Read rest of the template size %d\n",
  1283. __func__, vha->reset_tmplt.hdr->size);
  1284. /* Copy rest of the template */
  1285. if (qla8044_read_flash_data(vha, p_buff, addr, tmplt_hdr_def_size)) {
  1286. ql_log(ql_log_fatal, vha, 0xb0bd,
  1287. "%s: Failed to read reset tempelate\n", __func__);
  1288. goto exit_read_template_error;
  1289. }
  1290. /* Integrity check */
  1291. if (qla8044_reset_seq_checksum_test(vha)) {
  1292. ql_log(ql_log_fatal, vha, 0xb0be,
  1293. "%s: Reset Seq checksum failed!\n", __func__);
  1294. goto exit_read_template_error;
  1295. }
  1296. ql_dbg(ql_dbg_p3p, vha, 0xb0bf,
  1297. "%s: Reset Seq checksum passed! Get stop, "
  1298. "start and init seq offsets\n", __func__);
  1299. /* Get STOP, START, INIT sequence offsets */
  1300. vha->reset_tmplt.init_offset = vha->reset_tmplt.buff +
  1301. vha->reset_tmplt.hdr->init_seq_offset;
  1302. vha->reset_tmplt.start_offset = vha->reset_tmplt.buff +
  1303. vha->reset_tmplt.hdr->start_seq_offset;
  1304. vha->reset_tmplt.stop_offset = vha->reset_tmplt.buff +
  1305. vha->reset_tmplt.hdr->hdr_size;
  1306. qla8044_dump_reset_seq_hdr(vha);
  1307. goto exit_read_reset_template;
  1308. exit_read_template_error:
  1309. vfree(vha->reset_tmplt.buff);
  1310. exit_read_reset_template:
  1311. return;
  1312. }
  1313. void
  1314. qla8044_set_idc_dontreset(struct scsi_qla_host *vha)
  1315. {
  1316. uint32_t idc_ctrl;
  1317. struct qla_hw_data *ha = vha->hw;
  1318. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1319. idc_ctrl |= DONTRESET_BIT0;
  1320. ql_dbg(ql_dbg_p3p, vha, 0xb0c0,
  1321. "%s: idc_ctrl = %d\n", __func__, idc_ctrl);
  1322. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL, idc_ctrl);
  1323. }
  1324. inline void
  1325. qla8044_set_rst_ready(struct scsi_qla_host *vha)
  1326. {
  1327. uint32_t drv_state;
  1328. struct qla_hw_data *ha = vha->hw;
  1329. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  1330. /* For ISP8044, drv_active register has 1 bit per function,
  1331. * shift 1 by func_num to set a bit for the function.*/
  1332. drv_state |= (1 << ha->portnum);
  1333. ql_log(ql_log_info, vha, 0xb0c1,
  1334. "%s(%ld): drv_state: 0x%08x\n",
  1335. __func__, vha->host_no, drv_state);
  1336. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, drv_state);
  1337. }
  1338. /**
  1339. * qla8044_need_reset_handler - Code to start reset sequence
  1340. * @ha: pointer to adapter structure
  1341. *
  1342. * Note: IDC lock must be held upon entry
  1343. **/
  1344. static void
  1345. qla8044_need_reset_handler(struct scsi_qla_host *vha)
  1346. {
  1347. uint32_t dev_state = 0, drv_state, drv_active;
  1348. unsigned long reset_timeout, dev_init_timeout;
  1349. struct qla_hw_data *ha = vha->hw;
  1350. ql_log(ql_log_fatal, vha, 0xb0c2,
  1351. "%s: Performing ISP error recovery\n", __func__);
  1352. if (vha->flags.online) {
  1353. qla8044_idc_unlock(ha);
  1354. qla2x00_abort_isp_cleanup(vha);
  1355. ha->isp_ops->get_flash_version(vha, vha->req->ring);
  1356. ha->isp_ops->nvram_config(vha);
  1357. qla8044_idc_lock(ha);
  1358. }
  1359. if (!ha->flags.nic_core_reset_owner) {
  1360. ql_dbg(ql_dbg_p3p, vha, 0xb0c3,
  1361. "%s(%ld): reset acknowledged\n",
  1362. __func__, vha->host_no);
  1363. qla8044_set_rst_ready(vha);
  1364. /* Non-reset owners ACK Reset and wait for device INIT state
  1365. * as part of Reset Recovery by Reset Owner
  1366. */
  1367. dev_init_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  1368. do {
  1369. if (time_after_eq(jiffies, dev_init_timeout)) {
  1370. ql_log(ql_log_info, vha, 0xb0c4,
  1371. "%s: Non Reset owner DEV INIT "
  1372. "TIMEOUT!\n", __func__);
  1373. break;
  1374. }
  1375. qla8044_idc_unlock(ha);
  1376. msleep(1000);
  1377. qla8044_idc_lock(ha);
  1378. dev_state = qla8044_rd_direct(vha,
  1379. QLA8044_CRB_DEV_STATE_INDEX);
  1380. } while (dev_state == QLA8XXX_DEV_NEED_RESET);
  1381. } else {
  1382. qla8044_set_rst_ready(vha);
  1383. /* wait for 10 seconds for reset ack from all functions */
  1384. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  1385. drv_state = qla8044_rd_direct(vha,
  1386. QLA8044_CRB_DRV_STATE_INDEX);
  1387. drv_active = qla8044_rd_direct(vha,
  1388. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1389. ql_log(ql_log_info, vha, 0xb0c5,
  1390. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  1391. __func__, vha->host_no, drv_state, drv_active);
  1392. while (drv_state != drv_active) {
  1393. if (time_after_eq(jiffies, reset_timeout)) {
  1394. ql_log(ql_log_info, vha, 0xb0c6,
  1395. "%s: RESET TIMEOUT!"
  1396. "drv_state: 0x%08x, drv_active: 0x%08x\n",
  1397. QLA2XXX_DRIVER_NAME, drv_state, drv_active);
  1398. break;
  1399. }
  1400. qla8044_idc_unlock(ha);
  1401. msleep(1000);
  1402. qla8044_idc_lock(ha);
  1403. drv_state = qla8044_rd_direct(vha,
  1404. QLA8044_CRB_DRV_STATE_INDEX);
  1405. drv_active = qla8044_rd_direct(vha,
  1406. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1407. }
  1408. if (drv_state != drv_active) {
  1409. ql_log(ql_log_info, vha, 0xb0c7,
  1410. "%s(%ld): Reset_owner turning off drv_active "
  1411. "of non-acking function 0x%x\n", __func__,
  1412. vha->host_no, (drv_active ^ drv_state));
  1413. drv_active = drv_active & drv_state;
  1414. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX,
  1415. drv_active);
  1416. }
  1417. /*
  1418. * Clear RESET OWNER, will be set at next reset
  1419. * by next RST_OWNER
  1420. */
  1421. ha->flags.nic_core_reset_owner = 0;
  1422. /* Start Reset Recovery */
  1423. qla8044_device_bootstrap(vha);
  1424. }
  1425. }
  1426. static void
  1427. qla8044_set_drv_active(struct scsi_qla_host *vha)
  1428. {
  1429. uint32_t drv_active;
  1430. struct qla_hw_data *ha = vha->hw;
  1431. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1432. /* For ISP8044, drv_active register has 1 bit per function,
  1433. * shift 1 by func_num to set a bit for the function.*/
  1434. drv_active |= (1 << ha->portnum);
  1435. ql_log(ql_log_info, vha, 0xb0c8,
  1436. "%s(%ld): drv_active: 0x%08x\n",
  1437. __func__, vha->host_no, drv_active);
  1438. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX, drv_active);
  1439. }
  1440. static void
  1441. qla8044_clear_idc_dontreset(struct scsi_qla_host *vha)
  1442. {
  1443. uint32_t idc_ctrl;
  1444. struct qla_hw_data *ha = vha->hw;
  1445. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1446. idc_ctrl &= ~DONTRESET_BIT0;
  1447. ql_log(ql_log_info, vha, 0xb0c9,
  1448. "%s: idc_ctrl = %d\n", __func__,
  1449. idc_ctrl);
  1450. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL, idc_ctrl);
  1451. }
  1452. static int
  1453. qla8044_set_idc_ver(struct scsi_qla_host *vha)
  1454. {
  1455. int idc_ver;
  1456. uint32_t drv_active;
  1457. int rval = QLA_SUCCESS;
  1458. struct qla_hw_data *ha = vha->hw;
  1459. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1460. if (drv_active == (1 << ha->portnum)) {
  1461. idc_ver = qla8044_rd_direct(vha,
  1462. QLA8044_CRB_DRV_IDC_VERSION_INDEX);
  1463. idc_ver &= (~0xFF);
  1464. idc_ver |= QLA8044_IDC_VER_MAJ_VALUE;
  1465. qla8044_wr_direct(vha, QLA8044_CRB_DRV_IDC_VERSION_INDEX,
  1466. idc_ver);
  1467. ql_log(ql_log_info, vha, 0xb0ca,
  1468. "%s: IDC version updated to %d\n",
  1469. __func__, idc_ver);
  1470. } else {
  1471. idc_ver = qla8044_rd_direct(vha,
  1472. QLA8044_CRB_DRV_IDC_VERSION_INDEX);
  1473. idc_ver &= 0xFF;
  1474. if (QLA8044_IDC_VER_MAJ_VALUE != idc_ver) {
  1475. ql_log(ql_log_info, vha, 0xb0cb,
  1476. "%s: qla4xxx driver IDC version %d "
  1477. "is not compatible with IDC version %d "
  1478. "of other drivers!\n",
  1479. __func__, QLA8044_IDC_VER_MAJ_VALUE,
  1480. idc_ver);
  1481. rval = QLA_FUNCTION_FAILED;
  1482. goto exit_set_idc_ver;
  1483. }
  1484. }
  1485. /* Update IDC_MINOR_VERSION */
  1486. idc_ver = qla8044_rd_reg(ha, QLA8044_CRB_IDC_VER_MINOR);
  1487. idc_ver &= ~(0x03 << (ha->portnum * 2));
  1488. idc_ver |= (QLA8044_IDC_VER_MIN_VALUE << (ha->portnum * 2));
  1489. qla8044_wr_reg(ha, QLA8044_CRB_IDC_VER_MINOR, idc_ver);
  1490. exit_set_idc_ver:
  1491. return rval;
  1492. }
  1493. static int
  1494. qla8044_update_idc_reg(struct scsi_qla_host *vha)
  1495. {
  1496. uint32_t drv_active;
  1497. int rval = QLA_SUCCESS;
  1498. struct qla_hw_data *ha = vha->hw;
  1499. if (vha->flags.init_done)
  1500. goto exit_update_idc_reg;
  1501. qla8044_idc_lock(ha);
  1502. qla8044_set_drv_active(vha);
  1503. drv_active = qla8044_rd_direct(vha,
  1504. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1505. /* If we are the first driver to load and
  1506. * ql2xdontresethba is not set, clear IDC_CTRL BIT0. */
  1507. if ((drv_active == (1 << ha->portnum)) && !ql2xdontresethba)
  1508. qla8044_clear_idc_dontreset(vha);
  1509. rval = qla8044_set_idc_ver(vha);
  1510. if (rval == QLA_FUNCTION_FAILED)
  1511. qla8044_clear_drv_active(vha);
  1512. qla8044_idc_unlock(ha);
  1513. exit_update_idc_reg:
  1514. return rval;
  1515. }
  1516. /**
  1517. * qla8044_need_qsnt_handler - Code to start qsnt
  1518. * @ha: pointer to adapter structure
  1519. **/
  1520. static void
  1521. qla8044_need_qsnt_handler(struct scsi_qla_host *vha)
  1522. {
  1523. unsigned long qsnt_timeout;
  1524. uint32_t drv_state, drv_active, dev_state;
  1525. struct qla_hw_data *ha = vha->hw;
  1526. if (vha->flags.online)
  1527. qla2x00_quiesce_io(vha);
  1528. else
  1529. return;
  1530. qla8044_set_qsnt_ready(vha);
  1531. /* Wait for 30 secs for all functions to ack qsnt mode */
  1532. qsnt_timeout = jiffies + (QSNT_ACK_TOV * HZ);
  1533. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  1534. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1535. /* Shift drv_active by 1 to match drv_state. As quiescent ready bit
  1536. position is at bit 1 and drv active is at bit 0 */
  1537. drv_active = drv_active << 1;
  1538. while (drv_state != drv_active) {
  1539. if (time_after_eq(jiffies, qsnt_timeout)) {
  1540. /* Other functions did not ack, changing state to
  1541. * DEV_READY
  1542. */
  1543. clear_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  1544. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1545. QLA8XXX_DEV_READY);
  1546. qla8044_clear_qsnt_ready(vha);
  1547. ql_log(ql_log_info, vha, 0xb0cc,
  1548. "Timeout waiting for quiescent ack!!!\n");
  1549. return;
  1550. }
  1551. qla8044_idc_unlock(ha);
  1552. msleep(1000);
  1553. qla8044_idc_lock(ha);
  1554. drv_state = qla8044_rd_direct(vha,
  1555. QLA8044_CRB_DRV_STATE_INDEX);
  1556. drv_active = qla8044_rd_direct(vha,
  1557. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1558. drv_active = drv_active << 1;
  1559. }
  1560. /* All functions have Acked. Set quiescent state */
  1561. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1562. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  1563. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1564. QLA8XXX_DEV_QUIESCENT);
  1565. ql_log(ql_log_info, vha, 0xb0cd,
  1566. "%s: HW State: QUIESCENT\n", __func__);
  1567. }
  1568. }
  1569. /*
  1570. * qla8044_device_state_handler - Adapter state machine
  1571. * @ha: pointer to host adapter structure.
  1572. *
  1573. * Note: IDC lock must be UNLOCKED upon entry
  1574. **/
  1575. int
  1576. qla8044_device_state_handler(struct scsi_qla_host *vha)
  1577. {
  1578. uint32_t dev_state;
  1579. int rval = QLA_SUCCESS;
  1580. unsigned long dev_init_timeout;
  1581. struct qla_hw_data *ha = vha->hw;
  1582. rval = qla8044_update_idc_reg(vha);
  1583. if (rval == QLA_FUNCTION_FAILED)
  1584. goto exit_error;
  1585. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1586. ql_dbg(ql_dbg_p3p, vha, 0xb0ce,
  1587. "Device state is 0x%x = %s\n",
  1588. dev_state, dev_state < MAX_STATES ?
  1589. qdev_state(dev_state) : "Unknown");
  1590. /* wait for 30 seconds for device to go ready */
  1591. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  1592. qla8044_idc_lock(ha);
  1593. while (1) {
  1594. if (time_after_eq(jiffies, dev_init_timeout)) {
  1595. ql_log(ql_log_warn, vha, 0xb0cf,
  1596. "%s: Device Init Failed 0x%x = %s\n",
  1597. QLA2XXX_DRIVER_NAME, dev_state,
  1598. dev_state < MAX_STATES ?
  1599. qdev_state(dev_state) : "Unknown");
  1600. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1601. QLA8XXX_DEV_FAILED);
  1602. }
  1603. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1604. ql_log(ql_log_info, vha, 0xb0d0,
  1605. "Device state is 0x%x = %s\n",
  1606. dev_state, dev_state < MAX_STATES ?
  1607. qdev_state(dev_state) : "Unknown");
  1608. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  1609. switch (dev_state) {
  1610. case QLA8XXX_DEV_READY:
  1611. ha->flags.nic_core_reset_owner = 0;
  1612. goto exit;
  1613. case QLA8XXX_DEV_COLD:
  1614. rval = qla8044_device_bootstrap(vha);
  1615. goto exit;
  1616. case QLA8XXX_DEV_INITIALIZING:
  1617. qla8044_idc_unlock(ha);
  1618. msleep(1000);
  1619. qla8044_idc_lock(ha);
  1620. break;
  1621. case QLA8XXX_DEV_NEED_RESET:
  1622. /* For ISP8044, if NEED_RESET is set by any driver,
  1623. * it should be honored, irrespective of IDC_CTRL
  1624. * DONTRESET_BIT0 */
  1625. qla8044_need_reset_handler(vha);
  1626. break;
  1627. case QLA8XXX_DEV_NEED_QUIESCENT:
  1628. /* idc locked/unlocked in handler */
  1629. qla8044_need_qsnt_handler(vha);
  1630. /* Reset the init timeout after qsnt handler */
  1631. dev_init_timeout = jiffies +
  1632. (ha->fcoe_reset_timeout * HZ);
  1633. break;
  1634. case QLA8XXX_DEV_QUIESCENT:
  1635. ql_log(ql_log_info, vha, 0xb0d1,
  1636. "HW State: QUIESCENT\n");
  1637. qla8044_idc_unlock(ha);
  1638. msleep(1000);
  1639. qla8044_idc_lock(ha);
  1640. /* Reset the init timeout after qsnt handler */
  1641. dev_init_timeout = jiffies +
  1642. (ha->fcoe_reset_timeout * HZ);
  1643. break;
  1644. case QLA8XXX_DEV_FAILED:
  1645. ha->flags.nic_core_reset_owner = 0;
  1646. qla8044_idc_unlock(ha);
  1647. qla8xxx_dev_failed_handler(vha);
  1648. rval = QLA_FUNCTION_FAILED;
  1649. qla8044_idc_lock(ha);
  1650. goto exit;
  1651. default:
  1652. qla8044_idc_unlock(ha);
  1653. qla8xxx_dev_failed_handler(vha);
  1654. rval = QLA_FUNCTION_FAILED;
  1655. qla8044_idc_lock(ha);
  1656. goto exit;
  1657. }
  1658. }
  1659. exit:
  1660. qla8044_idc_unlock(ha);
  1661. exit_error:
  1662. return rval;
  1663. }
  1664. /**
  1665. * qla4_8xxx_check_temp - Check the ISP82XX temperature.
  1666. * @ha: adapter block pointer.
  1667. *
  1668. * Note: The caller should not hold the idc lock.
  1669. **/
  1670. static int
  1671. qla8044_check_temp(struct scsi_qla_host *vha)
  1672. {
  1673. uint32_t temp, temp_state, temp_val;
  1674. int status = QLA_SUCCESS;
  1675. temp = qla8044_rd_direct(vha, QLA8044_CRB_TEMP_STATE_INDEX);
  1676. temp_state = qla82xx_get_temp_state(temp);
  1677. temp_val = qla82xx_get_temp_val(temp);
  1678. if (temp_state == QLA82XX_TEMP_PANIC) {
  1679. ql_log(ql_log_warn, vha, 0xb0d2,
  1680. "Device temperature %d degrees C"
  1681. " exceeds maximum allowed. Hardware has been shut"
  1682. " down\n", temp_val);
  1683. status = QLA_FUNCTION_FAILED;
  1684. return status;
  1685. } else if (temp_state == QLA82XX_TEMP_WARN) {
  1686. ql_log(ql_log_warn, vha, 0xb0d3,
  1687. "Device temperature %d"
  1688. " degrees C exceeds operating range."
  1689. " Immediate action needed.\n", temp_val);
  1690. }
  1691. return 0;
  1692. }
  1693. int qla8044_read_temperature(scsi_qla_host_t *vha)
  1694. {
  1695. uint32_t temp;
  1696. temp = qla8044_rd_direct(vha, QLA8044_CRB_TEMP_STATE_INDEX);
  1697. return qla82xx_get_temp_val(temp);
  1698. }
  1699. /**
  1700. * qla8044_check_fw_alive - Check firmware health
  1701. * @ha: Pointer to host adapter structure.
  1702. *
  1703. * Context: Interrupt
  1704. **/
  1705. int
  1706. qla8044_check_fw_alive(struct scsi_qla_host *vha)
  1707. {
  1708. uint32_t fw_heartbeat_counter;
  1709. uint32_t halt_status1, halt_status2;
  1710. int status = QLA_SUCCESS;
  1711. fw_heartbeat_counter = qla8044_rd_direct(vha,
  1712. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1713. /* If PEG_ALIVE_COUNTER is 0xffffffff, AER/EEH is in progress, ignore */
  1714. if (fw_heartbeat_counter == 0xffffffff) {
  1715. ql_dbg(ql_dbg_p3p, vha, 0xb0d4,
  1716. "scsi%ld: %s: Device in frozen "
  1717. "state, QLA82XX_PEG_ALIVE_COUNTER is 0xffffffff\n",
  1718. vha->host_no, __func__);
  1719. return status;
  1720. }
  1721. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  1722. vha->seconds_since_last_heartbeat++;
  1723. /* FW not alive after 2 seconds */
  1724. if (vha->seconds_since_last_heartbeat == 2) {
  1725. vha->seconds_since_last_heartbeat = 0;
  1726. halt_status1 = qla8044_rd_direct(vha,
  1727. QLA8044_PEG_HALT_STATUS1_INDEX);
  1728. halt_status2 = qla8044_rd_direct(vha,
  1729. QLA8044_PEG_HALT_STATUS2_INDEX);
  1730. ql_log(ql_log_info, vha, 0xb0d5,
  1731. "scsi(%ld): %s, ISP8044 "
  1732. "Dumping hw/fw registers:\n"
  1733. " PEG_HALT_STATUS1: 0x%x, "
  1734. "PEG_HALT_STATUS2: 0x%x,\n",
  1735. vha->host_no, __func__, halt_status1,
  1736. halt_status2);
  1737. status = QLA_FUNCTION_FAILED;
  1738. }
  1739. } else
  1740. vha->seconds_since_last_heartbeat = 0;
  1741. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  1742. return status;
  1743. }
  1744. void
  1745. qla8044_watchdog(struct scsi_qla_host *vha)
  1746. {
  1747. uint32_t dev_state, halt_status;
  1748. int halt_status_unrecoverable = 0;
  1749. struct qla_hw_data *ha = vha->hw;
  1750. /* don't poll if reset is going on or FW hang in quiescent state */
  1751. if (!(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) ||
  1752. test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
  1753. test_bit(ISP_ABORT_RETRY, &vha->dpc_flags) ||
  1754. test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))) {
  1755. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1756. if (qla8044_check_temp(vha)) {
  1757. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  1758. ha->flags.isp82xx_fw_hung = 1;
  1759. qla2xxx_wake_dpc(vha);
  1760. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  1761. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  1762. ql_log(ql_log_info, vha, 0xb0d6,
  1763. "%s: HW State: NEED RESET!\n",
  1764. __func__);
  1765. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  1766. qla2xxx_wake_dpc(vha);
  1767. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  1768. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  1769. ql_log(ql_log_info, vha, 0xb0d7,
  1770. "%s: HW State: NEED QUIES detected!\n",
  1771. __func__);
  1772. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  1773. qla2xxx_wake_dpc(vha);
  1774. } else {
  1775. /* Check firmware health */
  1776. if (qla8044_check_fw_alive(vha)) {
  1777. halt_status = qla8044_rd_direct(vha,
  1778. QLA8044_PEG_HALT_STATUS1_INDEX);
  1779. if (halt_status &
  1780. QLA8044_HALT_STATUS_FW_RESET) {
  1781. ql_log(ql_log_fatal, vha,
  1782. 0xb0d8, "%s: Firmware "
  1783. "error detected device "
  1784. "is being reset\n",
  1785. __func__);
  1786. } else if (halt_status &
  1787. QLA8044_HALT_STATUS_UNRECOVERABLE) {
  1788. halt_status_unrecoverable = 1;
  1789. }
  1790. /* Since we cannot change dev_state in interrupt
  1791. * context, set appropriate DPC flag then wakeup
  1792. * DPC */
  1793. if (halt_status_unrecoverable) {
  1794. set_bit(ISP_UNRECOVERABLE,
  1795. &vha->dpc_flags);
  1796. } else {
  1797. if (dev_state ==
  1798. QLA8XXX_DEV_QUIESCENT) {
  1799. set_bit(FCOE_CTX_RESET_NEEDED,
  1800. &vha->dpc_flags);
  1801. ql_log(ql_log_info, vha, 0xb0d9,
  1802. "%s: FW CONTEXT Reset "
  1803. "needed!\n", __func__);
  1804. } else {
  1805. ql_log(ql_log_info, vha,
  1806. 0xb0da, "%s: "
  1807. "detect abort needed\n",
  1808. __func__);
  1809. set_bit(ISP_ABORT_NEEDED,
  1810. &vha->dpc_flags);
  1811. qla82xx_clear_pending_mbx(vha);
  1812. }
  1813. }
  1814. ha->flags.isp82xx_fw_hung = 1;
  1815. ql_log(ql_log_warn, vha, 0xb10a,
  1816. "Firmware hung.\n");
  1817. qla2xxx_wake_dpc(vha);
  1818. }
  1819. }
  1820. }
  1821. }
  1822. static int
  1823. qla8044_minidump_process_control(struct scsi_qla_host *vha,
  1824. struct qla8044_minidump_entry_hdr *entry_hdr)
  1825. {
  1826. struct qla8044_minidump_entry_crb *crb_entry;
  1827. uint32_t read_value, opcode, poll_time, addr, index;
  1828. uint32_t crb_addr, rval = QLA_SUCCESS;
  1829. unsigned long wtime;
  1830. struct qla8044_minidump_template_hdr *tmplt_hdr;
  1831. int i;
  1832. struct qla_hw_data *ha = vha->hw;
  1833. ql_dbg(ql_dbg_p3p, vha, 0xb0dd, "Entering fn: %s\n", __func__);
  1834. tmplt_hdr = (struct qla8044_minidump_template_hdr *)
  1835. ha->md_tmplt_hdr;
  1836. crb_entry = (struct qla8044_minidump_entry_crb *)entry_hdr;
  1837. crb_addr = crb_entry->addr;
  1838. for (i = 0; i < crb_entry->op_count; i++) {
  1839. opcode = crb_entry->crb_ctrl.opcode;
  1840. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  1841. qla8044_wr_reg_indirect(vha, crb_addr,
  1842. crb_entry->value_1);
  1843. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  1844. }
  1845. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  1846. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1847. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1848. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  1849. }
  1850. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  1851. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1852. read_value &= crb_entry->value_2;
  1853. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  1854. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  1855. read_value |= crb_entry->value_3;
  1856. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  1857. }
  1858. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1859. }
  1860. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  1861. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1862. read_value |= crb_entry->value_3;
  1863. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1864. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  1865. }
  1866. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  1867. poll_time = crb_entry->crb_strd.poll_timeout;
  1868. wtime = jiffies + poll_time;
  1869. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1870. do {
  1871. if ((read_value & crb_entry->value_2) ==
  1872. crb_entry->value_1) {
  1873. break;
  1874. } else if (time_after_eq(jiffies, wtime)) {
  1875. /* capturing dump failed */
  1876. rval = QLA_FUNCTION_FAILED;
  1877. break;
  1878. } else {
  1879. qla8044_rd_reg_indirect(vha,
  1880. crb_addr, &read_value);
  1881. }
  1882. } while (1);
  1883. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  1884. }
  1885. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  1886. if (crb_entry->crb_strd.state_index_a) {
  1887. index = crb_entry->crb_strd.state_index_a;
  1888. addr = tmplt_hdr->saved_state_array[index];
  1889. } else {
  1890. addr = crb_addr;
  1891. }
  1892. qla8044_rd_reg_indirect(vha, addr, &read_value);
  1893. index = crb_entry->crb_ctrl.state_index_v;
  1894. tmplt_hdr->saved_state_array[index] = read_value;
  1895. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  1896. }
  1897. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  1898. if (crb_entry->crb_strd.state_index_a) {
  1899. index = crb_entry->crb_strd.state_index_a;
  1900. addr = tmplt_hdr->saved_state_array[index];
  1901. } else {
  1902. addr = crb_addr;
  1903. }
  1904. if (crb_entry->crb_ctrl.state_index_v) {
  1905. index = crb_entry->crb_ctrl.state_index_v;
  1906. read_value =
  1907. tmplt_hdr->saved_state_array[index];
  1908. } else {
  1909. read_value = crb_entry->value_1;
  1910. }
  1911. qla8044_wr_reg_indirect(vha, addr, read_value);
  1912. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  1913. }
  1914. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  1915. index = crb_entry->crb_ctrl.state_index_v;
  1916. read_value = tmplt_hdr->saved_state_array[index];
  1917. read_value <<= crb_entry->crb_ctrl.shl;
  1918. read_value >>= crb_entry->crb_ctrl.shr;
  1919. if (crb_entry->value_2)
  1920. read_value &= crb_entry->value_2;
  1921. read_value |= crb_entry->value_3;
  1922. read_value += crb_entry->value_1;
  1923. tmplt_hdr->saved_state_array[index] = read_value;
  1924. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  1925. }
  1926. crb_addr += crb_entry->crb_strd.addr_stride;
  1927. }
  1928. return rval;
  1929. }
  1930. static void
  1931. qla8044_minidump_process_rdcrb(struct scsi_qla_host *vha,
  1932. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  1933. {
  1934. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  1935. struct qla8044_minidump_entry_crb *crb_hdr;
  1936. uint32_t *data_ptr = *d_ptr;
  1937. ql_dbg(ql_dbg_p3p, vha, 0xb0de, "Entering fn: %s\n", __func__);
  1938. crb_hdr = (struct qla8044_minidump_entry_crb *)entry_hdr;
  1939. r_addr = crb_hdr->addr;
  1940. r_stride = crb_hdr->crb_strd.addr_stride;
  1941. loop_cnt = crb_hdr->op_count;
  1942. for (i = 0; i < loop_cnt; i++) {
  1943. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  1944. *data_ptr++ = r_addr;
  1945. *data_ptr++ = r_value;
  1946. r_addr += r_stride;
  1947. }
  1948. *d_ptr = data_ptr;
  1949. }
  1950. static int
  1951. qla8044_minidump_process_rdmem(struct scsi_qla_host *vha,
  1952. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  1953. {
  1954. uint32_t r_addr, r_value, r_data;
  1955. uint32_t i, j, loop_cnt;
  1956. struct qla8044_minidump_entry_rdmem *m_hdr;
  1957. unsigned long flags;
  1958. uint32_t *data_ptr = *d_ptr;
  1959. struct qla_hw_data *ha = vha->hw;
  1960. ql_dbg(ql_dbg_p3p, vha, 0xb0df, "Entering fn: %s\n", __func__);
  1961. m_hdr = (struct qla8044_minidump_entry_rdmem *)entry_hdr;
  1962. r_addr = m_hdr->read_addr;
  1963. loop_cnt = m_hdr->read_data_size/16;
  1964. ql_dbg(ql_dbg_p3p, vha, 0xb0f0,
  1965. "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
  1966. __func__, r_addr, m_hdr->read_data_size);
  1967. if (r_addr & 0xf) {
  1968. ql_dbg(ql_dbg_p3p, vha, 0xb0f1,
  1969. "[%s]: Read addr 0x%x not 16 bytes alligned\n",
  1970. __func__, r_addr);
  1971. return QLA_FUNCTION_FAILED;
  1972. }
  1973. if (m_hdr->read_data_size % 16) {
  1974. ql_dbg(ql_dbg_p3p, vha, 0xb0f2,
  1975. "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
  1976. __func__, m_hdr->read_data_size);
  1977. return QLA_FUNCTION_FAILED;
  1978. }
  1979. ql_dbg(ql_dbg_p3p, vha, 0xb0f3,
  1980. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  1981. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  1982. write_lock_irqsave(&ha->hw_lock, flags);
  1983. for (i = 0; i < loop_cnt; i++) {
  1984. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_LO, r_addr);
  1985. r_value = 0;
  1986. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_HI, r_value);
  1987. r_value = MIU_TA_CTL_ENABLE;
  1988. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL, r_value);
  1989. r_value = MIU_TA_CTL_START_ENABLE;
  1990. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL, r_value);
  1991. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1992. qla8044_rd_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  1993. &r_value);
  1994. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  1995. break;
  1996. }
  1997. if (j >= MAX_CTL_CHECK) {
  1998. printk_ratelimited(KERN_ERR
  1999. "%s: failed to read through agent\n", __func__);
  2000. write_unlock_irqrestore(&ha->hw_lock, flags);
  2001. return QLA_SUCCESS;
  2002. }
  2003. for (j = 0; j < 4; j++) {
  2004. qla8044_rd_reg_indirect(vha, MD_MIU_TEST_AGT_RDDATA[j],
  2005. &r_data);
  2006. *data_ptr++ = r_data;
  2007. }
  2008. r_addr += 16;
  2009. }
  2010. write_unlock_irqrestore(&ha->hw_lock, flags);
  2011. ql_dbg(ql_dbg_p3p, vha, 0xb0f4,
  2012. "Leaving fn: %s datacount: 0x%x\n",
  2013. __func__, (loop_cnt * 16));
  2014. *d_ptr = data_ptr;
  2015. return QLA_SUCCESS;
  2016. }
  2017. /* ISP83xx flash read for _RDROM _BOARD */
  2018. static uint32_t
  2019. qla8044_minidump_process_rdrom(struct scsi_qla_host *vha,
  2020. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2021. {
  2022. uint32_t fl_addr, u32_count, rval;
  2023. struct qla8044_minidump_entry_rdrom *rom_hdr;
  2024. uint32_t *data_ptr = *d_ptr;
  2025. rom_hdr = (struct qla8044_minidump_entry_rdrom *)entry_hdr;
  2026. fl_addr = rom_hdr->read_addr;
  2027. u32_count = (rom_hdr->read_data_size)/sizeof(uint32_t);
  2028. ql_dbg(ql_dbg_p3p, vha, 0xb0f5, "[%s]: fl_addr: 0x%x, count: 0x%x\n",
  2029. __func__, fl_addr, u32_count);
  2030. rval = qla8044_lockless_flash_read_u32(vha, fl_addr,
  2031. (u8 *)(data_ptr), u32_count);
  2032. if (rval != QLA_SUCCESS) {
  2033. ql_log(ql_log_fatal, vha, 0xb0f6,
  2034. "%s: Flash Read Error,Count=%d\n", __func__, u32_count);
  2035. return QLA_FUNCTION_FAILED;
  2036. } else {
  2037. data_ptr += u32_count;
  2038. *d_ptr = data_ptr;
  2039. return QLA_SUCCESS;
  2040. }
  2041. }
  2042. static void
  2043. qla8044_mark_entry_skipped(struct scsi_qla_host *vha,
  2044. struct qla8044_minidump_entry_hdr *entry_hdr, int index)
  2045. {
  2046. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  2047. ql_log(ql_log_info, vha, 0xb0f7,
  2048. "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
  2049. vha->host_no, index, entry_hdr->entry_type,
  2050. entry_hdr->d_ctrl.entry_capture_mask);
  2051. }
  2052. static int
  2053. qla8044_minidump_process_l2tag(struct scsi_qla_host *vha,
  2054. struct qla8044_minidump_entry_hdr *entry_hdr,
  2055. uint32_t **d_ptr)
  2056. {
  2057. uint32_t addr, r_addr, c_addr, t_r_addr;
  2058. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  2059. unsigned long p_wait, w_time, p_mask;
  2060. uint32_t c_value_w, c_value_r;
  2061. struct qla8044_minidump_entry_cache *cache_hdr;
  2062. int rval = QLA_FUNCTION_FAILED;
  2063. uint32_t *data_ptr = *d_ptr;
  2064. ql_dbg(ql_dbg_p3p, vha, 0xb0f8, "Entering fn: %s\n", __func__);
  2065. cache_hdr = (struct qla8044_minidump_entry_cache *)entry_hdr;
  2066. loop_count = cache_hdr->op_count;
  2067. r_addr = cache_hdr->read_addr;
  2068. c_addr = cache_hdr->control_addr;
  2069. c_value_w = cache_hdr->cache_ctrl.write_value;
  2070. t_r_addr = cache_hdr->tag_reg_addr;
  2071. t_value = cache_hdr->addr_ctrl.init_tag_value;
  2072. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  2073. p_wait = cache_hdr->cache_ctrl.poll_wait;
  2074. p_mask = cache_hdr->cache_ctrl.poll_mask;
  2075. for (i = 0; i < loop_count; i++) {
  2076. qla8044_wr_reg_indirect(vha, t_r_addr, t_value);
  2077. if (c_value_w)
  2078. qla8044_wr_reg_indirect(vha, c_addr, c_value_w);
  2079. if (p_mask) {
  2080. w_time = jiffies + p_wait;
  2081. do {
  2082. qla8044_rd_reg_indirect(vha, c_addr,
  2083. &c_value_r);
  2084. if ((c_value_r & p_mask) == 0) {
  2085. break;
  2086. } else if (time_after_eq(jiffies, w_time)) {
  2087. /* capturing dump failed */
  2088. return rval;
  2089. }
  2090. } while (1);
  2091. }
  2092. addr = r_addr;
  2093. for (k = 0; k < r_cnt; k++) {
  2094. qla8044_rd_reg_indirect(vha, addr, &r_value);
  2095. *data_ptr++ = r_value;
  2096. addr += cache_hdr->read_ctrl.read_addr_stride;
  2097. }
  2098. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  2099. }
  2100. *d_ptr = data_ptr;
  2101. return QLA_SUCCESS;
  2102. }
  2103. static void
  2104. qla8044_minidump_process_l1cache(struct scsi_qla_host *vha,
  2105. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2106. {
  2107. uint32_t addr, r_addr, c_addr, t_r_addr;
  2108. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  2109. uint32_t c_value_w;
  2110. struct qla8044_minidump_entry_cache *cache_hdr;
  2111. uint32_t *data_ptr = *d_ptr;
  2112. cache_hdr = (struct qla8044_minidump_entry_cache *)entry_hdr;
  2113. loop_count = cache_hdr->op_count;
  2114. r_addr = cache_hdr->read_addr;
  2115. c_addr = cache_hdr->control_addr;
  2116. c_value_w = cache_hdr->cache_ctrl.write_value;
  2117. t_r_addr = cache_hdr->tag_reg_addr;
  2118. t_value = cache_hdr->addr_ctrl.init_tag_value;
  2119. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  2120. for (i = 0; i < loop_count; i++) {
  2121. qla8044_wr_reg_indirect(vha, t_r_addr, t_value);
  2122. qla8044_wr_reg_indirect(vha, c_addr, c_value_w);
  2123. addr = r_addr;
  2124. for (k = 0; k < r_cnt; k++) {
  2125. qla8044_rd_reg_indirect(vha, addr, &r_value);
  2126. *data_ptr++ = r_value;
  2127. addr += cache_hdr->read_ctrl.read_addr_stride;
  2128. }
  2129. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  2130. }
  2131. *d_ptr = data_ptr;
  2132. }
  2133. static void
  2134. qla8044_minidump_process_rdocm(struct scsi_qla_host *vha,
  2135. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2136. {
  2137. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  2138. struct qla8044_minidump_entry_rdocm *ocm_hdr;
  2139. uint32_t *data_ptr = *d_ptr;
  2140. struct qla_hw_data *ha = vha->hw;
  2141. ql_dbg(ql_dbg_p3p, vha, 0xb0f9, "Entering fn: %s\n", __func__);
  2142. ocm_hdr = (struct qla8044_minidump_entry_rdocm *)entry_hdr;
  2143. r_addr = ocm_hdr->read_addr;
  2144. r_stride = ocm_hdr->read_addr_stride;
  2145. loop_cnt = ocm_hdr->op_count;
  2146. ql_dbg(ql_dbg_p3p, vha, 0xb0fa,
  2147. "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
  2148. __func__, r_addr, r_stride, loop_cnt);
  2149. for (i = 0; i < loop_cnt; i++) {
  2150. r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
  2151. *data_ptr++ = r_value;
  2152. r_addr += r_stride;
  2153. }
  2154. ql_dbg(ql_dbg_p3p, vha, 0xb0fb, "Leaving fn: %s datacount: 0x%lx\n",
  2155. __func__, (long unsigned int) (loop_cnt * sizeof(uint32_t)));
  2156. *d_ptr = data_ptr;
  2157. }
  2158. static void
  2159. qla8044_minidump_process_rdmux(struct scsi_qla_host *vha,
  2160. struct qla8044_minidump_entry_hdr *entry_hdr,
  2161. uint32_t **d_ptr)
  2162. {
  2163. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  2164. struct qla8044_minidump_entry_mux *mux_hdr;
  2165. uint32_t *data_ptr = *d_ptr;
  2166. ql_dbg(ql_dbg_p3p, vha, 0xb0fc, "Entering fn: %s\n", __func__);
  2167. mux_hdr = (struct qla8044_minidump_entry_mux *)entry_hdr;
  2168. r_addr = mux_hdr->read_addr;
  2169. s_addr = mux_hdr->select_addr;
  2170. s_stride = mux_hdr->select_value_stride;
  2171. s_value = mux_hdr->select_value;
  2172. loop_cnt = mux_hdr->op_count;
  2173. for (i = 0; i < loop_cnt; i++) {
  2174. qla8044_wr_reg_indirect(vha, s_addr, s_value);
  2175. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2176. *data_ptr++ = s_value;
  2177. *data_ptr++ = r_value;
  2178. s_value += s_stride;
  2179. }
  2180. *d_ptr = data_ptr;
  2181. }
  2182. static void
  2183. qla8044_minidump_process_queue(struct scsi_qla_host *vha,
  2184. struct qla8044_minidump_entry_hdr *entry_hdr,
  2185. uint32_t **d_ptr)
  2186. {
  2187. uint32_t s_addr, r_addr;
  2188. uint32_t r_stride, r_value, r_cnt, qid = 0;
  2189. uint32_t i, k, loop_cnt;
  2190. struct qla8044_minidump_entry_queue *q_hdr;
  2191. uint32_t *data_ptr = *d_ptr;
  2192. ql_dbg(ql_dbg_p3p, vha, 0xb0fd, "Entering fn: %s\n", __func__);
  2193. q_hdr = (struct qla8044_minidump_entry_queue *)entry_hdr;
  2194. s_addr = q_hdr->select_addr;
  2195. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  2196. r_stride = q_hdr->rd_strd.read_addr_stride;
  2197. loop_cnt = q_hdr->op_count;
  2198. for (i = 0; i < loop_cnt; i++) {
  2199. qla8044_wr_reg_indirect(vha, s_addr, qid);
  2200. r_addr = q_hdr->read_addr;
  2201. for (k = 0; k < r_cnt; k++) {
  2202. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2203. *data_ptr++ = r_value;
  2204. r_addr += r_stride;
  2205. }
  2206. qid += q_hdr->q_strd.queue_id_stride;
  2207. }
  2208. *d_ptr = data_ptr;
  2209. }
  2210. /* ISP83xx functions to process new minidump entries... */
  2211. static uint32_t
  2212. qla8044_minidump_process_pollrd(struct scsi_qla_host *vha,
  2213. struct qla8044_minidump_entry_hdr *entry_hdr,
  2214. uint32_t **d_ptr)
  2215. {
  2216. uint32_t r_addr, s_addr, s_value, r_value, poll_wait, poll_mask;
  2217. uint16_t s_stride, i;
  2218. struct qla8044_minidump_entry_pollrd *pollrd_hdr;
  2219. uint32_t *data_ptr = *d_ptr;
  2220. pollrd_hdr = (struct qla8044_minidump_entry_pollrd *) entry_hdr;
  2221. s_addr = pollrd_hdr->select_addr;
  2222. r_addr = pollrd_hdr->read_addr;
  2223. s_value = pollrd_hdr->select_value;
  2224. s_stride = pollrd_hdr->select_value_stride;
  2225. poll_wait = pollrd_hdr->poll_wait;
  2226. poll_mask = pollrd_hdr->poll_mask;
  2227. for (i = 0; i < pollrd_hdr->op_count; i++) {
  2228. qla8044_wr_reg_indirect(vha, s_addr, s_value);
  2229. poll_wait = pollrd_hdr->poll_wait;
  2230. while (1) {
  2231. qla8044_rd_reg_indirect(vha, s_addr, &r_value);
  2232. if ((r_value & poll_mask) != 0) {
  2233. break;
  2234. } else {
  2235. usleep_range(1000, 1100);
  2236. if (--poll_wait == 0) {
  2237. ql_log(ql_log_fatal, vha, 0xb0fe,
  2238. "%s: TIMEOUT\n", __func__);
  2239. goto error;
  2240. }
  2241. }
  2242. }
  2243. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2244. *data_ptr++ = s_value;
  2245. *data_ptr++ = r_value;
  2246. s_value += s_stride;
  2247. }
  2248. *d_ptr = data_ptr;
  2249. return QLA_SUCCESS;
  2250. error:
  2251. return QLA_FUNCTION_FAILED;
  2252. }
  2253. static void
  2254. qla8044_minidump_process_rdmux2(struct scsi_qla_host *vha,
  2255. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2256. {
  2257. uint32_t sel_val1, sel_val2, t_sel_val, data, i;
  2258. uint32_t sel_addr1, sel_addr2, sel_val_mask, read_addr;
  2259. struct qla8044_minidump_entry_rdmux2 *rdmux2_hdr;
  2260. uint32_t *data_ptr = *d_ptr;
  2261. rdmux2_hdr = (struct qla8044_minidump_entry_rdmux2 *) entry_hdr;
  2262. sel_val1 = rdmux2_hdr->select_value_1;
  2263. sel_val2 = rdmux2_hdr->select_value_2;
  2264. sel_addr1 = rdmux2_hdr->select_addr_1;
  2265. sel_addr2 = rdmux2_hdr->select_addr_2;
  2266. sel_val_mask = rdmux2_hdr->select_value_mask;
  2267. read_addr = rdmux2_hdr->read_addr;
  2268. for (i = 0; i < rdmux2_hdr->op_count; i++) {
  2269. qla8044_wr_reg_indirect(vha, sel_addr1, sel_val1);
  2270. t_sel_val = sel_val1 & sel_val_mask;
  2271. *data_ptr++ = t_sel_val;
  2272. qla8044_wr_reg_indirect(vha, sel_addr2, t_sel_val);
  2273. qla8044_rd_reg_indirect(vha, read_addr, &data);
  2274. *data_ptr++ = data;
  2275. qla8044_wr_reg_indirect(vha, sel_addr1, sel_val2);
  2276. t_sel_val = sel_val2 & sel_val_mask;
  2277. *data_ptr++ = t_sel_val;
  2278. qla8044_wr_reg_indirect(vha, sel_addr2, t_sel_val);
  2279. qla8044_rd_reg_indirect(vha, read_addr, &data);
  2280. *data_ptr++ = data;
  2281. sel_val1 += rdmux2_hdr->select_value_stride;
  2282. sel_val2 += rdmux2_hdr->select_value_stride;
  2283. }
  2284. *d_ptr = data_ptr;
  2285. }
  2286. static uint32_t
  2287. qla8044_minidump_process_pollrdmwr(struct scsi_qla_host *vha,
  2288. struct qla8044_minidump_entry_hdr *entry_hdr,
  2289. uint32_t **d_ptr)
  2290. {
  2291. uint32_t poll_wait, poll_mask, r_value, data;
  2292. uint32_t addr_1, addr_2, value_1, value_2;
  2293. struct qla8044_minidump_entry_pollrdmwr *poll_hdr;
  2294. uint32_t *data_ptr = *d_ptr;
  2295. poll_hdr = (struct qla8044_minidump_entry_pollrdmwr *) entry_hdr;
  2296. addr_1 = poll_hdr->addr_1;
  2297. addr_2 = poll_hdr->addr_2;
  2298. value_1 = poll_hdr->value_1;
  2299. value_2 = poll_hdr->value_2;
  2300. poll_mask = poll_hdr->poll_mask;
  2301. qla8044_wr_reg_indirect(vha, addr_1, value_1);
  2302. poll_wait = poll_hdr->poll_wait;
  2303. while (1) {
  2304. qla8044_rd_reg_indirect(vha, addr_1, &r_value);
  2305. if ((r_value & poll_mask) != 0) {
  2306. break;
  2307. } else {
  2308. usleep_range(1000, 1100);
  2309. if (--poll_wait == 0) {
  2310. ql_log(ql_log_fatal, vha, 0xb0ff,
  2311. "%s: TIMEOUT\n", __func__);
  2312. goto error;
  2313. }
  2314. }
  2315. }
  2316. qla8044_rd_reg_indirect(vha, addr_2, &data);
  2317. data &= poll_hdr->modify_mask;
  2318. qla8044_wr_reg_indirect(vha, addr_2, data);
  2319. qla8044_wr_reg_indirect(vha, addr_1, value_2);
  2320. poll_wait = poll_hdr->poll_wait;
  2321. while (1) {
  2322. qla8044_rd_reg_indirect(vha, addr_1, &r_value);
  2323. if ((r_value & poll_mask) != 0) {
  2324. break;
  2325. } else {
  2326. usleep_range(1000, 1100);
  2327. if (--poll_wait == 0) {
  2328. ql_log(ql_log_fatal, vha, 0xb100,
  2329. "%s: TIMEOUT2\n", __func__);
  2330. goto error;
  2331. }
  2332. }
  2333. }
  2334. *data_ptr++ = addr_2;
  2335. *data_ptr++ = data;
  2336. *d_ptr = data_ptr;
  2337. return QLA_SUCCESS;
  2338. error:
  2339. return QLA_FUNCTION_FAILED;
  2340. }
  2341. #define ISP8044_PEX_DMA_ENGINE_INDEX 8
  2342. #define ISP8044_PEX_DMA_BASE_ADDRESS 0x77320000
  2343. #define ISP8044_PEX_DMA_NUM_OFFSET 0x10000
  2344. #define ISP8044_PEX_DMA_CMD_ADDR_LOW 0x0
  2345. #define ISP8044_PEX_DMA_CMD_ADDR_HIGH 0x04
  2346. #define ISP8044_PEX_DMA_CMD_STS_AND_CNTRL 0x08
  2347. #define ISP8044_PEX_DMA_READ_SIZE (16 * 1024)
  2348. #define ISP8044_PEX_DMA_MAX_WAIT (100 * 100) /* Max wait of 100 msecs */
  2349. static int
  2350. qla8044_check_dma_engine_state(struct scsi_qla_host *vha)
  2351. {
  2352. struct qla_hw_data *ha = vha->hw;
  2353. int rval = QLA_SUCCESS;
  2354. uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
  2355. uint64_t dma_base_addr = 0;
  2356. struct qla8044_minidump_template_hdr *tmplt_hdr = NULL;
  2357. tmplt_hdr = ha->md_tmplt_hdr;
  2358. dma_eng_num =
  2359. tmplt_hdr->saved_state_array[ISP8044_PEX_DMA_ENGINE_INDEX];
  2360. dma_base_addr = ISP8044_PEX_DMA_BASE_ADDRESS +
  2361. (dma_eng_num * ISP8044_PEX_DMA_NUM_OFFSET);
  2362. /* Read the pex-dma's command-status-and-control register. */
  2363. rval = qla8044_rd_reg_indirect(vha,
  2364. (dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL),
  2365. &cmd_sts_and_cntrl);
  2366. if (rval)
  2367. return QLA_FUNCTION_FAILED;
  2368. /* Check if requested pex-dma engine is available. */
  2369. if (cmd_sts_and_cntrl & BIT_31)
  2370. return QLA_SUCCESS;
  2371. return QLA_FUNCTION_FAILED;
  2372. }
  2373. static int
  2374. qla8044_start_pex_dma(struct scsi_qla_host *vha,
  2375. struct qla8044_minidump_entry_rdmem_pex_dma *m_hdr)
  2376. {
  2377. struct qla_hw_data *ha = vha->hw;
  2378. int rval = QLA_SUCCESS, wait = 0;
  2379. uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
  2380. uint64_t dma_base_addr = 0;
  2381. struct qla8044_minidump_template_hdr *tmplt_hdr = NULL;
  2382. tmplt_hdr = ha->md_tmplt_hdr;
  2383. dma_eng_num =
  2384. tmplt_hdr->saved_state_array[ISP8044_PEX_DMA_ENGINE_INDEX];
  2385. dma_base_addr = ISP8044_PEX_DMA_BASE_ADDRESS +
  2386. (dma_eng_num * ISP8044_PEX_DMA_NUM_OFFSET);
  2387. rval = qla8044_wr_reg_indirect(vha,
  2388. dma_base_addr + ISP8044_PEX_DMA_CMD_ADDR_LOW,
  2389. m_hdr->desc_card_addr);
  2390. if (rval)
  2391. goto error_exit;
  2392. rval = qla8044_wr_reg_indirect(vha,
  2393. dma_base_addr + ISP8044_PEX_DMA_CMD_ADDR_HIGH, 0);
  2394. if (rval)
  2395. goto error_exit;
  2396. rval = qla8044_wr_reg_indirect(vha,
  2397. dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL,
  2398. m_hdr->start_dma_cmd);
  2399. if (rval)
  2400. goto error_exit;
  2401. /* Wait for dma operation to complete. */
  2402. for (wait = 0; wait < ISP8044_PEX_DMA_MAX_WAIT; wait++) {
  2403. rval = qla8044_rd_reg_indirect(vha,
  2404. (dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL),
  2405. &cmd_sts_and_cntrl);
  2406. if (rval)
  2407. goto error_exit;
  2408. if ((cmd_sts_and_cntrl & BIT_1) == 0)
  2409. break;
  2410. udelay(10);
  2411. }
  2412. /* Wait a max of 100 ms, otherwise fallback to rdmem entry read */
  2413. if (wait >= ISP8044_PEX_DMA_MAX_WAIT) {
  2414. rval = QLA_FUNCTION_FAILED;
  2415. goto error_exit;
  2416. }
  2417. error_exit:
  2418. return rval;
  2419. }
  2420. static int
  2421. qla8044_minidump_pex_dma_read(struct scsi_qla_host *vha,
  2422. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2423. {
  2424. struct qla_hw_data *ha = vha->hw;
  2425. int rval = QLA_SUCCESS;
  2426. struct qla8044_minidump_entry_rdmem_pex_dma *m_hdr = NULL;
  2427. uint32_t chunk_size, read_size;
  2428. uint8_t *data_ptr = (uint8_t *)*d_ptr;
  2429. void *rdmem_buffer = NULL;
  2430. dma_addr_t rdmem_dma;
  2431. struct qla8044_pex_dma_descriptor dma_desc;
  2432. rval = qla8044_check_dma_engine_state(vha);
  2433. if (rval != QLA_SUCCESS) {
  2434. ql_dbg(ql_dbg_p3p, vha, 0xb147,
  2435. "DMA engine not available. Fallback to rdmem-read.\n");
  2436. return QLA_FUNCTION_FAILED;
  2437. }
  2438. m_hdr = (void *)entry_hdr;
  2439. rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev,
  2440. ISP8044_PEX_DMA_READ_SIZE, &rdmem_dma, GFP_KERNEL);
  2441. if (!rdmem_buffer) {
  2442. ql_dbg(ql_dbg_p3p, vha, 0xb148,
  2443. "Unable to allocate rdmem dma buffer\n");
  2444. return QLA_FUNCTION_FAILED;
  2445. }
  2446. /* Prepare pex-dma descriptor to be written to MS memory. */
  2447. /* dma-desc-cmd layout:
  2448. * 0-3: dma-desc-cmd 0-3
  2449. * 4-7: pcid function number
  2450. * 8-15: dma-desc-cmd 8-15
  2451. * dma_bus_addr: dma buffer address
  2452. * cmd.read_data_size: amount of data-chunk to be read.
  2453. */
  2454. dma_desc.cmd.dma_desc_cmd = (m_hdr->dma_desc_cmd & 0xff0f);
  2455. dma_desc.cmd.dma_desc_cmd |=
  2456. ((PCI_FUNC(ha->pdev->devfn) & 0xf) << 0x4);
  2457. dma_desc.dma_bus_addr = rdmem_dma;
  2458. dma_desc.cmd.read_data_size = chunk_size = ISP8044_PEX_DMA_READ_SIZE;
  2459. read_size = 0;
  2460. /*
  2461. * Perform rdmem operation using pex-dma.
  2462. * Prepare dma in chunks of ISP8044_PEX_DMA_READ_SIZE.
  2463. */
  2464. while (read_size < m_hdr->read_data_size) {
  2465. if (m_hdr->read_data_size - read_size <
  2466. ISP8044_PEX_DMA_READ_SIZE) {
  2467. chunk_size = (m_hdr->read_data_size - read_size);
  2468. dma_desc.cmd.read_data_size = chunk_size;
  2469. }
  2470. dma_desc.src_addr = m_hdr->read_addr + read_size;
  2471. /* Prepare: Write pex-dma descriptor to MS memory. */
  2472. rval = qla8044_ms_mem_write_128b(vha,
  2473. m_hdr->desc_card_addr, (void *)&dma_desc,
  2474. (sizeof(struct qla8044_pex_dma_descriptor)/16));
  2475. if (rval) {
  2476. ql_log(ql_log_warn, vha, 0xb14a,
  2477. "%s: Error writing rdmem-dma-init to MS !!!\n",
  2478. __func__);
  2479. goto error_exit;
  2480. }
  2481. ql_dbg(ql_dbg_p3p, vha, 0xb14b,
  2482. "%s: Dma-descriptor: Instruct for rdmem dma "
  2483. "(chunk_size 0x%x).\n", __func__, chunk_size);
  2484. /* Execute: Start pex-dma operation. */
  2485. rval = qla8044_start_pex_dma(vha, m_hdr);
  2486. if (rval)
  2487. goto error_exit;
  2488. memcpy(data_ptr, rdmem_buffer, chunk_size);
  2489. data_ptr += chunk_size;
  2490. read_size += chunk_size;
  2491. }
  2492. *d_ptr = (void *)data_ptr;
  2493. error_exit:
  2494. if (rdmem_buffer)
  2495. dma_free_coherent(&ha->pdev->dev, ISP8044_PEX_DMA_READ_SIZE,
  2496. rdmem_buffer, rdmem_dma);
  2497. return rval;
  2498. }
  2499. /*
  2500. *
  2501. * qla8044_collect_md_data - Retrieve firmware minidump data.
  2502. * @ha: pointer to adapter structure
  2503. **/
  2504. int
  2505. qla8044_collect_md_data(struct scsi_qla_host *vha)
  2506. {
  2507. int num_entry_hdr = 0;
  2508. struct qla8044_minidump_entry_hdr *entry_hdr;
  2509. struct qla8044_minidump_template_hdr *tmplt_hdr;
  2510. uint32_t *data_ptr;
  2511. uint32_t data_collected = 0, f_capture_mask;
  2512. int i, rval = QLA_FUNCTION_FAILED;
  2513. uint64_t now;
  2514. uint32_t timestamp, idc_control;
  2515. struct qla_hw_data *ha = vha->hw;
  2516. if (!ha->md_dump) {
  2517. ql_log(ql_log_info, vha, 0xb101,
  2518. "%s(%ld) No buffer to dump\n",
  2519. __func__, vha->host_no);
  2520. return rval;
  2521. }
  2522. if (ha->fw_dumped) {
  2523. ql_log(ql_log_warn, vha, 0xb10d,
  2524. "Firmware has been previously dumped (%p) "
  2525. "-- ignoring request.\n", ha->fw_dump);
  2526. goto md_failed;
  2527. }
  2528. ha->fw_dumped = 0;
  2529. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  2530. ql_log(ql_log_warn, vha, 0xb10e,
  2531. "Memory not allocated for minidump capture\n");
  2532. goto md_failed;
  2533. }
  2534. qla8044_idc_lock(ha);
  2535. idc_control = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  2536. if (idc_control & GRACEFUL_RESET_BIT1) {
  2537. ql_log(ql_log_warn, vha, 0xb112,
  2538. "Forced reset from application, "
  2539. "ignore minidump capture\n");
  2540. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL,
  2541. (idc_control & ~GRACEFUL_RESET_BIT1));
  2542. qla8044_idc_unlock(ha);
  2543. goto md_failed;
  2544. }
  2545. qla8044_idc_unlock(ha);
  2546. if (qla82xx_validate_template_chksum(vha)) {
  2547. ql_log(ql_log_info, vha, 0xb109,
  2548. "Template checksum validation error\n");
  2549. goto md_failed;
  2550. }
  2551. tmplt_hdr = (struct qla8044_minidump_template_hdr *)
  2552. ha->md_tmplt_hdr;
  2553. data_ptr = (uint32_t *)((uint8_t *)ha->md_dump);
  2554. num_entry_hdr = tmplt_hdr->num_of_entries;
  2555. ql_dbg(ql_dbg_p3p, vha, 0xb11a,
  2556. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  2557. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  2558. /* Validate whether required debug level is set */
  2559. if ((f_capture_mask & 0x3) != 0x3) {
  2560. ql_log(ql_log_warn, vha, 0xb10f,
  2561. "Minimum required capture mask[0x%x] level not set\n",
  2562. f_capture_mask);
  2563. }
  2564. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  2565. ql_log(ql_log_info, vha, 0xb102,
  2566. "[%s]: starting data ptr: %p\n",
  2567. __func__, data_ptr);
  2568. ql_log(ql_log_info, vha, 0xb10b,
  2569. "[%s]: no of entry headers in Template: 0x%x\n",
  2570. __func__, num_entry_hdr);
  2571. ql_log(ql_log_info, vha, 0xb10c,
  2572. "[%s]: Total_data_size 0x%x, %d obtained\n",
  2573. __func__, ha->md_dump_size, ha->md_dump_size);
  2574. /* Update current timestamp before taking dump */
  2575. now = get_jiffies_64();
  2576. timestamp = (u32)(jiffies_to_msecs(now) / 1000);
  2577. tmplt_hdr->driver_timestamp = timestamp;
  2578. entry_hdr = (struct qla8044_minidump_entry_hdr *)
  2579. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  2580. tmplt_hdr->saved_state_array[QLA8044_SS_OCM_WNDREG_INDEX] =
  2581. tmplt_hdr->ocm_window_reg[ha->portnum];
  2582. /* Walk through the entry headers - validate/perform required action */
  2583. for (i = 0; i < num_entry_hdr; i++) {
  2584. if (data_collected > ha->md_dump_size) {
  2585. ql_log(ql_log_info, vha, 0xb103,
  2586. "Data collected: [0x%x], "
  2587. "Total Dump size: [0x%x]\n",
  2588. data_collected, ha->md_dump_size);
  2589. return rval;
  2590. }
  2591. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  2592. ql2xmdcapmask)) {
  2593. entry_hdr->d_ctrl.driver_flags |=
  2594. QLA82XX_DBG_SKIPPED_FLAG;
  2595. goto skip_nxt_entry;
  2596. }
  2597. ql_dbg(ql_dbg_p3p, vha, 0xb104,
  2598. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  2599. data_collected,
  2600. (ha->md_dump_size - data_collected));
  2601. /* Decode the entry type and take required action to capture
  2602. * debug data
  2603. */
  2604. switch (entry_hdr->entry_type) {
  2605. case QLA82XX_RDEND:
  2606. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2607. break;
  2608. case QLA82XX_CNTRL:
  2609. rval = qla8044_minidump_process_control(vha,
  2610. entry_hdr);
  2611. if (rval != QLA_SUCCESS) {
  2612. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2613. goto md_failed;
  2614. }
  2615. break;
  2616. case QLA82XX_RDCRB:
  2617. qla8044_minidump_process_rdcrb(vha,
  2618. entry_hdr, &data_ptr);
  2619. break;
  2620. case QLA82XX_RDMEM:
  2621. rval = qla8044_minidump_pex_dma_read(vha,
  2622. entry_hdr, &data_ptr);
  2623. if (rval != QLA_SUCCESS) {
  2624. rval = qla8044_minidump_process_rdmem(vha,
  2625. entry_hdr, &data_ptr);
  2626. if (rval != QLA_SUCCESS) {
  2627. qla8044_mark_entry_skipped(vha,
  2628. entry_hdr, i);
  2629. goto md_failed;
  2630. }
  2631. }
  2632. break;
  2633. case QLA82XX_BOARD:
  2634. case QLA82XX_RDROM:
  2635. rval = qla8044_minidump_process_rdrom(vha,
  2636. entry_hdr, &data_ptr);
  2637. if (rval != QLA_SUCCESS) {
  2638. qla8044_mark_entry_skipped(vha,
  2639. entry_hdr, i);
  2640. }
  2641. break;
  2642. case QLA82XX_L2DTG:
  2643. case QLA82XX_L2ITG:
  2644. case QLA82XX_L2DAT:
  2645. case QLA82XX_L2INS:
  2646. rval = qla8044_minidump_process_l2tag(vha,
  2647. entry_hdr, &data_ptr);
  2648. if (rval != QLA_SUCCESS) {
  2649. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2650. goto md_failed;
  2651. }
  2652. break;
  2653. case QLA8044_L1DTG:
  2654. case QLA8044_L1ITG:
  2655. case QLA82XX_L1DAT:
  2656. case QLA82XX_L1INS:
  2657. qla8044_minidump_process_l1cache(vha,
  2658. entry_hdr, &data_ptr);
  2659. break;
  2660. case QLA82XX_RDOCM:
  2661. qla8044_minidump_process_rdocm(vha,
  2662. entry_hdr, &data_ptr);
  2663. break;
  2664. case QLA82XX_RDMUX:
  2665. qla8044_minidump_process_rdmux(vha,
  2666. entry_hdr, &data_ptr);
  2667. break;
  2668. case QLA82XX_QUEUE:
  2669. qla8044_minidump_process_queue(vha,
  2670. entry_hdr, &data_ptr);
  2671. break;
  2672. case QLA8044_POLLRD:
  2673. rval = qla8044_minidump_process_pollrd(vha,
  2674. entry_hdr, &data_ptr);
  2675. if (rval != QLA_SUCCESS)
  2676. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2677. break;
  2678. case QLA8044_RDMUX2:
  2679. qla8044_minidump_process_rdmux2(vha,
  2680. entry_hdr, &data_ptr);
  2681. break;
  2682. case QLA8044_POLLRDMWR:
  2683. rval = qla8044_minidump_process_pollrdmwr(vha,
  2684. entry_hdr, &data_ptr);
  2685. if (rval != QLA_SUCCESS)
  2686. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2687. break;
  2688. case QLA82XX_RDNOP:
  2689. default:
  2690. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2691. break;
  2692. }
  2693. data_collected = (uint8_t *)data_ptr -
  2694. (uint8_t *)((uint8_t *)ha->md_dump);
  2695. skip_nxt_entry:
  2696. /*
  2697. * next entry in the template
  2698. */
  2699. entry_hdr = (struct qla8044_minidump_entry_hdr *)
  2700. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  2701. }
  2702. if (data_collected != ha->md_dump_size) {
  2703. ql_log(ql_log_info, vha, 0xb105,
  2704. "Dump data mismatch: Data collected: "
  2705. "[0x%x], total_data_size:[0x%x]\n",
  2706. data_collected, ha->md_dump_size);
  2707. goto md_failed;
  2708. }
  2709. ql_log(ql_log_info, vha, 0xb110,
  2710. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  2711. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  2712. ha->fw_dumped = 1;
  2713. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  2714. ql_log(ql_log_info, vha, 0xb106,
  2715. "Leaving fn: %s Last entry: 0x%x\n",
  2716. __func__, i);
  2717. md_failed:
  2718. return rval;
  2719. }
  2720. void
  2721. qla8044_get_minidump(struct scsi_qla_host *vha)
  2722. {
  2723. struct qla_hw_data *ha = vha->hw;
  2724. if (!qla8044_collect_md_data(vha)) {
  2725. ha->fw_dumped = 1;
  2726. } else {
  2727. ql_log(ql_log_fatal, vha, 0xb0db,
  2728. "%s: Unable to collect minidump\n",
  2729. __func__);
  2730. }
  2731. }
  2732. static int
  2733. qla8044_poll_flash_status_reg(struct scsi_qla_host *vha)
  2734. {
  2735. uint32_t flash_status;
  2736. int retries = QLA8044_FLASH_READ_RETRY_COUNT;
  2737. int ret_val = QLA_SUCCESS;
  2738. while (retries--) {
  2739. ret_val = qla8044_rd_reg_indirect(vha, QLA8044_FLASH_STATUS,
  2740. &flash_status);
  2741. if (ret_val) {
  2742. ql_log(ql_log_warn, vha, 0xb13c,
  2743. "%s: Failed to read FLASH_STATUS reg.\n",
  2744. __func__);
  2745. break;
  2746. }
  2747. if ((flash_status & QLA8044_FLASH_STATUS_READY) ==
  2748. QLA8044_FLASH_STATUS_READY)
  2749. break;
  2750. msleep(QLA8044_FLASH_STATUS_REG_POLL_DELAY);
  2751. }
  2752. if (!retries)
  2753. ret_val = QLA_FUNCTION_FAILED;
  2754. return ret_val;
  2755. }
  2756. static int
  2757. qla8044_write_flash_status_reg(struct scsi_qla_host *vha,
  2758. uint32_t data)
  2759. {
  2760. int ret_val = QLA_SUCCESS;
  2761. uint32_t cmd;
  2762. cmd = vha->hw->fdt_wrt_sts_reg_cmd;
  2763. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  2764. QLA8044_FLASH_STATUS_WRITE_DEF_SIG | cmd);
  2765. if (ret_val) {
  2766. ql_log(ql_log_warn, vha, 0xb125,
  2767. "%s: Failed to write to FLASH_ADDR.\n", __func__);
  2768. goto exit_func;
  2769. }
  2770. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, data);
  2771. if (ret_val) {
  2772. ql_log(ql_log_warn, vha, 0xb126,
  2773. "%s: Failed to write to FLASH_WRDATA.\n", __func__);
  2774. goto exit_func;
  2775. }
  2776. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  2777. QLA8044_FLASH_SECOND_ERASE_MS_VAL);
  2778. if (ret_val) {
  2779. ql_log(ql_log_warn, vha, 0xb127,
  2780. "%s: Failed to write to FLASH_CONTROL.\n", __func__);
  2781. goto exit_func;
  2782. }
  2783. ret_val = qla8044_poll_flash_status_reg(vha);
  2784. if (ret_val)
  2785. ql_log(ql_log_warn, vha, 0xb128,
  2786. "%s: Error polling flash status reg.\n", __func__);
  2787. exit_func:
  2788. return ret_val;
  2789. }
  2790. /*
  2791. * This function assumes that the flash lock is held.
  2792. */
  2793. static int
  2794. qla8044_unprotect_flash(scsi_qla_host_t *vha)
  2795. {
  2796. int ret_val;
  2797. struct qla_hw_data *ha = vha->hw;
  2798. ret_val = qla8044_write_flash_status_reg(vha, ha->fdt_wrt_enable);
  2799. if (ret_val)
  2800. ql_log(ql_log_warn, vha, 0xb139,
  2801. "%s: Write flash status failed.\n", __func__);
  2802. return ret_val;
  2803. }
  2804. /*
  2805. * This function assumes that the flash lock is held.
  2806. */
  2807. static int
  2808. qla8044_protect_flash(scsi_qla_host_t *vha)
  2809. {
  2810. int ret_val;
  2811. struct qla_hw_data *ha = vha->hw;
  2812. ret_val = qla8044_write_flash_status_reg(vha, ha->fdt_wrt_disable);
  2813. if (ret_val)
  2814. ql_log(ql_log_warn, vha, 0xb13b,
  2815. "%s: Write flash status failed.\n", __func__);
  2816. return ret_val;
  2817. }
  2818. static int
  2819. qla8044_erase_flash_sector(struct scsi_qla_host *vha,
  2820. uint32_t sector_start_addr)
  2821. {
  2822. uint32_t reversed_addr;
  2823. int ret_val = QLA_SUCCESS;
  2824. ret_val = qla8044_poll_flash_status_reg(vha);
  2825. if (ret_val) {
  2826. ql_log(ql_log_warn, vha, 0xb12e,
  2827. "%s: Poll flash status after erase failed..\n", __func__);
  2828. }
  2829. reversed_addr = (((sector_start_addr & 0xFF) << 16) |
  2830. (sector_start_addr & 0xFF00) |
  2831. ((sector_start_addr & 0xFF0000) >> 16));
  2832. ret_val = qla8044_wr_reg_indirect(vha,
  2833. QLA8044_FLASH_WRDATA, reversed_addr);
  2834. if (ret_val) {
  2835. ql_log(ql_log_warn, vha, 0xb12f,
  2836. "%s: Failed to write to FLASH_WRDATA.\n", __func__);
  2837. }
  2838. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  2839. QLA8044_FLASH_ERASE_SIG | vha->hw->fdt_erase_cmd);
  2840. if (ret_val) {
  2841. ql_log(ql_log_warn, vha, 0xb130,
  2842. "%s: Failed to write to FLASH_ADDR.\n", __func__);
  2843. }
  2844. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  2845. QLA8044_FLASH_LAST_ERASE_MS_VAL);
  2846. if (ret_val) {
  2847. ql_log(ql_log_warn, vha, 0xb131,
  2848. "%s: Failed write to FLASH_CONTROL.\n", __func__);
  2849. }
  2850. ret_val = qla8044_poll_flash_status_reg(vha);
  2851. if (ret_val) {
  2852. ql_log(ql_log_warn, vha, 0xb132,
  2853. "%s: Poll flash status failed.\n", __func__);
  2854. }
  2855. return ret_val;
  2856. }
  2857. /*
  2858. * qla8044_flash_write_u32 - Write data to flash
  2859. *
  2860. * @ha : Pointer to adapter structure
  2861. * addr : Flash address to write to
  2862. * p_data : Data to be written
  2863. *
  2864. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  2865. *
  2866. * NOTE: Lock should be held on entry
  2867. */
  2868. static int
  2869. qla8044_flash_write_u32(struct scsi_qla_host *vha, uint32_t addr,
  2870. uint32_t *p_data)
  2871. {
  2872. int ret_val = QLA_SUCCESS;
  2873. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  2874. 0x00800000 | (addr >> 2));
  2875. if (ret_val) {
  2876. ql_log(ql_log_warn, vha, 0xb134,
  2877. "%s: Failed write to FLASH_ADDR.\n", __func__);
  2878. goto exit_func;
  2879. }
  2880. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *p_data);
  2881. if (ret_val) {
  2882. ql_log(ql_log_warn, vha, 0xb135,
  2883. "%s: Failed write to FLASH_WRDATA.\n", __func__);
  2884. goto exit_func;
  2885. }
  2886. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL, 0x3D);
  2887. if (ret_val) {
  2888. ql_log(ql_log_warn, vha, 0xb136,
  2889. "%s: Failed write to FLASH_CONTROL.\n", __func__);
  2890. goto exit_func;
  2891. }
  2892. ret_val = qla8044_poll_flash_status_reg(vha);
  2893. if (ret_val) {
  2894. ql_log(ql_log_warn, vha, 0xb137,
  2895. "%s: Poll flash status failed.\n", __func__);
  2896. }
  2897. exit_func:
  2898. return ret_val;
  2899. }
  2900. static int
  2901. qla8044_write_flash_buffer_mode(scsi_qla_host_t *vha, uint32_t *dwptr,
  2902. uint32_t faddr, uint32_t dwords)
  2903. {
  2904. int ret = QLA_FUNCTION_FAILED;
  2905. uint32_t spi_val;
  2906. if (dwords < QLA8044_MIN_OPTROM_BURST_DWORDS ||
  2907. dwords > QLA8044_MAX_OPTROM_BURST_DWORDS) {
  2908. ql_dbg(ql_dbg_user, vha, 0xb123,
  2909. "Got unsupported dwords = 0x%x.\n",
  2910. dwords);
  2911. return QLA_FUNCTION_FAILED;
  2912. }
  2913. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL, &spi_val);
  2914. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  2915. spi_val | QLA8044_FLASH_SPI_CTL);
  2916. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  2917. QLA8044_FLASH_FIRST_TEMP_VAL);
  2918. /* First DWORD write to FLASH_WRDATA */
  2919. ret = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA,
  2920. *dwptr++);
  2921. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  2922. QLA8044_FLASH_FIRST_MS_PATTERN);
  2923. ret = qla8044_poll_flash_status_reg(vha);
  2924. if (ret) {
  2925. ql_log(ql_log_warn, vha, 0xb124,
  2926. "%s: Failed.\n", __func__);
  2927. goto exit_func;
  2928. }
  2929. dwords--;
  2930. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  2931. QLA8044_FLASH_SECOND_TEMP_VAL);
  2932. /* Second to N-1 DWORDS writes */
  2933. while (dwords != 1) {
  2934. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *dwptr++);
  2935. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  2936. QLA8044_FLASH_SECOND_MS_PATTERN);
  2937. ret = qla8044_poll_flash_status_reg(vha);
  2938. if (ret) {
  2939. ql_log(ql_log_warn, vha, 0xb129,
  2940. "%s: Failed.\n", __func__);
  2941. goto exit_func;
  2942. }
  2943. dwords--;
  2944. }
  2945. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  2946. QLA8044_FLASH_FIRST_TEMP_VAL | (faddr >> 2));
  2947. /* Last DWORD write */
  2948. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *dwptr++);
  2949. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  2950. QLA8044_FLASH_LAST_MS_PATTERN);
  2951. ret = qla8044_poll_flash_status_reg(vha);
  2952. if (ret) {
  2953. ql_log(ql_log_warn, vha, 0xb12a,
  2954. "%s: Failed.\n", __func__);
  2955. goto exit_func;
  2956. }
  2957. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_STATUS, &spi_val);
  2958. if ((spi_val & QLA8044_FLASH_SPI_CTL) == QLA8044_FLASH_SPI_CTL) {
  2959. ql_log(ql_log_warn, vha, 0xb12b,
  2960. "%s: Failed.\n", __func__);
  2961. spi_val = 0;
  2962. /* Operation failed, clear error bit. */
  2963. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  2964. &spi_val);
  2965. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  2966. spi_val | QLA8044_FLASH_SPI_CTL);
  2967. }
  2968. exit_func:
  2969. return ret;
  2970. }
  2971. static int
  2972. qla8044_write_flash_dword_mode(scsi_qla_host_t *vha, uint32_t *dwptr,
  2973. uint32_t faddr, uint32_t dwords)
  2974. {
  2975. int ret = QLA_FUNCTION_FAILED;
  2976. uint32_t liter;
  2977. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2978. ret = qla8044_flash_write_u32(vha, faddr, dwptr);
  2979. if (ret) {
  2980. ql_dbg(ql_dbg_p3p, vha, 0xb141,
  2981. "%s: flash address=%x data=%x.\n", __func__,
  2982. faddr, *dwptr);
  2983. break;
  2984. }
  2985. }
  2986. return ret;
  2987. }
  2988. int
  2989. qla8044_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2990. uint32_t offset, uint32_t length)
  2991. {
  2992. int rval = QLA_FUNCTION_FAILED, i, burst_iter_count;
  2993. int dword_count, erase_sec_count;
  2994. uint32_t erase_offset;
  2995. uint8_t *p_cache, *p_src;
  2996. erase_offset = offset;
  2997. p_cache = kcalloc(length, sizeof(uint8_t), GFP_KERNEL);
  2998. if (!p_cache)
  2999. return QLA_FUNCTION_FAILED;
  3000. memcpy(p_cache, buf, length);
  3001. p_src = p_cache;
  3002. dword_count = length / sizeof(uint32_t);
  3003. /* Since the offset and legth are sector aligned, it will be always
  3004. * multiple of burst_iter_count (64)
  3005. */
  3006. burst_iter_count = dword_count / QLA8044_MAX_OPTROM_BURST_DWORDS;
  3007. erase_sec_count = length / QLA8044_SECTOR_SIZE;
  3008. /* Suspend HBA. */
  3009. scsi_block_requests(vha->host);
  3010. /* Lock and enable write for whole operation. */
  3011. qla8044_flash_lock(vha);
  3012. qla8044_unprotect_flash(vha);
  3013. /* Erasing the sectors */
  3014. for (i = 0; i < erase_sec_count; i++) {
  3015. rval = qla8044_erase_flash_sector(vha, erase_offset);
  3016. ql_dbg(ql_dbg_user, vha, 0xb138,
  3017. "Done erase of sector=0x%x.\n",
  3018. erase_offset);
  3019. if (rval) {
  3020. ql_log(ql_log_warn, vha, 0xb121,
  3021. "Failed to erase the sector having address: "
  3022. "0x%x.\n", erase_offset);
  3023. goto out;
  3024. }
  3025. erase_offset += QLA8044_SECTOR_SIZE;
  3026. }
  3027. ql_dbg(ql_dbg_user, vha, 0xb13f,
  3028. "Got write for addr = 0x%x length=0x%x.\n",
  3029. offset, length);
  3030. for (i = 0; i < burst_iter_count; i++) {
  3031. /* Go with write. */
  3032. rval = qla8044_write_flash_buffer_mode(vha, (uint32_t *)p_src,
  3033. offset, QLA8044_MAX_OPTROM_BURST_DWORDS);
  3034. if (rval) {
  3035. /* Buffer Mode failed skip to dword mode */
  3036. ql_log(ql_log_warn, vha, 0xb122,
  3037. "Failed to write flash in buffer mode, "
  3038. "Reverting to slow-write.\n");
  3039. rval = qla8044_write_flash_dword_mode(vha,
  3040. (uint32_t *)p_src, offset,
  3041. QLA8044_MAX_OPTROM_BURST_DWORDS);
  3042. }
  3043. p_src += sizeof(uint32_t) * QLA8044_MAX_OPTROM_BURST_DWORDS;
  3044. offset += sizeof(uint32_t) * QLA8044_MAX_OPTROM_BURST_DWORDS;
  3045. }
  3046. ql_dbg(ql_dbg_user, vha, 0xb133,
  3047. "Done writing.\n");
  3048. out:
  3049. qla8044_protect_flash(vha);
  3050. qla8044_flash_unlock(vha);
  3051. scsi_unblock_requests(vha->host);
  3052. kfree(p_cache);
  3053. return rval;
  3054. }
  3055. #define LEG_INT_PTR_B31 (1 << 31)
  3056. #define LEG_INT_PTR_B30 (1 << 30)
  3057. #define PF_BITS_MASK (0xF << 16)
  3058. /**
  3059. * qla8044_intr_handler() - Process interrupts for the ISP8044
  3060. * @irq:
  3061. * @dev_id: SCSI driver HA context
  3062. *
  3063. * Called by system whenever the host adapter generates an interrupt.
  3064. *
  3065. * Returns handled flag.
  3066. */
  3067. irqreturn_t
  3068. qla8044_intr_handler(int irq, void *dev_id)
  3069. {
  3070. scsi_qla_host_t *vha;
  3071. struct qla_hw_data *ha;
  3072. struct rsp_que *rsp;
  3073. struct device_reg_82xx __iomem *reg;
  3074. int status = 0;
  3075. unsigned long flags;
  3076. unsigned long iter;
  3077. uint32_t stat;
  3078. uint16_t mb[4];
  3079. uint32_t leg_int_ptr = 0, pf_bit;
  3080. rsp = (struct rsp_que *) dev_id;
  3081. if (!rsp) {
  3082. ql_log(ql_log_info, NULL, 0xb143,
  3083. "%s(): NULL response queue pointer\n", __func__);
  3084. return IRQ_NONE;
  3085. }
  3086. ha = rsp->hw;
  3087. vha = pci_get_drvdata(ha->pdev);
  3088. if (unlikely(pci_channel_offline(ha->pdev)))
  3089. return IRQ_HANDLED;
  3090. leg_int_ptr = qla8044_rd_reg(ha, LEG_INTR_PTR_OFFSET);
  3091. /* Legacy interrupt is valid if bit31 of leg_int_ptr is set */
  3092. if (!(leg_int_ptr & (LEG_INT_PTR_B31))) {
  3093. ql_dbg(ql_dbg_p3p, vha, 0xb144,
  3094. "%s: Legacy Interrupt Bit 31 not set, "
  3095. "spurious interrupt!\n", __func__);
  3096. return IRQ_NONE;
  3097. }
  3098. pf_bit = ha->portnum << 16;
  3099. /* Validate the PCIE function ID set in leg_int_ptr bits [19..16] */
  3100. if ((leg_int_ptr & (PF_BITS_MASK)) != pf_bit) {
  3101. ql_dbg(ql_dbg_p3p, vha, 0xb145,
  3102. "%s: Incorrect function ID 0x%x in "
  3103. "legacy interrupt register, "
  3104. "ha->pf_bit = 0x%x\n", __func__,
  3105. (leg_int_ptr & (PF_BITS_MASK)), pf_bit);
  3106. return IRQ_NONE;
  3107. }
  3108. /* To de-assert legacy interrupt, write 0 to Legacy Interrupt Trigger
  3109. * Control register and poll till Legacy Interrupt Pointer register
  3110. * bit32 is 0.
  3111. */
  3112. qla8044_wr_reg(ha, LEG_INTR_TRIG_OFFSET, 0);
  3113. do {
  3114. leg_int_ptr = qla8044_rd_reg(ha, LEG_INTR_PTR_OFFSET);
  3115. if ((leg_int_ptr & (PF_BITS_MASK)) != pf_bit)
  3116. break;
  3117. } while (leg_int_ptr & (LEG_INT_PTR_B30));
  3118. reg = &ha->iobase->isp82;
  3119. spin_lock_irqsave(&ha->hardware_lock, flags);
  3120. for (iter = 1; iter--; ) {
  3121. if (RD_REG_DWORD(&reg->host_int)) {
  3122. stat = RD_REG_DWORD(&reg->host_status);
  3123. if ((stat & HSRX_RISC_INT) == 0)
  3124. break;
  3125. switch (stat & 0xff) {
  3126. case 0x1:
  3127. case 0x2:
  3128. case 0x10:
  3129. case 0x11:
  3130. qla82xx_mbx_completion(vha, MSW(stat));
  3131. status |= MBX_INTERRUPT;
  3132. break;
  3133. case 0x12:
  3134. mb[0] = MSW(stat);
  3135. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  3136. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  3137. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  3138. qla2x00_async_event(vha, rsp, mb);
  3139. break;
  3140. case 0x13:
  3141. qla24xx_process_response_queue(vha, rsp);
  3142. break;
  3143. default:
  3144. ql_dbg(ql_dbg_p3p, vha, 0xb146,
  3145. "Unrecognized interrupt type "
  3146. "(%d).\n", stat & 0xff);
  3147. break;
  3148. }
  3149. }
  3150. WRT_REG_DWORD(&reg->host_int, 0);
  3151. }
  3152. qla2x00_handle_mbx_completion(ha, status);
  3153. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3154. return IRQ_HANDLED;
  3155. }
  3156. static int
  3157. qla8044_idc_dontreset(struct qla_hw_data *ha)
  3158. {
  3159. uint32_t idc_ctrl;
  3160. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  3161. return idc_ctrl & DONTRESET_BIT0;
  3162. }
  3163. static void
  3164. qla8044_clear_rst_ready(scsi_qla_host_t *vha)
  3165. {
  3166. uint32_t drv_state;
  3167. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  3168. /*
  3169. * For ISP8044, drv_active register has 1 bit per function,
  3170. * shift 1 by func_num to set a bit for the function.
  3171. * For ISP82xx, drv_active has 4 bits per function
  3172. */
  3173. drv_state &= ~(1 << vha->hw->portnum);
  3174. ql_dbg(ql_dbg_p3p, vha, 0xb13d,
  3175. "drv_state: 0x%08x\n", drv_state);
  3176. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, drv_state);
  3177. }
  3178. int
  3179. qla8044_abort_isp(scsi_qla_host_t *vha)
  3180. {
  3181. int rval;
  3182. uint32_t dev_state;
  3183. struct qla_hw_data *ha = vha->hw;
  3184. qla8044_idc_lock(ha);
  3185. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  3186. if (ql2xdontresethba)
  3187. qla8044_set_idc_dontreset(vha);
  3188. /* If device_state is NEED_RESET, go ahead with
  3189. * Reset,irrespective of ql2xdontresethba. This is to allow a
  3190. * non-reset-owner to force a reset. Non-reset-owner sets
  3191. * the IDC_CTRL BIT0 to prevent Reset-owner from doing a Reset
  3192. * and then forces a Reset by setting device_state to
  3193. * NEED_RESET. */
  3194. if (dev_state == QLA8XXX_DEV_READY) {
  3195. /* If IDC_CTRL DONTRESETHBA_BIT0 is set don't do reset
  3196. * recovery */
  3197. if (qla8044_idc_dontreset(ha) == DONTRESET_BIT0) {
  3198. ql_dbg(ql_dbg_p3p, vha, 0xb13e,
  3199. "Reset recovery disabled\n");
  3200. rval = QLA_FUNCTION_FAILED;
  3201. goto exit_isp_reset;
  3202. }
  3203. ql_dbg(ql_dbg_p3p, vha, 0xb140,
  3204. "HW State: NEED RESET\n");
  3205. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  3206. QLA8XXX_DEV_NEED_RESET);
  3207. }
  3208. /* For ISP8044, Reset owner is NIC, iSCSI or FCOE based on priority
  3209. * and which drivers are present. Unlike ISP82XX, the function setting
  3210. * NEED_RESET, may not be the Reset owner. */
  3211. qla83xx_reset_ownership(vha);
  3212. qla8044_idc_unlock(ha);
  3213. rval = qla8044_device_state_handler(vha);
  3214. qla8044_idc_lock(ha);
  3215. qla8044_clear_rst_ready(vha);
  3216. exit_isp_reset:
  3217. qla8044_idc_unlock(ha);
  3218. if (rval == QLA_SUCCESS) {
  3219. ha->flags.isp82xx_fw_hung = 0;
  3220. ha->flags.nic_core_reset_hdlr_active = 0;
  3221. rval = qla82xx_restart_isp(vha);
  3222. }
  3223. return rval;
  3224. }