pci-common.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/prom.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. #include <asm/machdep.h>
  38. #include <asm/ppc-pci.h>
  39. #include <asm/eeh.h>
  40. static DEFINE_SPINLOCK(hose_spinlock);
  41. LIST_HEAD(hose_list);
  42. /* XXX kill that some day ... */
  43. static int global_phb_number; /* Global phb counter */
  44. /* ISA Memory physical address */
  45. resource_size_t isa_mem_base;
  46. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (phb == NULL)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. #ifdef CONFIG_PPC64
  69. if (dev) {
  70. int nid = of_node_to_nid(dev);
  71. if (nid < 0 || !node_online(nid))
  72. nid = -1;
  73. PHB_SET_NODE(phb, nid);
  74. }
  75. #endif
  76. return phb;
  77. }
  78. void pcibios_free_controller(struct pci_controller *phb)
  79. {
  80. spin_lock(&hose_spinlock);
  81. list_del(&phb->list_node);
  82. spin_unlock(&hose_spinlock);
  83. if (phb->is_dynamic)
  84. kfree(phb);
  85. }
  86. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  87. {
  88. #ifdef CONFIG_PPC64
  89. return hose->pci_io_size;
  90. #else
  91. return resource_size(&hose->io_resource);
  92. #endif
  93. }
  94. int pcibios_vaddr_is_ioport(void __iomem *address)
  95. {
  96. int ret = 0;
  97. struct pci_controller *hose;
  98. resource_size_t size;
  99. spin_lock(&hose_spinlock);
  100. list_for_each_entry(hose, &hose_list, list_node) {
  101. size = pcibios_io_size(hose);
  102. if (address >= hose->io_base_virt &&
  103. address < (hose->io_base_virt + size)) {
  104. ret = 1;
  105. break;
  106. }
  107. }
  108. spin_unlock(&hose_spinlock);
  109. return ret;
  110. }
  111. unsigned long pci_address_to_pio(phys_addr_t address)
  112. {
  113. struct pci_controller *hose;
  114. resource_size_t size;
  115. unsigned long ret = ~0;
  116. spin_lock(&hose_spinlock);
  117. list_for_each_entry(hose, &hose_list, list_node) {
  118. size = pcibios_io_size(hose);
  119. if (address >= hose->io_base_phys &&
  120. address < (hose->io_base_phys + size)) {
  121. unsigned long base =
  122. (unsigned long)hose->io_base_virt - _IO_BASE;
  123. ret = base + (address - hose->io_base_phys);
  124. break;
  125. }
  126. }
  127. spin_unlock(&hose_spinlock);
  128. return ret;
  129. }
  130. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  131. /*
  132. * Return the domain number for this bus.
  133. */
  134. int pci_domain_nr(struct pci_bus *bus)
  135. {
  136. struct pci_controller *hose = pci_bus_to_host(bus);
  137. return hose->global_number;
  138. }
  139. EXPORT_SYMBOL(pci_domain_nr);
  140. /* This routine is meant to be used early during boot, when the
  141. * PCI bus numbers have not yet been assigned, and you need to
  142. * issue PCI config cycles to an OF device.
  143. * It could also be used to "fix" RTAS config cycles if you want
  144. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  145. * config cycles.
  146. */
  147. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  148. {
  149. while(node) {
  150. struct pci_controller *hose, *tmp;
  151. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  152. if (hose->dn == node)
  153. return hose;
  154. node = node->parent;
  155. }
  156. return NULL;
  157. }
  158. static ssize_t pci_show_devspec(struct device *dev,
  159. struct device_attribute *attr, char *buf)
  160. {
  161. struct pci_dev *pdev;
  162. struct device_node *np;
  163. pdev = to_pci_dev (dev);
  164. np = pci_device_to_OF_node(pdev);
  165. if (np == NULL || np->full_name == NULL)
  166. return 0;
  167. return sprintf(buf, "%s", np->full_name);
  168. }
  169. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  170. /* Add sysfs properties */
  171. int pcibios_add_platform_entries(struct pci_dev *pdev)
  172. {
  173. return device_create_file(&pdev->dev, &dev_attr_devspec);
  174. }
  175. /*
  176. * Reads the interrupt pin to determine if interrupt is use by card.
  177. * If the interrupt is used, then gets the interrupt line from the
  178. * openfirmware and sets it in the pci_dev and pci_config line.
  179. */
  180. static int pci_read_irq_line(struct pci_dev *pci_dev)
  181. {
  182. struct of_irq oirq;
  183. unsigned int virq;
  184. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  185. #ifdef DEBUG
  186. memset(&oirq, 0xff, sizeof(oirq));
  187. #endif
  188. /* Try to get a mapping from the device-tree */
  189. if (of_irq_map_pci(pci_dev, &oirq)) {
  190. u8 line, pin;
  191. /* If that fails, lets fallback to what is in the config
  192. * space and map that through the default controller. We
  193. * also set the type to level low since that's what PCI
  194. * interrupts are. If your platform does differently, then
  195. * either provide a proper interrupt tree or don't use this
  196. * function.
  197. */
  198. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  199. return -1;
  200. if (pin == 0)
  201. return -1;
  202. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  203. line == 0xff || line == 0) {
  204. return -1;
  205. }
  206. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  207. line, pin);
  208. virq = irq_create_mapping(NULL, line);
  209. if (virq != NO_IRQ)
  210. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  211. } else {
  212. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  213. oirq.size, oirq.specifier[0], oirq.specifier[1],
  214. of_node_full_name(oirq.controller));
  215. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  216. oirq.size);
  217. }
  218. if(virq == NO_IRQ) {
  219. pr_debug(" Failed to map !\n");
  220. return -1;
  221. }
  222. pr_debug(" Mapped to linux irq %d\n", virq);
  223. pci_dev->irq = virq;
  224. return 0;
  225. }
  226. /*
  227. * Platform support for /proc/bus/pci/X/Y mmap()s,
  228. * modelled on the sparc64 implementation by Dave Miller.
  229. * -- paulus.
  230. */
  231. /*
  232. * Adjust vm_pgoff of VMA such that it is the physical page offset
  233. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  234. *
  235. * Basically, the user finds the base address for his device which he wishes
  236. * to mmap. They read the 32-bit value from the config space base register,
  237. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  238. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  239. *
  240. * Returns negative error code on failure, zero on success.
  241. */
  242. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  243. resource_size_t *offset,
  244. enum pci_mmap_state mmap_state)
  245. {
  246. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  247. unsigned long io_offset = 0;
  248. int i, res_bit;
  249. if (hose == 0)
  250. return NULL; /* should never happen */
  251. /* If memory, add on the PCI bridge address offset */
  252. if (mmap_state == pci_mmap_mem) {
  253. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  254. *offset += hose->pci_mem_offset;
  255. #endif
  256. res_bit = IORESOURCE_MEM;
  257. } else {
  258. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  259. *offset += io_offset;
  260. res_bit = IORESOURCE_IO;
  261. }
  262. /*
  263. * Check that the offset requested corresponds to one of the
  264. * resources of the device.
  265. */
  266. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  267. struct resource *rp = &dev->resource[i];
  268. int flags = rp->flags;
  269. /* treat ROM as memory (should be already) */
  270. if (i == PCI_ROM_RESOURCE)
  271. flags |= IORESOURCE_MEM;
  272. /* Active and same type? */
  273. if ((flags & res_bit) == 0)
  274. continue;
  275. /* In the range of this resource? */
  276. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  277. continue;
  278. /* found it! construct the final physical address */
  279. if (mmap_state == pci_mmap_io)
  280. *offset += hose->io_base_phys - io_offset;
  281. return rp;
  282. }
  283. return NULL;
  284. }
  285. /*
  286. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  287. * device mapping.
  288. */
  289. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  290. pgprot_t protection,
  291. enum pci_mmap_state mmap_state,
  292. int write_combine)
  293. {
  294. unsigned long prot = pgprot_val(protection);
  295. /* Write combine is always 0 on non-memory space mappings. On
  296. * memory space, if the user didn't pass 1, we check for a
  297. * "prefetchable" resource. This is a bit hackish, but we use
  298. * this to workaround the inability of /sysfs to provide a write
  299. * combine bit
  300. */
  301. if (mmap_state != pci_mmap_mem)
  302. write_combine = 0;
  303. else if (write_combine == 0) {
  304. if (rp->flags & IORESOURCE_PREFETCH)
  305. write_combine = 1;
  306. }
  307. /* XXX would be nice to have a way to ask for write-through */
  308. if (write_combine)
  309. return pgprot_noncached_wc(prot);
  310. else
  311. return pgprot_noncached(prot);
  312. }
  313. /*
  314. * This one is used by /dev/mem and fbdev who have no clue about the
  315. * PCI device, it tries to find the PCI device first and calls the
  316. * above routine
  317. */
  318. pgprot_t pci_phys_mem_access_prot(struct file *file,
  319. unsigned long pfn,
  320. unsigned long size,
  321. pgprot_t prot)
  322. {
  323. struct pci_dev *pdev = NULL;
  324. struct resource *found = NULL;
  325. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  326. int i;
  327. if (page_is_ram(pfn))
  328. return prot;
  329. prot = pgprot_noncached(prot);
  330. for_each_pci_dev(pdev) {
  331. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  332. struct resource *rp = &pdev->resource[i];
  333. int flags = rp->flags;
  334. /* Active and same type? */
  335. if ((flags & IORESOURCE_MEM) == 0)
  336. continue;
  337. /* In the range of this resource? */
  338. if (offset < (rp->start & PAGE_MASK) ||
  339. offset > rp->end)
  340. continue;
  341. found = rp;
  342. break;
  343. }
  344. if (found)
  345. break;
  346. }
  347. if (found) {
  348. if (found->flags & IORESOURCE_PREFETCH)
  349. prot = pgprot_noncached_wc(prot);
  350. pci_dev_put(pdev);
  351. }
  352. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  353. (unsigned long long)offset, pgprot_val(prot));
  354. return prot;
  355. }
  356. /*
  357. * Perform the actual remap of the pages for a PCI device mapping, as
  358. * appropriate for this architecture. The region in the process to map
  359. * is described by vm_start and vm_end members of VMA, the base physical
  360. * address is found in vm_pgoff.
  361. * The pci device structure is provided so that architectures may make mapping
  362. * decisions on a per-device or per-bus basis.
  363. *
  364. * Returns a negative error code on failure, zero on success.
  365. */
  366. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  367. enum pci_mmap_state mmap_state, int write_combine)
  368. {
  369. resource_size_t offset =
  370. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  371. struct resource *rp;
  372. int ret;
  373. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  374. if (rp == NULL)
  375. return -EINVAL;
  376. vma->vm_pgoff = offset >> PAGE_SHIFT;
  377. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  378. vma->vm_page_prot,
  379. mmap_state, write_combine);
  380. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  381. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  382. return ret;
  383. }
  384. /* This provides legacy IO read access on a bus */
  385. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  386. {
  387. unsigned long offset;
  388. struct pci_controller *hose = pci_bus_to_host(bus);
  389. struct resource *rp = &hose->io_resource;
  390. void __iomem *addr;
  391. /* Check if port can be supported by that bus. We only check
  392. * the ranges of the PHB though, not the bus itself as the rules
  393. * for forwarding legacy cycles down bridges are not our problem
  394. * here. So if the host bridge supports it, we do it.
  395. */
  396. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  397. offset += port;
  398. if (!(rp->flags & IORESOURCE_IO))
  399. return -ENXIO;
  400. if (offset < rp->start || (offset + size) > rp->end)
  401. return -ENXIO;
  402. addr = hose->io_base_virt + port;
  403. switch(size) {
  404. case 1:
  405. *((u8 *)val) = in_8(addr);
  406. return 1;
  407. case 2:
  408. if (port & 1)
  409. return -EINVAL;
  410. *((u16 *)val) = in_le16(addr);
  411. return 2;
  412. case 4:
  413. if (port & 3)
  414. return -EINVAL;
  415. *((u32 *)val) = in_le32(addr);
  416. return 4;
  417. }
  418. return -EINVAL;
  419. }
  420. /* This provides legacy IO write access on a bus */
  421. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  422. {
  423. unsigned long offset;
  424. struct pci_controller *hose = pci_bus_to_host(bus);
  425. struct resource *rp = &hose->io_resource;
  426. void __iomem *addr;
  427. /* Check if port can be supported by that bus. We only check
  428. * the ranges of the PHB though, not the bus itself as the rules
  429. * for forwarding legacy cycles down bridges are not our problem
  430. * here. So if the host bridge supports it, we do it.
  431. */
  432. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  433. offset += port;
  434. if (!(rp->flags & IORESOURCE_IO))
  435. return -ENXIO;
  436. if (offset < rp->start || (offset + size) > rp->end)
  437. return -ENXIO;
  438. addr = hose->io_base_virt + port;
  439. /* WARNING: The generic code is idiotic. It gets passed a pointer
  440. * to what can be a 1, 2 or 4 byte quantity and always reads that
  441. * as a u32, which means that we have to correct the location of
  442. * the data read within those 32 bits for size 1 and 2
  443. */
  444. switch(size) {
  445. case 1:
  446. out_8(addr, val >> 24);
  447. return 1;
  448. case 2:
  449. if (port & 1)
  450. return -EINVAL;
  451. out_le16(addr, val >> 16);
  452. return 2;
  453. case 4:
  454. if (port & 3)
  455. return -EINVAL;
  456. out_le32(addr, val);
  457. return 4;
  458. }
  459. return -EINVAL;
  460. }
  461. /* This provides legacy IO or memory mmap access on a bus */
  462. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  463. struct vm_area_struct *vma,
  464. enum pci_mmap_state mmap_state)
  465. {
  466. struct pci_controller *hose = pci_bus_to_host(bus);
  467. resource_size_t offset =
  468. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  469. resource_size_t size = vma->vm_end - vma->vm_start;
  470. struct resource *rp;
  471. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  472. pci_domain_nr(bus), bus->number,
  473. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  474. (unsigned long long)offset,
  475. (unsigned long long)(offset + size - 1));
  476. if (mmap_state == pci_mmap_mem) {
  477. /* Hack alert !
  478. *
  479. * Because X is lame and can fail starting if it gets an error trying
  480. * to mmap legacy_mem (instead of just moving on without legacy memory
  481. * access) we fake it here by giving it anonymous memory, effectively
  482. * behaving just like /dev/zero
  483. */
  484. if ((offset + size) > hose->isa_mem_size) {
  485. printk(KERN_DEBUG
  486. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  487. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  488. if (vma->vm_flags & VM_SHARED)
  489. return shmem_zero_setup(vma);
  490. return 0;
  491. }
  492. offset += hose->isa_mem_phys;
  493. } else {
  494. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  495. unsigned long roffset = offset + io_offset;
  496. rp = &hose->io_resource;
  497. if (!(rp->flags & IORESOURCE_IO))
  498. return -ENXIO;
  499. if (roffset < rp->start || (roffset + size) > rp->end)
  500. return -ENXIO;
  501. offset += hose->io_base_phys;
  502. }
  503. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  504. vma->vm_pgoff = offset >> PAGE_SHIFT;
  505. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  506. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  507. vma->vm_end - vma->vm_start,
  508. vma->vm_page_prot);
  509. }
  510. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  511. const struct resource *rsrc,
  512. resource_size_t *start, resource_size_t *end)
  513. {
  514. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  515. resource_size_t offset = 0;
  516. if (hose == NULL)
  517. return;
  518. if (rsrc->flags & IORESOURCE_IO)
  519. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  520. /* We pass a fully fixed up address to userland for MMIO instead of
  521. * a BAR value because X is lame and expects to be able to use that
  522. * to pass to /dev/mem !
  523. *
  524. * That means that we'll have potentially 64 bits values where some
  525. * userland apps only expect 32 (like X itself since it thinks only
  526. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  527. * 32 bits CHRPs :-(
  528. *
  529. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  530. * has been fixed (and the fix spread enough), we can re-enable the
  531. * 2 lines below and pass down a BAR value to userland. In that case
  532. * we'll also have to re-enable the matching code in
  533. * __pci_mmap_make_offset().
  534. *
  535. * BenH.
  536. */
  537. #if 0
  538. else if (rsrc->flags & IORESOURCE_MEM)
  539. offset = hose->pci_mem_offset;
  540. #endif
  541. *start = rsrc->start - offset;
  542. *end = rsrc->end - offset;
  543. }
  544. /**
  545. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  546. * @hose: newly allocated pci_controller to be setup
  547. * @dev: device node of the host bridge
  548. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  549. *
  550. * This function will parse the "ranges" property of a PCI host bridge device
  551. * node and setup the resource mapping of a pci controller based on its
  552. * content.
  553. *
  554. * Life would be boring if it wasn't for a few issues that we have to deal
  555. * with here:
  556. *
  557. * - We can only cope with one IO space range and up to 3 Memory space
  558. * ranges. However, some machines (thanks Apple !) tend to split their
  559. * space into lots of small contiguous ranges. So we have to coalesce.
  560. *
  561. * - We can only cope with all memory ranges having the same offset
  562. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  563. * are setup for a large 1:1 mapping along with a small "window" which
  564. * maps PCI address 0 to some arbitrary high address of the CPU space in
  565. * order to give access to the ISA memory hole.
  566. * The way out of here that I've chosen for now is to always set the
  567. * offset based on the first resource found, then override it if we
  568. * have a different offset and the previous was set by an ISA hole.
  569. *
  570. * - Some busses have IO space not starting at 0, which causes trouble with
  571. * the way we do our IO resource renumbering. The code somewhat deals with
  572. * it for 64 bits but I would expect problems on 32 bits.
  573. *
  574. * - Some 32 bits platforms such as 4xx can have physical space larger than
  575. * 32 bits so we need to use 64 bits values for the parsing
  576. */
  577. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  578. struct device_node *dev,
  579. int primary)
  580. {
  581. const u32 *ranges;
  582. int rlen;
  583. int pna = of_n_addr_cells(dev);
  584. int np = pna + 5;
  585. int memno = 0, isa_hole = -1;
  586. u32 pci_space;
  587. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  588. unsigned long long isa_mb = 0;
  589. struct resource *res;
  590. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  591. dev->full_name, primary ? "(primary)" : "");
  592. /* Get ranges property */
  593. ranges = of_get_property(dev, "ranges", &rlen);
  594. if (ranges == NULL)
  595. return;
  596. /* Parse it */
  597. while ((rlen -= np * 4) >= 0) {
  598. /* Read next ranges element */
  599. pci_space = ranges[0];
  600. pci_addr = of_read_number(ranges + 1, 2);
  601. cpu_addr = of_translate_address(dev, ranges + 3);
  602. size = of_read_number(ranges + pna + 3, 2);
  603. ranges += np;
  604. /* If we failed translation or got a zero-sized region
  605. * (some FW try to feed us with non sensical zero sized regions
  606. * such as power3 which look like some kind of attempt at exposing
  607. * the VGA memory hole)
  608. */
  609. if (cpu_addr == OF_BAD_ADDR || size == 0)
  610. continue;
  611. /* Now consume following elements while they are contiguous */
  612. for (; rlen >= np * sizeof(u32);
  613. ranges += np, rlen -= np * 4) {
  614. if (ranges[0] != pci_space)
  615. break;
  616. pci_next = of_read_number(ranges + 1, 2);
  617. cpu_next = of_translate_address(dev, ranges + 3);
  618. if (pci_next != pci_addr + size ||
  619. cpu_next != cpu_addr + size)
  620. break;
  621. size += of_read_number(ranges + pna + 3, 2);
  622. }
  623. /* Act based on address space type */
  624. res = NULL;
  625. switch ((pci_space >> 24) & 0x3) {
  626. case 1: /* PCI IO space */
  627. printk(KERN_INFO
  628. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  629. cpu_addr, cpu_addr + size - 1, pci_addr);
  630. /* We support only one IO range */
  631. if (hose->pci_io_size) {
  632. printk(KERN_INFO
  633. " \\--> Skipped (too many) !\n");
  634. continue;
  635. }
  636. #ifdef CONFIG_PPC32
  637. /* On 32 bits, limit I/O space to 16MB */
  638. if (size > 0x01000000)
  639. size = 0x01000000;
  640. /* 32 bits needs to map IOs here */
  641. hose->io_base_virt = ioremap(cpu_addr, size);
  642. /* Expect trouble if pci_addr is not 0 */
  643. if (primary)
  644. isa_io_base =
  645. (unsigned long)hose->io_base_virt;
  646. #endif /* CONFIG_PPC32 */
  647. /* pci_io_size and io_base_phys always represent IO
  648. * space starting at 0 so we factor in pci_addr
  649. */
  650. hose->pci_io_size = pci_addr + size;
  651. hose->io_base_phys = cpu_addr - pci_addr;
  652. /* Build resource */
  653. res = &hose->io_resource;
  654. res->flags = IORESOURCE_IO;
  655. res->start = pci_addr;
  656. break;
  657. case 2: /* PCI Memory space */
  658. case 3: /* PCI 64 bits Memory space */
  659. printk(KERN_INFO
  660. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  661. cpu_addr, cpu_addr + size - 1, pci_addr,
  662. (pci_space & 0x40000000) ? "Prefetch" : "");
  663. /* We support only 3 memory ranges */
  664. if (memno >= 3) {
  665. printk(KERN_INFO
  666. " \\--> Skipped (too many) !\n");
  667. continue;
  668. }
  669. /* Handles ISA memory hole space here */
  670. if (pci_addr == 0) {
  671. isa_mb = cpu_addr;
  672. isa_hole = memno;
  673. if (primary || isa_mem_base == 0)
  674. isa_mem_base = cpu_addr;
  675. hose->isa_mem_phys = cpu_addr;
  676. hose->isa_mem_size = size;
  677. }
  678. /* We get the PCI/Mem offset from the first range or
  679. * the, current one if the offset came from an ISA
  680. * hole. If they don't match, bugger.
  681. */
  682. if (memno == 0 ||
  683. (isa_hole >= 0 && pci_addr != 0 &&
  684. hose->pci_mem_offset == isa_mb))
  685. hose->pci_mem_offset = cpu_addr - pci_addr;
  686. else if (pci_addr != 0 &&
  687. hose->pci_mem_offset != cpu_addr - pci_addr) {
  688. printk(KERN_INFO
  689. " \\--> Skipped (offset mismatch) !\n");
  690. continue;
  691. }
  692. /* Build resource */
  693. res = &hose->mem_resources[memno++];
  694. res->flags = IORESOURCE_MEM;
  695. if (pci_space & 0x40000000)
  696. res->flags |= IORESOURCE_PREFETCH;
  697. res->start = cpu_addr;
  698. break;
  699. }
  700. if (res != NULL) {
  701. res->name = dev->full_name;
  702. res->end = res->start + size - 1;
  703. res->parent = NULL;
  704. res->sibling = NULL;
  705. res->child = NULL;
  706. }
  707. }
  708. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  709. * the ISA hole offset, then we need to remove the ISA hole from
  710. * the resource list for that brige
  711. */
  712. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  713. unsigned int next = isa_hole + 1;
  714. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  715. if (next < memno)
  716. memmove(&hose->mem_resources[isa_hole],
  717. &hose->mem_resources[next],
  718. sizeof(struct resource) * (memno - next));
  719. hose->mem_resources[--memno].flags = 0;
  720. }
  721. }
  722. /* Decide whether to display the domain number in /proc */
  723. int pci_proc_domain(struct pci_bus *bus)
  724. {
  725. struct pci_controller *hose = pci_bus_to_host(bus);
  726. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  727. return 0;
  728. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  729. return hose->global_number != 0;
  730. return 1;
  731. }
  732. /* This header fixup will do the resource fixup for all devices as they are
  733. * probed, but not for bridge ranges
  734. */
  735. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  736. {
  737. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  738. int i;
  739. if (!hose) {
  740. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  741. pci_name(dev));
  742. return;
  743. }
  744. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  745. struct resource *res = dev->resource + i;
  746. if (!res->flags)
  747. continue;
  748. /* If we're going to re-assign everything, we mark all resources
  749. * as unset (and 0-base them). In addition, we mark BARs starting
  750. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  751. * since in that case, we don't want to re-assign anything
  752. */
  753. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  754. (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  755. /* Only print message if not re-assigning */
  756. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  757. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  758. "is unassigned\n",
  759. pci_name(dev), i,
  760. (unsigned long long)res->start,
  761. (unsigned long long)res->end,
  762. (unsigned int)res->flags);
  763. res->end -= res->start;
  764. res->start = 0;
  765. res->flags |= IORESOURCE_UNSET;
  766. continue;
  767. }
  768. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  769. pci_name(dev), i,
  770. (unsigned long long)res->start,\
  771. (unsigned long long)res->end,
  772. (unsigned int)res->flags);
  773. }
  774. /* Call machine specific resource fixup */
  775. if (ppc_md.pcibios_fixup_resources)
  776. ppc_md.pcibios_fixup_resources(dev);
  777. }
  778. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  779. /* This function tries to figure out if a bridge resource has been initialized
  780. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  781. * things go more smoothly when it gets it right. It should covers cases such
  782. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  783. */
  784. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  785. struct resource *res)
  786. {
  787. struct pci_controller *hose = pci_bus_to_host(bus);
  788. struct pci_dev *dev = bus->self;
  789. resource_size_t offset;
  790. u16 command;
  791. int i;
  792. /* We don't do anything if PCI_PROBE_ONLY is set */
  793. if (pci_has_flag(PCI_PROBE_ONLY))
  794. return 0;
  795. /* Job is a bit different between memory and IO */
  796. if (res->flags & IORESOURCE_MEM) {
  797. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  798. * initialized by somebody
  799. */
  800. if (res->start != hose->pci_mem_offset)
  801. return 0;
  802. /* The BAR is 0, let's check if memory decoding is enabled on
  803. * the bridge. If not, we consider it unassigned
  804. */
  805. pci_read_config_word(dev, PCI_COMMAND, &command);
  806. if ((command & PCI_COMMAND_MEMORY) == 0)
  807. return 1;
  808. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  809. * resources covers that starting address (0 then it's good enough for
  810. * us for memory
  811. */
  812. for (i = 0; i < 3; i++) {
  813. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  814. hose->mem_resources[i].start == hose->pci_mem_offset)
  815. return 0;
  816. }
  817. /* Well, it starts at 0 and we know it will collide so we may as
  818. * well consider it as unassigned. That covers the Apple case.
  819. */
  820. return 1;
  821. } else {
  822. /* If the BAR is non-0, then we consider it assigned */
  823. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  824. if (((res->start - offset) & 0xfffffffful) != 0)
  825. return 0;
  826. /* Here, we are a bit different than memory as typically IO space
  827. * starting at low addresses -is- valid. What we do instead if that
  828. * we consider as unassigned anything that doesn't have IO enabled
  829. * in the PCI command register, and that's it.
  830. */
  831. pci_read_config_word(dev, PCI_COMMAND, &command);
  832. if (command & PCI_COMMAND_IO)
  833. return 0;
  834. /* It's starting at 0 and IO is disabled in the bridge, consider
  835. * it unassigned
  836. */
  837. return 1;
  838. }
  839. }
  840. /* Fixup resources of a PCI<->PCI bridge */
  841. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  842. {
  843. struct resource *res;
  844. int i;
  845. struct pci_dev *dev = bus->self;
  846. pci_bus_for_each_resource(bus, res, i) {
  847. if (!res || !res->flags)
  848. continue;
  849. if (i >= 3 && bus->self->transparent)
  850. continue;
  851. /* If we are going to re-assign everything, mark the resource
  852. * as unset and move it down to 0
  853. */
  854. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  855. res->flags |= IORESOURCE_UNSET;
  856. res->end -= res->start;
  857. res->start = 0;
  858. continue;
  859. }
  860. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  861. pci_name(dev), i,
  862. (unsigned long long)res->start,\
  863. (unsigned long long)res->end,
  864. (unsigned int)res->flags);
  865. /* Try to detect uninitialized P2P bridge resources,
  866. * and clear them out so they get re-assigned later
  867. */
  868. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  869. res->flags = 0;
  870. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  871. }
  872. }
  873. }
  874. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  875. {
  876. /* Fix up the bus resources for P2P bridges */
  877. if (bus->self != NULL)
  878. pcibios_fixup_bridge(bus);
  879. /* Platform specific bus fixups. This is currently only used
  880. * by fsl_pci and I'm hoping to get rid of it at some point
  881. */
  882. if (ppc_md.pcibios_fixup_bus)
  883. ppc_md.pcibios_fixup_bus(bus);
  884. /* Setup bus DMA mappings */
  885. if (ppc_md.pci_dma_bus_setup)
  886. ppc_md.pci_dma_bus_setup(bus);
  887. }
  888. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  889. {
  890. struct pci_dev *dev;
  891. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  892. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  893. list_for_each_entry(dev, &bus->devices, bus_list) {
  894. /* Cardbus can call us to add new devices to a bus, so ignore
  895. * those who are already fully discovered
  896. */
  897. if (dev->is_added)
  898. continue;
  899. /* Fixup NUMA node as it may not be setup yet by the generic
  900. * code and is needed by the DMA init
  901. */
  902. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  903. /* Hook up default DMA ops */
  904. set_dma_ops(&dev->dev, pci_dma_ops);
  905. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  906. /* Additional platform DMA/iommu setup */
  907. if (ppc_md.pci_dma_dev_setup)
  908. ppc_md.pci_dma_dev_setup(dev);
  909. /* Read default IRQs and fixup if necessary */
  910. pci_read_irq_line(dev);
  911. if (ppc_md.pci_irq_fixup)
  912. ppc_md.pci_irq_fixup(dev);
  913. }
  914. }
  915. void pcibios_set_master(struct pci_dev *dev)
  916. {
  917. /* No special bus mastering setup handling */
  918. }
  919. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  920. {
  921. /* When called from the generic PCI probe, read PCI<->PCI bridge
  922. * bases. This is -not- called when generating the PCI tree from
  923. * the OF device-tree.
  924. */
  925. if (bus->self != NULL)
  926. pci_read_bridge_bases(bus);
  927. /* Now fixup the bus bus */
  928. pcibios_setup_bus_self(bus);
  929. /* Now fixup devices on that bus */
  930. pcibios_setup_bus_devices(bus);
  931. }
  932. EXPORT_SYMBOL(pcibios_fixup_bus);
  933. void __devinit pci_fixup_cardbus(struct pci_bus *bus)
  934. {
  935. /* Now fixup devices on that bus */
  936. pcibios_setup_bus_devices(bus);
  937. }
  938. static int skip_isa_ioresource_align(struct pci_dev *dev)
  939. {
  940. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  941. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  942. return 1;
  943. return 0;
  944. }
  945. /*
  946. * We need to avoid collisions with `mirrored' VGA ports
  947. * and other strange ISA hardware, so we always want the
  948. * addresses to be allocated in the 0x000-0x0ff region
  949. * modulo 0x400.
  950. *
  951. * Why? Because some silly external IO cards only decode
  952. * the low 10 bits of the IO address. The 0x00-0xff region
  953. * is reserved for motherboard devices that decode all 16
  954. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  955. * but we want to try to avoid allocating at 0x2900-0x2bff
  956. * which might have be mirrored at 0x0100-0x03ff..
  957. */
  958. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  959. resource_size_t size, resource_size_t align)
  960. {
  961. struct pci_dev *dev = data;
  962. resource_size_t start = res->start;
  963. if (res->flags & IORESOURCE_IO) {
  964. if (skip_isa_ioresource_align(dev))
  965. return start;
  966. if (start & 0x300)
  967. start = (start + 0x3ff) & ~0x3ff;
  968. }
  969. return start;
  970. }
  971. EXPORT_SYMBOL(pcibios_align_resource);
  972. /*
  973. * Reparent resource children of pr that conflict with res
  974. * under res, and make res replace those children.
  975. */
  976. static int reparent_resources(struct resource *parent,
  977. struct resource *res)
  978. {
  979. struct resource *p, **pp;
  980. struct resource **firstpp = NULL;
  981. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  982. if (p->end < res->start)
  983. continue;
  984. if (res->end < p->start)
  985. break;
  986. if (p->start < res->start || p->end > res->end)
  987. return -1; /* not completely contained */
  988. if (firstpp == NULL)
  989. firstpp = pp;
  990. }
  991. if (firstpp == NULL)
  992. return -1; /* didn't find any conflicting entries? */
  993. res->parent = parent;
  994. res->child = *firstpp;
  995. res->sibling = *pp;
  996. *firstpp = res;
  997. *pp = NULL;
  998. for (p = res->child; p != NULL; p = p->sibling) {
  999. p->parent = res;
  1000. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1001. p->name,
  1002. (unsigned long long)p->start,
  1003. (unsigned long long)p->end, res->name);
  1004. }
  1005. return 0;
  1006. }
  1007. /*
  1008. * Handle resources of PCI devices. If the world were perfect, we could
  1009. * just allocate all the resource regions and do nothing more. It isn't.
  1010. * On the other hand, we cannot just re-allocate all devices, as it would
  1011. * require us to know lots of host bridge internals. So we attempt to
  1012. * keep as much of the original configuration as possible, but tweak it
  1013. * when it's found to be wrong.
  1014. *
  1015. * Known BIOS problems we have to work around:
  1016. * - I/O or memory regions not configured
  1017. * - regions configured, but not enabled in the command register
  1018. * - bogus I/O addresses above 64K used
  1019. * - expansion ROMs left enabled (this may sound harmless, but given
  1020. * the fact the PCI specs explicitly allow address decoders to be
  1021. * shared between expansion ROMs and other resource regions, it's
  1022. * at least dangerous)
  1023. *
  1024. * Our solution:
  1025. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1026. * This gives us fixed barriers on where we can allocate.
  1027. * (2) Allocate resources for all enabled devices. If there is
  1028. * a collision, just mark the resource as unallocated. Also
  1029. * disable expansion ROMs during this step.
  1030. * (3) Try to allocate resources for disabled devices. If the
  1031. * resources were assigned correctly, everything goes well,
  1032. * if they weren't, they won't disturb allocation of other
  1033. * resources.
  1034. * (4) Assign new addresses to resources which were either
  1035. * not configured at all or misconfigured. If explicitly
  1036. * requested by the user, configure expansion ROM address
  1037. * as well.
  1038. */
  1039. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1040. {
  1041. struct pci_bus *b;
  1042. int i;
  1043. struct resource *res, *pr;
  1044. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1045. pci_domain_nr(bus), bus->number);
  1046. pci_bus_for_each_resource(bus, res, i) {
  1047. if (!res || !res->flags || res->start > res->end || res->parent)
  1048. continue;
  1049. /* If the resource was left unset at this point, we clear it */
  1050. if (res->flags & IORESOURCE_UNSET)
  1051. goto clear_resource;
  1052. if (bus->parent == NULL)
  1053. pr = (res->flags & IORESOURCE_IO) ?
  1054. &ioport_resource : &iomem_resource;
  1055. else {
  1056. pr = pci_find_parent_resource(bus->self, res);
  1057. if (pr == res) {
  1058. /* this happens when the generic PCI
  1059. * code (wrongly) decides that this
  1060. * bridge is transparent -- paulus
  1061. */
  1062. continue;
  1063. }
  1064. }
  1065. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1066. "[0x%x], parent %p (%s)\n",
  1067. bus->self ? pci_name(bus->self) : "PHB",
  1068. bus->number, i,
  1069. (unsigned long long)res->start,
  1070. (unsigned long long)res->end,
  1071. (unsigned int)res->flags,
  1072. pr, (pr && pr->name) ? pr->name : "nil");
  1073. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1074. if (request_resource(pr, res) == 0)
  1075. continue;
  1076. /*
  1077. * Must be a conflict with an existing entry.
  1078. * Move that entry (or entries) under the
  1079. * bridge resource and try again.
  1080. */
  1081. if (reparent_resources(pr, res) == 0)
  1082. continue;
  1083. }
  1084. pr_warning("PCI: Cannot allocate resource region "
  1085. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1086. clear_resource:
  1087. res->start = res->end = 0;
  1088. res->flags = 0;
  1089. }
  1090. list_for_each_entry(b, &bus->children, node)
  1091. pcibios_allocate_bus_resources(b);
  1092. }
  1093. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1094. {
  1095. struct resource *pr, *r = &dev->resource[idx];
  1096. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1097. pci_name(dev), idx,
  1098. (unsigned long long)r->start,
  1099. (unsigned long long)r->end,
  1100. (unsigned int)r->flags);
  1101. pr = pci_find_parent_resource(dev, r);
  1102. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1103. request_resource(pr, r) < 0) {
  1104. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1105. " of device %s, will remap\n", idx, pci_name(dev));
  1106. if (pr)
  1107. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1108. pr,
  1109. (unsigned long long)pr->start,
  1110. (unsigned long long)pr->end,
  1111. (unsigned int)pr->flags);
  1112. /* We'll assign a new address later */
  1113. r->flags |= IORESOURCE_UNSET;
  1114. r->end -= r->start;
  1115. r->start = 0;
  1116. }
  1117. }
  1118. static void __init pcibios_allocate_resources(int pass)
  1119. {
  1120. struct pci_dev *dev = NULL;
  1121. int idx, disabled;
  1122. u16 command;
  1123. struct resource *r;
  1124. for_each_pci_dev(dev) {
  1125. pci_read_config_word(dev, PCI_COMMAND, &command);
  1126. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1127. r = &dev->resource[idx];
  1128. if (r->parent) /* Already allocated */
  1129. continue;
  1130. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1131. continue; /* Not assigned at all */
  1132. /* We only allocate ROMs on pass 1 just in case they
  1133. * have been screwed up by firmware
  1134. */
  1135. if (idx == PCI_ROM_RESOURCE )
  1136. disabled = 1;
  1137. if (r->flags & IORESOURCE_IO)
  1138. disabled = !(command & PCI_COMMAND_IO);
  1139. else
  1140. disabled = !(command & PCI_COMMAND_MEMORY);
  1141. if (pass == disabled)
  1142. alloc_resource(dev, idx);
  1143. }
  1144. if (pass)
  1145. continue;
  1146. r = &dev->resource[PCI_ROM_RESOURCE];
  1147. if (r->flags) {
  1148. /* Turn the ROM off, leave the resource region,
  1149. * but keep it unregistered.
  1150. */
  1151. u32 reg;
  1152. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1153. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1154. pr_debug("PCI: Switching off ROM of %s\n",
  1155. pci_name(dev));
  1156. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1157. pci_write_config_dword(dev, dev->rom_base_reg,
  1158. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1159. }
  1160. }
  1161. }
  1162. }
  1163. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1164. {
  1165. struct pci_controller *hose = pci_bus_to_host(bus);
  1166. resource_size_t offset;
  1167. struct resource *res, *pres;
  1168. int i;
  1169. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1170. /* Check for IO */
  1171. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1172. goto no_io;
  1173. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1174. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1175. BUG_ON(res == NULL);
  1176. res->name = "Legacy IO";
  1177. res->flags = IORESOURCE_IO;
  1178. res->start = offset;
  1179. res->end = (offset + 0xfff) & 0xfffffffful;
  1180. pr_debug("Candidate legacy IO: %pR\n", res);
  1181. if (request_resource(&hose->io_resource, res)) {
  1182. printk(KERN_DEBUG
  1183. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1184. pci_domain_nr(bus), bus->number, res);
  1185. kfree(res);
  1186. }
  1187. no_io:
  1188. /* Check for memory */
  1189. offset = hose->pci_mem_offset;
  1190. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1191. for (i = 0; i < 3; i++) {
  1192. pres = &hose->mem_resources[i];
  1193. if (!(pres->flags & IORESOURCE_MEM))
  1194. continue;
  1195. pr_debug("hose mem res: %pR\n", pres);
  1196. if ((pres->start - offset) <= 0xa0000 &&
  1197. (pres->end - offset) >= 0xbffff)
  1198. break;
  1199. }
  1200. if (i >= 3)
  1201. return;
  1202. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1203. BUG_ON(res == NULL);
  1204. res->name = "Legacy VGA memory";
  1205. res->flags = IORESOURCE_MEM;
  1206. res->start = 0xa0000 + offset;
  1207. res->end = 0xbffff + offset;
  1208. pr_debug("Candidate VGA memory: %pR\n", res);
  1209. if (request_resource(pres, res)) {
  1210. printk(KERN_DEBUG
  1211. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1212. pci_domain_nr(bus), bus->number, res);
  1213. kfree(res);
  1214. }
  1215. }
  1216. void __init pcibios_resource_survey(void)
  1217. {
  1218. struct pci_bus *b;
  1219. /* Allocate and assign resources */
  1220. list_for_each_entry(b, &pci_root_buses, node)
  1221. pcibios_allocate_bus_resources(b);
  1222. pcibios_allocate_resources(0);
  1223. pcibios_allocate_resources(1);
  1224. /* Before we start assigning unassigned resource, we try to reserve
  1225. * the low IO area and the VGA memory area if they intersect the
  1226. * bus available resources to avoid allocating things on top of them
  1227. */
  1228. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1229. list_for_each_entry(b, &pci_root_buses, node)
  1230. pcibios_reserve_legacy_regions(b);
  1231. }
  1232. /* Now, if the platform didn't decide to blindly trust the firmware,
  1233. * we proceed to assigning things that were left unassigned
  1234. */
  1235. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1236. pr_debug("PCI: Assigning unassigned resources...\n");
  1237. pci_assign_unassigned_resources();
  1238. }
  1239. /* Call machine dependent fixup */
  1240. if (ppc_md.pcibios_fixup)
  1241. ppc_md.pcibios_fixup();
  1242. }
  1243. #ifdef CONFIG_HOTPLUG
  1244. /* This is used by the PCI hotplug driver to allocate resource
  1245. * of newly plugged busses. We can try to consolidate with the
  1246. * rest of the code later, for now, keep it as-is as our main
  1247. * resource allocation function doesn't deal with sub-trees yet.
  1248. */
  1249. void pcibios_claim_one_bus(struct pci_bus *bus)
  1250. {
  1251. struct pci_dev *dev;
  1252. struct pci_bus *child_bus;
  1253. list_for_each_entry(dev, &bus->devices, bus_list) {
  1254. int i;
  1255. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1256. struct resource *r = &dev->resource[i];
  1257. if (r->parent || !r->start || !r->flags)
  1258. continue;
  1259. pr_debug("PCI: Claiming %s: "
  1260. "Resource %d: %016llx..%016llx [%x]\n",
  1261. pci_name(dev), i,
  1262. (unsigned long long)r->start,
  1263. (unsigned long long)r->end,
  1264. (unsigned int)r->flags);
  1265. pci_claim_resource(dev, i);
  1266. }
  1267. }
  1268. list_for_each_entry(child_bus, &bus->children, node)
  1269. pcibios_claim_one_bus(child_bus);
  1270. }
  1271. /* pcibios_finish_adding_to_bus
  1272. *
  1273. * This is to be called by the hotplug code after devices have been
  1274. * added to a bus, this include calling it for a PHB that is just
  1275. * being added
  1276. */
  1277. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1278. {
  1279. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1280. pci_domain_nr(bus), bus->number);
  1281. /* Allocate bus and devices resources */
  1282. pcibios_allocate_bus_resources(bus);
  1283. pcibios_claim_one_bus(bus);
  1284. /* Add new devices to global lists. Register in proc, sysfs. */
  1285. pci_bus_add_devices(bus);
  1286. /* Fixup EEH */
  1287. eeh_add_device_tree_late(bus);
  1288. }
  1289. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1290. #endif /* CONFIG_HOTPLUG */
  1291. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1292. {
  1293. if (ppc_md.pcibios_enable_device_hook)
  1294. if (ppc_md.pcibios_enable_device_hook(dev))
  1295. return -EINVAL;
  1296. return pci_enable_resources(dev, mask);
  1297. }
  1298. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1299. {
  1300. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1301. }
  1302. static void __devinit pcibios_setup_phb_resources(struct pci_controller *hose, struct list_head *resources)
  1303. {
  1304. struct resource *res;
  1305. int i;
  1306. /* Hookup PHB IO resource */
  1307. res = &hose->io_resource;
  1308. if (!res->flags) {
  1309. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1310. " bridge %s (domain %d)\n",
  1311. hose->dn->full_name, hose->global_number);
  1312. #ifdef CONFIG_PPC32
  1313. /* Workaround for lack of IO resource only on 32-bit */
  1314. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1315. res->end = res->start + IO_SPACE_LIMIT;
  1316. res->flags = IORESOURCE_IO;
  1317. #endif /* CONFIG_PPC32 */
  1318. }
  1319. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1320. (unsigned long long)res->start,
  1321. (unsigned long long)res->end,
  1322. (unsigned long)res->flags);
  1323. pci_add_resource_offset(resources, res, pcibios_io_space_offset(hose));
  1324. /* Hookup PHB Memory resources */
  1325. for (i = 0; i < 3; ++i) {
  1326. res = &hose->mem_resources[i];
  1327. if (!res->flags) {
  1328. if (i > 0)
  1329. continue;
  1330. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1331. "host bridge %s (domain %d)\n",
  1332. hose->dn->full_name, hose->global_number);
  1333. #ifdef CONFIG_PPC32
  1334. /* Workaround for lack of MEM resource only on 32-bit */
  1335. res->start = hose->pci_mem_offset;
  1336. res->end = (resource_size_t)-1LL;
  1337. res->flags = IORESOURCE_MEM;
  1338. #endif /* CONFIG_PPC32 */
  1339. }
  1340. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1341. (unsigned long long)res->start,
  1342. (unsigned long long)res->end,
  1343. (unsigned long)res->flags);
  1344. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1345. }
  1346. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1347. (unsigned long long)hose->pci_mem_offset);
  1348. pr_debug("PCI: PHB IO offset = %08lx\n",
  1349. (unsigned long)hose->io_base_virt - _IO_BASE);
  1350. }
  1351. /*
  1352. * Null PCI config access functions, for the case when we can't
  1353. * find a hose.
  1354. */
  1355. #define NULL_PCI_OP(rw, size, type) \
  1356. static int \
  1357. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1358. { \
  1359. return PCIBIOS_DEVICE_NOT_FOUND; \
  1360. }
  1361. static int
  1362. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1363. int len, u32 *val)
  1364. {
  1365. return PCIBIOS_DEVICE_NOT_FOUND;
  1366. }
  1367. static int
  1368. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1369. int len, u32 val)
  1370. {
  1371. return PCIBIOS_DEVICE_NOT_FOUND;
  1372. }
  1373. static struct pci_ops null_pci_ops =
  1374. {
  1375. .read = null_read_config,
  1376. .write = null_write_config,
  1377. };
  1378. /*
  1379. * These functions are used early on before PCI scanning is done
  1380. * and all of the pci_dev and pci_bus structures have been created.
  1381. */
  1382. static struct pci_bus *
  1383. fake_pci_bus(struct pci_controller *hose, int busnr)
  1384. {
  1385. static struct pci_bus bus;
  1386. if (hose == 0) {
  1387. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1388. }
  1389. bus.number = busnr;
  1390. bus.sysdata = hose;
  1391. bus.ops = hose? hose->ops: &null_pci_ops;
  1392. return &bus;
  1393. }
  1394. #define EARLY_PCI_OP(rw, size, type) \
  1395. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1396. int devfn, int offset, type value) \
  1397. { \
  1398. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1399. devfn, offset, value); \
  1400. }
  1401. EARLY_PCI_OP(read, byte, u8 *)
  1402. EARLY_PCI_OP(read, word, u16 *)
  1403. EARLY_PCI_OP(read, dword, u32 *)
  1404. EARLY_PCI_OP(write, byte, u8)
  1405. EARLY_PCI_OP(write, word, u16)
  1406. EARLY_PCI_OP(write, dword, u32)
  1407. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1408. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1409. int cap)
  1410. {
  1411. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1412. }
  1413. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1414. {
  1415. struct pci_controller *hose = bus->sysdata;
  1416. return of_node_get(hose->dn);
  1417. }
  1418. /**
  1419. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1420. * @hose: Pointer to the PCI host controller instance structure
  1421. */
  1422. void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1423. {
  1424. LIST_HEAD(resources);
  1425. struct pci_bus *bus;
  1426. struct device_node *node = hose->dn;
  1427. int mode;
  1428. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1429. /* Get some IO space for the new PHB */
  1430. pcibios_setup_phb_io_space(hose);
  1431. /* Wire up PHB bus resources */
  1432. pcibios_setup_phb_resources(hose, &resources);
  1433. hose->busn.start = hose->first_busno;
  1434. hose->busn.end = hose->last_busno;
  1435. hose->busn.flags = IORESOURCE_BUS;
  1436. pci_add_resource(&resources, &hose->busn);
  1437. /* Create an empty bus for the toplevel */
  1438. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1439. hose->ops, hose, &resources);
  1440. if (bus == NULL) {
  1441. pr_err("Failed to create bus for PCI domain %04x\n",
  1442. hose->global_number);
  1443. pci_free_resource_list(&resources);
  1444. return;
  1445. }
  1446. hose->bus = bus;
  1447. /* Get probe mode and perform scan */
  1448. mode = PCI_PROBE_NORMAL;
  1449. if (node && ppc_md.pci_probe_mode)
  1450. mode = ppc_md.pci_probe_mode(bus);
  1451. pr_debug(" probe mode: %d\n", mode);
  1452. if (mode == PCI_PROBE_DEVTREE)
  1453. of_scan_bus(node, bus);
  1454. if (mode == PCI_PROBE_NORMAL) {
  1455. pci_bus_update_busn_res_end(bus, 255);
  1456. hose->last_busno = pci_scan_child_bus(bus);
  1457. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1458. }
  1459. /* Platform gets a chance to do some global fixups before
  1460. * we proceed to resource allocation
  1461. */
  1462. if (ppc_md.pcibios_fixup_phb)
  1463. ppc_md.pcibios_fixup_phb(hose);
  1464. /* Configure PCI Express settings */
  1465. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1466. struct pci_bus *child;
  1467. list_for_each_entry(child, &bus->children, node) {
  1468. struct pci_dev *self = child->self;
  1469. if (!self)
  1470. continue;
  1471. pcie_bus_configure_settings(child, self->pcie_mpss);
  1472. }
  1473. }
  1474. }
  1475. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1476. {
  1477. int i, class = dev->class >> 8;
  1478. /* When configured as agent, programing interface = 1 */
  1479. int prog_if = dev->class & 0xf;
  1480. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1481. class == PCI_CLASS_BRIDGE_OTHER) &&
  1482. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1483. (prog_if == 0) &&
  1484. (dev->bus->parent == NULL)) {
  1485. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1486. dev->resource[i].start = 0;
  1487. dev->resource[i].end = 0;
  1488. dev->resource[i].flags = 0;
  1489. }
  1490. }
  1491. }
  1492. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1493. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);