phy_n.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  47. {//TODO
  48. }
  49. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  50. {//TODO
  51. }
  52. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  53. bool ignore_tssi)
  54. {//TODO
  55. return B43_TXPWR_RES_DONE;
  56. }
  57. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  58. const struct b43_nphy_channeltab_entry *e)
  59. {
  60. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  61. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  62. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  63. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  64. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  65. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  66. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  67. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  68. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  69. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  70. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  71. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  72. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  73. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  74. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  75. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  76. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  77. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  78. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  79. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  80. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  81. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  82. }
  83. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  84. const struct b43_nphy_channeltab_entry *e)
  85. {
  86. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  87. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  88. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  89. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  90. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  91. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  92. }
  93. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  94. {
  95. //TODO
  96. }
  97. /* Tune the hardware to a new channel. */
  98. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  99. {
  100. const struct b43_nphy_channeltab_entry *tabent;
  101. tabent = b43_nphy_get_chantabent(dev, channel);
  102. if (!tabent)
  103. return -ESRCH;
  104. //FIXME enable/disable band select upper20 in RXCTL
  105. if (0 /*FIXME 5Ghz*/)
  106. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  107. else
  108. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  109. b43_chantab_radio_upload(dev, tabent);
  110. udelay(50);
  111. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  112. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  113. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  114. udelay(300);
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  117. else
  118. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  119. b43_chantab_phy_upload(dev, tabent);
  120. b43_nphy_tx_power_fix(dev);
  121. return 0;
  122. }
  123. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  124. {
  125. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  126. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  127. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  128. B43_NPHY_RFCTL_CMD_CHIP0PU |
  129. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  130. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  131. B43_NPHY_RFCTL_CMD_PORFORCE);
  132. }
  133. static void b43_radio_init2055_post(struct b43_wldev *dev)
  134. {
  135. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  136. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  137. int i;
  138. u16 val;
  139. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  140. msleep(1);
  141. if ((sprom->revision != 4) ||
  142. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  143. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  144. (binfo->type != 0x46D) ||
  145. (binfo->rev < 0x41)) {
  146. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  147. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  148. msleep(1);
  149. }
  150. }
  151. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  152. msleep(1);
  153. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  154. msleep(1);
  155. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  156. msleep(1);
  157. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  158. msleep(1);
  159. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  160. msleep(1);
  161. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  162. msleep(1);
  163. for (i = 0; i < 100; i++) {
  164. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  165. if (val & 0x80)
  166. break;
  167. udelay(10);
  168. }
  169. msleep(1);
  170. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  171. msleep(1);
  172. nphy_channel_switch(dev, dev->phy.channel);
  173. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  174. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  175. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  176. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  177. }
  178. /* Initialize a Broadcom 2055 N-radio */
  179. static void b43_radio_init2055(struct b43_wldev *dev)
  180. {
  181. b43_radio_init2055_pre(dev);
  182. if (b43_status(dev) < B43_STAT_INITIALIZED)
  183. b2055_upload_inittab(dev, 0, 1);
  184. else
  185. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  186. b43_radio_init2055_post(dev);
  187. }
  188. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  189. {
  190. b43_radio_init2055(dev);
  191. }
  192. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  193. {
  194. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  195. ~B43_NPHY_RFCTL_CMD_EN);
  196. }
  197. #define ntab_upload(dev, offset, data) do { \
  198. unsigned int i; \
  199. for (i = 0; i < (offset##_SIZE); i++) \
  200. b43_ntab_write(dev, (offset) + i, (data)[i]); \
  201. } while (0)
  202. /*
  203. * Upload the N-PHY tables.
  204. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  205. */
  206. static void b43_nphy_tables_init(struct b43_wldev *dev)
  207. {
  208. if (dev->phy.rev < 3)
  209. b43_nphy_rev0_1_2_tables_init(dev);
  210. else
  211. b43_nphy_rev3plus_tables_init(dev);
  212. }
  213. static void b43_nphy_workarounds(struct b43_wldev *dev)
  214. {
  215. struct b43_phy *phy = &dev->phy;
  216. unsigned int i;
  217. b43_phy_set(dev, B43_NPHY_IQFLIP,
  218. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  219. if (1 /* FIXME band is 2.4GHz */) {
  220. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  221. B43_NPHY_CLASSCTL_CCKEN);
  222. } else {
  223. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  224. ~B43_NPHY_CLASSCTL_CCKEN);
  225. }
  226. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  227. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  228. /* Fixup some tables */
  229. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  230. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  231. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  232. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  233. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  237. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  238. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  239. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  240. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  241. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  242. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  243. //TODO set RF sequence
  244. /* Set narrowband clip threshold */
  245. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  246. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  247. /* Set wideband clip 2 threshold */
  248. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  249. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  250. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  251. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  252. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  253. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  254. /* Set Clip 2 detect */
  255. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  256. B43_NPHY_C1_CGAINI_CL2DETECT);
  257. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  258. B43_NPHY_C2_CGAINI_CL2DETECT);
  259. if (0 /*FIXME*/) {
  260. /* Set dwell lengths */
  261. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  262. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  263. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  264. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  265. /* Set gain backoff */
  266. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  267. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  268. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  269. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  270. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  271. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  272. /* Set HPVGA2 index */
  273. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  274. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  275. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  276. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  277. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  278. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  279. //FIXME verify that the specs really mean to use autoinc here.
  280. for (i = 0; i < 3; i++)
  281. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  282. }
  283. /* Set minimum gain value */
  284. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  285. ~B43_NPHY_C1_MINGAIN,
  286. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  287. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  288. ~B43_NPHY_C2_MINGAIN,
  289. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  290. if (phy->rev < 2) {
  291. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  292. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  293. }
  294. /* Set phase track alpha and beta */
  295. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  296. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  297. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  298. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  299. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  300. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  301. }
  302. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  303. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  304. {
  305. struct b43_phy_n *nphy = dev->phy.n;
  306. enum ieee80211_band band;
  307. u16 tmp;
  308. if (!enable) {
  309. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  310. B43_NPHY_RFCTL_INTC1);
  311. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  312. B43_NPHY_RFCTL_INTC2);
  313. band = b43_current_band(dev->wl);
  314. if (dev->phy.rev >= 3) {
  315. if (band == IEEE80211_BAND_5GHZ)
  316. tmp = 0x600;
  317. else
  318. tmp = 0x480;
  319. } else {
  320. if (band == IEEE80211_BAND_5GHZ)
  321. tmp = 0x180;
  322. else
  323. tmp = 0x120;
  324. }
  325. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  326. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  327. } else {
  328. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  329. nphy->rfctrl_intc1_save);
  330. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  331. nphy->rfctrl_intc2_save);
  332. }
  333. }
  334. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  335. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  336. {
  337. struct b43_phy_n *nphy = dev->phy.n;
  338. u16 tmp;
  339. enum ieee80211_band band = b43_current_band(dev->wl);
  340. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  341. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  342. if (dev->phy.rev >= 3) {
  343. if (ipa) {
  344. tmp = 4;
  345. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  346. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  347. }
  348. tmp = 1;
  349. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  350. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  351. }
  352. }
  353. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  354. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  355. {
  356. u32 tmslow;
  357. if (dev->phy.type != B43_PHYTYPE_N)
  358. return;
  359. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  360. if (force)
  361. tmslow |= SSB_TMSLOW_FGC;
  362. else
  363. tmslow &= ~SSB_TMSLOW_FGC;
  364. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  365. }
  366. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  367. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  368. {
  369. u16 bbcfg;
  370. b43_nphy_bmac_clock_fgc(dev, 1);
  371. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  372. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  373. udelay(1);
  374. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  375. b43_nphy_bmac_clock_fgc(dev, 0);
  376. /* TODO: N PHY Force RF Seq with argument 2 */
  377. }
  378. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  379. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  380. u16 samps, u8 time, bool wait)
  381. {
  382. int i;
  383. u16 tmp;
  384. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  385. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  386. if (wait)
  387. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  388. else
  389. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  390. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  391. for (i = 1000; i; i--) {
  392. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  393. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  394. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  395. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  396. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  397. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  398. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  399. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  400. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  401. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  402. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  403. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  404. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  405. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  406. return;
  407. }
  408. udelay(10);
  409. }
  410. memset(est, 0, sizeof(*est));
  411. }
  412. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  413. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  414. struct b43_phy_n_iq_comp *pcomp)
  415. {
  416. if (write) {
  417. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  418. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  419. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  420. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  421. } else {
  422. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  423. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  424. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  425. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  426. }
  427. }
  428. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  429. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  430. {
  431. int i;
  432. s32 iq;
  433. u32 ii;
  434. u32 qq;
  435. int iq_nbits, qq_nbits;
  436. int arsh, brsh;
  437. u16 tmp, a, b;
  438. struct nphy_iq_est est;
  439. struct b43_phy_n_iq_comp old;
  440. struct b43_phy_n_iq_comp new = { };
  441. bool error = false;
  442. if (mask == 0)
  443. return;
  444. b43_nphy_rx_iq_coeffs(dev, false, &old);
  445. b43_nphy_rx_iq_coeffs(dev, true, &new);
  446. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  447. new = old;
  448. for (i = 0; i < 2; i++) {
  449. if (i == 0 && (mask & 1)) {
  450. iq = est.iq0_prod;
  451. ii = est.i0_pwr;
  452. qq = est.q0_pwr;
  453. } else if (i == 1 && (mask & 2)) {
  454. iq = est.iq1_prod;
  455. ii = est.i1_pwr;
  456. qq = est.q1_pwr;
  457. } else {
  458. B43_WARN_ON(1);
  459. continue;
  460. }
  461. if (ii + qq < 2) {
  462. error = true;
  463. break;
  464. }
  465. iq_nbits = fls(abs(iq));
  466. qq_nbits = fls(qq);
  467. arsh = iq_nbits - 20;
  468. if (arsh >= 0) {
  469. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  470. tmp = ii >> arsh;
  471. } else {
  472. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  473. tmp = ii << -arsh;
  474. }
  475. if (tmp == 0) {
  476. error = true;
  477. break;
  478. }
  479. a /= tmp;
  480. brsh = qq_nbits - 11;
  481. if (brsh >= 0) {
  482. b = (qq << (31 - qq_nbits));
  483. tmp = ii >> brsh;
  484. } else {
  485. b = (qq << (31 - qq_nbits));
  486. tmp = ii << -brsh;
  487. }
  488. if (tmp == 0) {
  489. error = true;
  490. break;
  491. }
  492. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  493. if (i == 0 && (mask & 0x1)) {
  494. if (dev->phy.rev >= 3) {
  495. new.a0 = a & 0x3FF;
  496. new.b0 = b & 0x3FF;
  497. } else {
  498. new.a0 = b & 0x3FF;
  499. new.b0 = a & 0x3FF;
  500. }
  501. } else if (i == 1 && (mask & 0x2)) {
  502. if (dev->phy.rev >= 3) {
  503. new.a1 = a & 0x3FF;
  504. new.b1 = b & 0x3FF;
  505. } else {
  506. new.a1 = b & 0x3FF;
  507. new.b1 = a & 0x3FF;
  508. }
  509. }
  510. }
  511. if (error)
  512. new = old;
  513. b43_nphy_rx_iq_coeffs(dev, true, &new);
  514. }
  515. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  516. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  517. {
  518. u16 array[4];
  519. int i;
  520. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  521. for (i = 0; i < 4; i++)
  522. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  523. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  524. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  525. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  526. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  527. }
  528. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  529. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  530. {
  531. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  532. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  533. }
  534. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  535. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  536. {
  537. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  538. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  539. }
  540. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  541. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  542. {
  543. u16 tmp;
  544. if (dev->dev->id.revision == 16)
  545. b43_mac_suspend(dev);
  546. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  547. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  548. B43_NPHY_CLASSCTL_WAITEDEN);
  549. tmp &= ~mask;
  550. tmp |= (val & mask);
  551. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  552. if (dev->dev->id.revision == 16)
  553. b43_mac_enable(dev);
  554. return tmp;
  555. }
  556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  557. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  558. {
  559. struct b43_phy *phy = &dev->phy;
  560. struct b43_phy_n *nphy = phy->n;
  561. if (enable) {
  562. u16 clip[] = { 0xFFFF, 0xFFFF };
  563. if (nphy->deaf_count++ == 0) {
  564. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  565. b43_nphy_classifier(dev, 0x7, 0);
  566. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  567. b43_nphy_write_clip_detection(dev, clip);
  568. }
  569. b43_nphy_reset_cca(dev);
  570. } else {
  571. if (--nphy->deaf_count == 0) {
  572. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  573. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  574. }
  575. }
  576. }
  577. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  578. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  579. {
  580. struct b43_phy_n *nphy = dev->phy.n;
  581. int i, j;
  582. u32 tmp;
  583. u32 cur_real, cur_imag, real_part, imag_part;
  584. u16 buffer[7];
  585. if (nphy->hang_avoid)
  586. b43_nphy_stay_in_carrier_search(dev, true);
  587. /* TODO: Read an N PHY Table with ID 15, length 7, offset 80,
  588. width 16, and data pointer buffer */
  589. for (i = 0; i < 2; i++) {
  590. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  591. (buffer[i * 2 + 1] & 0x3FF);
  592. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  593. (((i + 26) << 10) | 320));
  594. for (j = 0; j < 128; j++) {
  595. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  596. ((tmp >> 16) & 0xFFFF));
  597. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  598. (tmp & 0xFFFF));
  599. }
  600. }
  601. for (i = 0; i < 2; i++) {
  602. tmp = buffer[5 + i];
  603. real_part = (tmp >> 8) & 0xFF;
  604. imag_part = (tmp & 0xFF);
  605. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  606. (((i + 26) << 10) | 448));
  607. if (dev->phy.rev >= 3) {
  608. cur_real = real_part;
  609. cur_imag = imag_part;
  610. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  611. }
  612. for (j = 0; j < 128; j++) {
  613. if (dev->phy.rev < 3) {
  614. cur_real = (real_part * loscale[j] + 128) >> 8;
  615. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  616. tmp = ((cur_real & 0xFF) << 8) |
  617. (cur_imag & 0xFF);
  618. }
  619. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  620. ((tmp >> 16) & 0xFFFF));
  621. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  622. (tmp & 0xFFFF));
  623. }
  624. }
  625. if (dev->phy.rev >= 3) {
  626. b43_shm_write16(dev, B43_SHM_SHARED,
  627. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  628. b43_shm_write16(dev, B43_SHM_SHARED,
  629. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  630. }
  631. if (nphy->hang_avoid)
  632. b43_nphy_stay_in_carrier_search(dev, false);
  633. }
  634. enum b43_nphy_rf_sequence {
  635. B43_RFSEQ_RX2TX,
  636. B43_RFSEQ_TX2RX,
  637. B43_RFSEQ_RESET2RX,
  638. B43_RFSEQ_UPDATE_GAINH,
  639. B43_RFSEQ_UPDATE_GAINL,
  640. B43_RFSEQ_UPDATE_GAINU,
  641. };
  642. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  643. enum b43_nphy_rf_sequence seq)
  644. {
  645. static const u16 trigger[] = {
  646. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  647. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  648. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  649. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  650. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  651. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  652. };
  653. int i;
  654. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  655. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  656. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  657. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  658. for (i = 0; i < 200; i++) {
  659. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  660. goto ok;
  661. msleep(1);
  662. }
  663. b43err(dev->wl, "RF sequence status timeout\n");
  664. ok:
  665. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  666. ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
  667. }
  668. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  669. {
  670. unsigned int i;
  671. u16 val;
  672. val = 0x1E1F;
  673. for (i = 0; i < 14; i++) {
  674. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  675. val -= 0x202;
  676. }
  677. val = 0x3E3F;
  678. for (i = 0; i < 16; i++) {
  679. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  680. val -= 0x202;
  681. }
  682. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  683. }
  684. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  685. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  686. s8 offset, u8 core, u8 rail, u8 type)
  687. {
  688. u16 tmp;
  689. bool core1or5 = (core == 1) || (core == 5);
  690. bool core2or5 = (core == 2) || (core == 5);
  691. offset = clamp_val(offset, -32, 31);
  692. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  693. if (core1or5 && (rail == 0) && (type == 2))
  694. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  695. if (core1or5 && (rail == 1) && (type == 2))
  696. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  697. if (core2or5 && (rail == 0) && (type == 2))
  698. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  699. if (core2or5 && (rail == 1) && (type == 2))
  700. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  701. if (core1or5 && (rail == 0) && (type == 0))
  702. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  703. if (core1or5 && (rail == 1) && (type == 0))
  704. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  705. if (core2or5 && (rail == 0) && (type == 0))
  706. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  707. if (core2or5 && (rail == 1) && (type == 0))
  708. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  709. if (core1or5 && (rail == 0) && (type == 1))
  710. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  711. if (core1or5 && (rail == 1) && (type == 1))
  712. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  713. if (core2or5 && (rail == 0) && (type == 1))
  714. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  715. if (core2or5 && (rail == 1) && (type == 1))
  716. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  717. if (core1or5 && (rail == 0) && (type == 6))
  718. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  719. if (core1or5 && (rail == 1) && (type == 6))
  720. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  721. if (core2or5 && (rail == 0) && (type == 6))
  722. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  723. if (core2or5 && (rail == 1) && (type == 6))
  724. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  725. if (core1or5 && (rail == 0) && (type == 3))
  726. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  727. if (core1or5 && (rail == 1) && (type == 3))
  728. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  729. if (core2or5 && (rail == 0) && (type == 3))
  730. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  731. if (core2or5 && (rail == 1) && (type == 3))
  732. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  733. if (core1or5 && (type == 4))
  734. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  735. if (core2or5 && (type == 4))
  736. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  737. if (core1or5 && (type == 5))
  738. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  739. if (core2or5 && (type == 5))
  740. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  741. }
  742. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  743. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  744. {
  745. u16 val;
  746. if (dev->phy.rev >= 3) {
  747. /* TODO */
  748. } else {
  749. if (type < 3)
  750. val = 0;
  751. else if (type == 6)
  752. val = 1;
  753. else if (type == 3)
  754. val = 2;
  755. else
  756. val = 3;
  757. val = (val << 12) | (val << 14);
  758. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  759. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  760. if (type < 3) {
  761. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  762. (type + 1) << 4);
  763. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  764. (type + 1) << 4);
  765. }
  766. /* TODO use some definitions */
  767. if (code == 0) {
  768. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  769. if (type < 3) {
  770. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  771. 0xFEC7, 0);
  772. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  773. 0xEFDC, 0);
  774. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  775. 0xFFFE, 0);
  776. udelay(20);
  777. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  778. 0xFFFE, 0);
  779. }
  780. } else {
  781. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  782. 0x3000);
  783. if (type < 3) {
  784. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  785. 0xFEC7, 0x0180);
  786. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  787. 0xEFDC, (code << 1 | 0x1021));
  788. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  789. 0xFFFE, 0x0001);
  790. udelay(20);
  791. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  792. 0xFFFE, 0);
  793. }
  794. }
  795. }
  796. }
  797. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  798. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  799. {
  800. int i;
  801. for (i = 0; i < 2; i++) {
  802. if (type == 2) {
  803. if (i == 0) {
  804. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  805. 0xFC, buf[0]);
  806. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  807. 0xFC, buf[1]);
  808. } else {
  809. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  810. 0xFC, buf[2 * i]);
  811. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  812. 0xFC, buf[2 * i + 1]);
  813. }
  814. } else {
  815. if (i == 0)
  816. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  817. 0xF3, buf[0] << 2);
  818. else
  819. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  820. 0xF3, buf[2 * i + 1] << 2);
  821. }
  822. }
  823. }
  824. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  825. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  826. u8 nsamp)
  827. {
  828. int i;
  829. int out;
  830. u16 save_regs_phy[9];
  831. u16 s[2];
  832. if (dev->phy.rev >= 3) {
  833. save_regs_phy[0] = b43_phy_read(dev,
  834. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  835. save_regs_phy[1] = b43_phy_read(dev,
  836. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  837. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  838. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  839. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  840. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  841. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  842. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  843. }
  844. b43_nphy_rssi_select(dev, 5, type);
  845. if (dev->phy.rev < 2) {
  846. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  847. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  848. }
  849. for (i = 0; i < 4; i++)
  850. buf[i] = 0;
  851. for (i = 0; i < nsamp; i++) {
  852. if (dev->phy.rev < 2) {
  853. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  854. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  855. } else {
  856. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  857. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  858. }
  859. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  860. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  861. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  862. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  863. }
  864. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  865. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  866. if (dev->phy.rev < 2)
  867. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  868. if (dev->phy.rev >= 3) {
  869. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  870. save_regs_phy[0]);
  871. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  872. save_regs_phy[1]);
  873. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  874. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  875. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  876. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  877. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  878. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  879. }
  880. return out;
  881. }
  882. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  883. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  884. {
  885. int i, j;
  886. u8 state[4];
  887. u8 code, val;
  888. u16 class, override;
  889. u8 regs_save_radio[2];
  890. u16 regs_save_phy[2];
  891. s8 offset[4];
  892. u16 clip_state[2];
  893. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  894. s32 results_min[4] = { };
  895. u8 vcm_final[4] = { };
  896. s32 results[4][4] = { };
  897. s32 miniq[4][2] = { };
  898. if (type == 2) {
  899. code = 0;
  900. val = 6;
  901. } else if (type < 2) {
  902. code = 25;
  903. val = 4;
  904. } else {
  905. B43_WARN_ON(1);
  906. return;
  907. }
  908. class = b43_nphy_classifier(dev, 0, 0);
  909. b43_nphy_classifier(dev, 7, 4);
  910. b43_nphy_read_clip_detection(dev, clip_state);
  911. b43_nphy_write_clip_detection(dev, clip_off);
  912. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  913. override = 0x140;
  914. else
  915. override = 0x110;
  916. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  917. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  918. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  919. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  920. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  921. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  922. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  923. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  924. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  925. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  926. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  927. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  928. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  929. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  930. b43_nphy_rssi_select(dev, 5, type);
  931. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  932. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  933. for (i = 0; i < 4; i++) {
  934. u8 tmp[4];
  935. for (j = 0; j < 4; j++)
  936. tmp[j] = i;
  937. if (type != 1)
  938. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  939. b43_nphy_poll_rssi(dev, type, results[i], 8);
  940. if (type < 2)
  941. for (j = 0; j < 2; j++)
  942. miniq[i][j] = min(results[i][2 * j],
  943. results[i][2 * j + 1]);
  944. }
  945. for (i = 0; i < 4; i++) {
  946. s32 mind = 40;
  947. u8 minvcm = 0;
  948. s32 minpoll = 249;
  949. s32 curr;
  950. for (j = 0; j < 4; j++) {
  951. if (type == 2)
  952. curr = abs(results[j][i]);
  953. else
  954. curr = abs(miniq[j][i / 2] - code * 8);
  955. if (curr < mind) {
  956. mind = curr;
  957. minvcm = j;
  958. }
  959. if (results[j][i] < minpoll)
  960. minpoll = results[j][i];
  961. }
  962. results_min[i] = minpoll;
  963. vcm_final[i] = minvcm;
  964. }
  965. if (type != 1)
  966. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  967. for (i = 0; i < 4; i++) {
  968. offset[i] = (code * 8) - results[vcm_final[i]][i];
  969. if (offset[i] < 0)
  970. offset[i] = -((abs(offset[i]) + 4) / 8);
  971. else
  972. offset[i] = (offset[i] + 4) / 8;
  973. if (results_min[i] == 248)
  974. offset[i] = code - 32;
  975. if (i % 2 == 0)
  976. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  977. type);
  978. else
  979. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  980. type);
  981. }
  982. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  983. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  984. switch (state[2]) {
  985. case 1:
  986. b43_nphy_rssi_select(dev, 1, 2);
  987. break;
  988. case 4:
  989. b43_nphy_rssi_select(dev, 1, 0);
  990. break;
  991. case 2:
  992. b43_nphy_rssi_select(dev, 1, 1);
  993. break;
  994. default:
  995. b43_nphy_rssi_select(dev, 1, 1);
  996. break;
  997. }
  998. switch (state[3]) {
  999. case 1:
  1000. b43_nphy_rssi_select(dev, 2, 2);
  1001. break;
  1002. case 4:
  1003. b43_nphy_rssi_select(dev, 2, 0);
  1004. break;
  1005. default:
  1006. b43_nphy_rssi_select(dev, 2, 1);
  1007. break;
  1008. }
  1009. b43_nphy_rssi_select(dev, 0, type);
  1010. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1011. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1012. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1013. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1014. b43_nphy_classifier(dev, 7, class);
  1015. b43_nphy_write_clip_detection(dev, clip_state);
  1016. }
  1017. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1018. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1019. {
  1020. /* TODO */
  1021. }
  1022. /*
  1023. * RSSI Calibration
  1024. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1025. */
  1026. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1027. {
  1028. if (dev->phy.rev >= 3) {
  1029. b43_nphy_rev3_rssi_cal(dev);
  1030. } else {
  1031. b43_nphy_rev2_rssi_cal(dev, 2);
  1032. b43_nphy_rev2_rssi_cal(dev, 0);
  1033. b43_nphy_rev2_rssi_cal(dev, 1);
  1034. }
  1035. }
  1036. /*
  1037. * Restore RSSI Calibration
  1038. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1039. */
  1040. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1041. {
  1042. struct b43_phy_n *nphy = dev->phy.n;
  1043. u16 *rssical_radio_regs = NULL;
  1044. u16 *rssical_phy_regs = NULL;
  1045. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1046. if (!nphy->rssical_chanspec_2G)
  1047. return;
  1048. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1049. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1050. } else {
  1051. if (!nphy->rssical_chanspec_5G)
  1052. return;
  1053. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1054. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1055. }
  1056. /* TODO use some definitions */
  1057. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1058. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1059. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1060. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1061. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1062. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1063. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1064. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1065. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1066. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1067. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1068. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1069. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1070. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1071. }
  1072. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1073. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1074. {
  1075. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1076. if (dev->phy.rev >= 6) {
  1077. /* TODO If the chip is 47162
  1078. return txpwrctrl_tx_gain_ipa_rev5 */
  1079. return txpwrctrl_tx_gain_ipa_rev6;
  1080. } else if (dev->phy.rev >= 5) {
  1081. return txpwrctrl_tx_gain_ipa_rev5;
  1082. } else {
  1083. return txpwrctrl_tx_gain_ipa;
  1084. }
  1085. } else {
  1086. return txpwrctrl_tx_gain_ipa_5g;
  1087. }
  1088. }
  1089. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1090. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1091. {
  1092. struct b43_phy_n *nphy = dev->phy.n;
  1093. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1094. if (dev->phy.rev >= 3) {
  1095. /* TODO */
  1096. } else {
  1097. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1098. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1099. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1100. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1101. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1102. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1103. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1104. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1105. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1106. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1107. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1108. B43_NPHY_BANDCTL_5GHZ)) {
  1109. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1110. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1111. } else {
  1112. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1113. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1114. }
  1115. if (dev->phy.rev < 2) {
  1116. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1117. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1118. } else {
  1119. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1120. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1121. }
  1122. }
  1123. }
  1124. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1125. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1126. struct nphy_txgains target,
  1127. struct nphy_iqcal_params *params)
  1128. {
  1129. int i, j, indx;
  1130. u16 gain;
  1131. if (dev->phy.rev >= 3) {
  1132. params->txgm = target.txgm[core];
  1133. params->pga = target.pga[core];
  1134. params->pad = target.pad[core];
  1135. params->ipa = target.ipa[core];
  1136. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1137. (params->pad << 4) | (params->ipa);
  1138. for (j = 0; j < 5; j++)
  1139. params->ncorr[j] = 0x79;
  1140. } else {
  1141. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1142. (target.txgm[core] << 8);
  1143. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1144. 1 : 0;
  1145. for (i = 0; i < 9; i++)
  1146. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1147. break;
  1148. i = min(i, 8);
  1149. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1150. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1151. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1152. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1153. (params->pad << 2);
  1154. for (j = 0; j < 4; j++)
  1155. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1156. }
  1157. }
  1158. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1159. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1160. {
  1161. struct b43_phy_n *nphy = dev->phy.n;
  1162. int i;
  1163. u16 scale, entry;
  1164. u16 tmp = nphy->txcal_bbmult;
  1165. if (core == 0)
  1166. tmp >>= 8;
  1167. tmp &= 0xff;
  1168. for (i = 0; i < 18; i++) {
  1169. scale = (ladder_lo[i].percent * tmp) / 100;
  1170. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1171. /* TODO: Write an N PHY Table with ID 15, length 1,
  1172. offset i, width 16, and data entry */
  1173. scale = (ladder_iq[i].percent * tmp) / 100;
  1174. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1175. /* TODO: Write an N PHY Table with ID 15, length 1,
  1176. offset i + 32, width 16, and data entry */
  1177. }
  1178. }
  1179. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1180. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1181. {
  1182. struct b43_phy_n *nphy = dev->phy.n;
  1183. u16 curr_gain[2];
  1184. struct nphy_txgains target;
  1185. const u32 *table = NULL;
  1186. if (nphy->txpwrctrl == 0) {
  1187. int i;
  1188. if (nphy->hang_avoid)
  1189. b43_nphy_stay_in_carrier_search(dev, true);
  1190. /* TODO: Read an N PHY Table with ID 7, length 2,
  1191. offset 0x110, width 16, and curr_gain */
  1192. if (nphy->hang_avoid)
  1193. b43_nphy_stay_in_carrier_search(dev, false);
  1194. for (i = 0; i < 2; ++i) {
  1195. if (dev->phy.rev >= 3) {
  1196. target.ipa[i] = curr_gain[i] & 0x000F;
  1197. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1198. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1199. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1200. } else {
  1201. target.ipa[i] = curr_gain[i] & 0x0003;
  1202. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1203. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1204. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1205. }
  1206. }
  1207. } else {
  1208. int i;
  1209. u16 index[2];
  1210. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1211. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1212. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1213. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1214. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1215. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1216. for (i = 0; i < 2; ++i) {
  1217. if (dev->phy.rev >= 3) {
  1218. enum ieee80211_band band =
  1219. b43_current_band(dev->wl);
  1220. if ((nphy->ipa2g_on &&
  1221. band == IEEE80211_BAND_2GHZ) ||
  1222. (nphy->ipa5g_on &&
  1223. band == IEEE80211_BAND_5GHZ)) {
  1224. table = b43_nphy_get_ipa_gain_table(dev);
  1225. } else {
  1226. if (band == IEEE80211_BAND_5GHZ) {
  1227. if (dev->phy.rev == 3)
  1228. table = b43_ntab_tx_gain_rev3_5ghz;
  1229. else if (dev->phy.rev == 4)
  1230. table = b43_ntab_tx_gain_rev4_5ghz;
  1231. else
  1232. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1233. } else {
  1234. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1235. }
  1236. }
  1237. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1238. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1239. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1240. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1241. } else {
  1242. table = b43_ntab_tx_gain_rev0_1_2;
  1243. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1244. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1245. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1246. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1247. }
  1248. }
  1249. }
  1250. return target;
  1251. }
  1252. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1253. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1254. {
  1255. struct b43_phy_n *nphy = dev->phy.n;
  1256. u16 coef[4];
  1257. u16 *loft = NULL;
  1258. u16 *table = NULL;
  1259. int i;
  1260. u16 *txcal_radio_regs = NULL;
  1261. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1262. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1263. if (nphy->iqcal_chanspec_2G == 0)
  1264. return;
  1265. table = nphy->cal_cache.txcal_coeffs_2G;
  1266. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1267. } else {
  1268. if (nphy->iqcal_chanspec_5G == 0)
  1269. return;
  1270. table = nphy->cal_cache.txcal_coeffs_5G;
  1271. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1272. }
  1273. /* TODO: Write an N PHY table with ID 15, length 4, offset 80,
  1274. width 16, and data from table */
  1275. for (i = 0; i < 4; i++) {
  1276. if (dev->phy.rev >= 3)
  1277. table[i] = coef[i];
  1278. else
  1279. coef[i] = 0;
  1280. }
  1281. /* TODO: Write an N PHY table with ID 15, length 4, offset 88,
  1282. width 16, and data from coef */
  1283. /* TODO: Write an N PHY table with ID 15, length 2, offset 85,
  1284. width 16 and data from loft */
  1285. /* TODO: Write an N PHY table with ID 15, length 2, offset 93,
  1286. width 16 and data from loft */
  1287. if (dev->phy.rev < 2)
  1288. b43_nphy_tx_iq_workaround(dev);
  1289. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1290. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1291. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1292. } else {
  1293. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1294. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1295. }
  1296. /* TODO use some definitions */
  1297. if (dev->phy.rev >= 3) {
  1298. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1299. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1300. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1301. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1302. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1303. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1304. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1305. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1306. } else {
  1307. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1308. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1309. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1310. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1311. }
  1312. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1313. }
  1314. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  1315. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  1316. struct nphy_txgains target,
  1317. bool full, bool mphase)
  1318. {
  1319. struct b43_phy_n *nphy = dev->phy.n;
  1320. int i;
  1321. int error = 0;
  1322. int freq;
  1323. bool avoid = false;
  1324. u8 length;
  1325. u16 tmp, core, type, count, max, numb, last, cmd;
  1326. const u16 *table;
  1327. bool phy6or5x;
  1328. u16 buffer[11];
  1329. u16 diq_start = 0;
  1330. u16 save[2];
  1331. u16 gain[2];
  1332. struct nphy_iqcal_params params[2];
  1333. bool updated[2] = { };
  1334. b43_nphy_stay_in_carrier_search(dev, true);
  1335. if (dev->phy.rev >= 4) {
  1336. avoid = nphy->hang_avoid;
  1337. nphy->hang_avoid = 0;
  1338. }
  1339. /* TODO: Read an N PHY Table with ID 7, length 2, offset 0x110,
  1340. width 16, and data pointer save */
  1341. for (i = 0; i < 2; i++) {
  1342. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  1343. gain[i] = params[i].cal_gain;
  1344. }
  1345. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1346. width 16, and data pointer gain */
  1347. b43_nphy_tx_cal_radio_setup(dev);
  1348. /* TODO: Call N PHY TX Cal PHY Setup */
  1349. phy6or5x = dev->phy.rev >= 6 ||
  1350. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  1351. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  1352. if (phy6or5x) {
  1353. /* TODO */
  1354. }
  1355. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  1356. if (1 /* FIXME: the band width is 20 MHz */)
  1357. freq = 2500;
  1358. else
  1359. freq = 5000;
  1360. if (nphy->mphase_cal_phase_id > 2)
  1361. ;/* TODO: Call N PHY Run Samples with (band width * 8),
  1362. 0xFFFF, 0, 1, 0 as arguments */
  1363. else
  1364. ;/* TODO: Call N PHY TX Tone with freq, 250, 1, 0 as arguments
  1365. and save result as error */
  1366. if (error == 0) {
  1367. if (nphy->mphase_cal_phase_id > 2) {
  1368. table = nphy->mphase_txcal_bestcoeffs;
  1369. length = 11;
  1370. if (dev->phy.rev < 3)
  1371. length -= 2;
  1372. } else {
  1373. if (!full && nphy->txiqlocal_coeffsvalid) {
  1374. table = nphy->txiqlocal_bestc;
  1375. length = 11;
  1376. if (dev->phy.rev < 3)
  1377. length -= 2;
  1378. } else {
  1379. full = true;
  1380. if (dev->phy.rev >= 3) {
  1381. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  1382. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  1383. } else {
  1384. table = tbl_tx_iqlo_cal_startcoefs;
  1385. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  1386. }
  1387. }
  1388. }
  1389. /* TODO: Write an N PHY Table with ID 15, length from above,
  1390. offset 64, width 16, and the data pointer from above */
  1391. if (full) {
  1392. if (dev->phy.rev >= 3)
  1393. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  1394. else
  1395. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  1396. } else {
  1397. if (dev->phy.rev >= 3)
  1398. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  1399. else
  1400. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  1401. }
  1402. if (mphase) {
  1403. count = nphy->mphase_txcal_cmdidx;
  1404. numb = min(max,
  1405. (u16)(count + nphy->mphase_txcal_numcmds));
  1406. } else {
  1407. count = 0;
  1408. numb = max;
  1409. }
  1410. for (; count < numb; count++) {
  1411. if (full) {
  1412. if (dev->phy.rev >= 3)
  1413. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  1414. else
  1415. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  1416. } else {
  1417. if (dev->phy.rev >= 3)
  1418. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  1419. else
  1420. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  1421. }
  1422. core = (cmd & 0x3000) >> 12;
  1423. type = (cmd & 0x0F00) >> 8;
  1424. if (phy6or5x && updated[core] == 0) {
  1425. b43_nphy_update_tx_cal_ladder(dev, core);
  1426. updated[core] = 1;
  1427. }
  1428. tmp = (params[core].ncorr[type] << 8) | 0x66;
  1429. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  1430. if (type == 1 || type == 3 || type == 4) {
  1431. /* TODO: Read an N PHY Table with ID 15,
  1432. length 1, offset 69 + core,
  1433. width 16, and data pointer buffer */
  1434. diq_start = buffer[0];
  1435. buffer[0] = 0;
  1436. /* TODO: Write an N PHY Table with ID 15,
  1437. length 1, offset 69 + core, width 16,
  1438. and data of 0 */
  1439. }
  1440. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  1441. for (i = 0; i < 2000; i++) {
  1442. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  1443. if (tmp & 0xC000)
  1444. break;
  1445. udelay(10);
  1446. }
  1447. /* TODO: Read an N PHY Table with ID 15,
  1448. length table_length, offset 96, width 16,
  1449. and data pointer buffer */
  1450. /* TODO: Write an N PHY Table with ID 15,
  1451. length table_length, offset 64, width 16,
  1452. and data pointer buffer */
  1453. if (type == 1 || type == 3 || type == 4)
  1454. buffer[0] = diq_start;
  1455. }
  1456. if (mphase)
  1457. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  1458. last = (dev->phy.rev < 3) ? 6 : 7;
  1459. if (!mphase || nphy->mphase_cal_phase_id == last) {
  1460. /* TODO: Write an N PHY Table with ID 15, length 4,
  1461. offset 96, width 16, and data pointer buffer */
  1462. /* TODO: Read an N PHY Table with ID 15, length 4,
  1463. offset 80, width 16, and data pointer buffer */
  1464. if (dev->phy.rev < 3) {
  1465. buffer[0] = 0;
  1466. buffer[1] = 0;
  1467. buffer[2] = 0;
  1468. buffer[3] = 0;
  1469. }
  1470. /* TODO: Write an N PHY Table with ID 15, length 4,
  1471. offset 88, width 16, and data pointer buffer */
  1472. /* TODO: Read an N PHY Table with ID 15, length 2,
  1473. offset 101, width 16, and data pointer buffer*/
  1474. /* TODO: Write an N PHY Table with ID 15, length 2,
  1475. offset 85, width 16, and data pointer buffer */
  1476. /* TODO: Write an N PHY Table with ID 15, length 2,
  1477. offset 93, width 16, and data pointer buffer */
  1478. length = 11;
  1479. if (dev->phy.rev < 3)
  1480. length -= 2;
  1481. /* TODO: Read an N PHY Table with ID 15, length length,
  1482. offset 96, width 16, and data pointer
  1483. nphy->txiqlocal_bestc */
  1484. nphy->txiqlocal_coeffsvalid = true;
  1485. /* TODO: Set nphy->txiqlocal_chanspec to
  1486. the current channel */
  1487. } else {
  1488. length = 11;
  1489. if (dev->phy.rev < 3)
  1490. length -= 2;
  1491. /* TODO: Read an N PHY Table with ID 5, length length,
  1492. offset 96, width 16, and data pointer
  1493. nphy->mphase_txcal_bestcoeffs */
  1494. }
  1495. /* TODO: Call N PHY Stop Playback */
  1496. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  1497. }
  1498. /* TODO: Call N PHY TX Cal PHY Cleanup */
  1499. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1500. width 16, and data from save */
  1501. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  1502. b43_nphy_tx_iq_workaround(dev);
  1503. if (dev->phy.rev >= 4)
  1504. nphy->hang_avoid = avoid;
  1505. b43_nphy_stay_in_carrier_search(dev, false);
  1506. return error;
  1507. }
  1508. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  1509. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  1510. struct nphy_txgains target, u8 type, bool debug)
  1511. {
  1512. struct b43_phy_n *nphy = dev->phy.n;
  1513. int i, j, index;
  1514. u8 rfctl[2];
  1515. u8 afectl_core;
  1516. u16 tmp[6];
  1517. u16 cur_hpf1, cur_hpf2, cur_lna;
  1518. u32 real, imag;
  1519. enum ieee80211_band band;
  1520. u8 use;
  1521. u16 cur_hpf;
  1522. u16 lna[3] = { 3, 3, 1 };
  1523. u16 hpf1[3] = { 7, 2, 0 };
  1524. u16 hpf2[3] = { 2, 0, 0 };
  1525. u32 power[3];
  1526. u16 gain_save[2];
  1527. u16 cal_gain[2];
  1528. struct nphy_iqcal_params cal_params[2];
  1529. struct nphy_iq_est est;
  1530. int ret = 0;
  1531. bool playtone = true;
  1532. int desired = 13;
  1533. b43_nphy_stay_in_carrier_search(dev, 1);
  1534. if (dev->phy.rev < 2)
  1535. ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
  1536. /* TODO: Read an N PHY Table with ID 7, length 2, offset 0x110,
  1537. width 16, and data gain_save */
  1538. for (i = 0; i < 2; i++) {
  1539. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  1540. cal_gain[i] = cal_params[i].cal_gain;
  1541. }
  1542. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1543. width 16, and data from cal_gain */
  1544. for (i = 0; i < 2; i++) {
  1545. if (i == 0) {
  1546. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  1547. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  1548. afectl_core = B43_NPHY_AFECTL_C1;
  1549. } else {
  1550. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  1551. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  1552. afectl_core = B43_NPHY_AFECTL_C2;
  1553. }
  1554. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1555. tmp[2] = b43_phy_read(dev, afectl_core);
  1556. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1557. tmp[4] = b43_phy_read(dev, rfctl[0]);
  1558. tmp[5] = b43_phy_read(dev, rfctl[1]);
  1559. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1560. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  1561. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1562. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1563. (1 - i));
  1564. b43_phy_set(dev, afectl_core, 0x0006);
  1565. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  1566. band = b43_current_band(dev->wl);
  1567. if (nphy->rxcalparams & 0xFF000000) {
  1568. if (band == IEEE80211_BAND_5GHZ)
  1569. b43_phy_write(dev, rfctl[0], 0x140);
  1570. else
  1571. b43_phy_write(dev, rfctl[0], 0x110);
  1572. } else {
  1573. if (band == IEEE80211_BAND_5GHZ)
  1574. b43_phy_write(dev, rfctl[0], 0x180);
  1575. else
  1576. b43_phy_write(dev, rfctl[0], 0x120);
  1577. }
  1578. if (band == IEEE80211_BAND_5GHZ)
  1579. b43_phy_write(dev, rfctl[1], 0x148);
  1580. else
  1581. b43_phy_write(dev, rfctl[1], 0x114);
  1582. if (nphy->rxcalparams & 0x10000) {
  1583. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  1584. (i + 1));
  1585. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  1586. (2 - i));
  1587. }
  1588. for (j = 0; i < 4; j++) {
  1589. if (j < 3) {
  1590. cur_lna = lna[j];
  1591. cur_hpf1 = hpf1[j];
  1592. cur_hpf2 = hpf2[j];
  1593. } else {
  1594. if (power[1] > 10000) {
  1595. use = 1;
  1596. cur_hpf = cur_hpf1;
  1597. index = 2;
  1598. } else {
  1599. if (power[0] > 10000) {
  1600. use = 1;
  1601. cur_hpf = cur_hpf1;
  1602. index = 1;
  1603. } else {
  1604. index = 0;
  1605. use = 2;
  1606. cur_hpf = cur_hpf2;
  1607. }
  1608. }
  1609. cur_lna = lna[index];
  1610. cur_hpf1 = hpf1[index];
  1611. cur_hpf2 = hpf2[index];
  1612. cur_hpf += desired - hweight32(power[index]);
  1613. cur_hpf = clamp_val(cur_hpf, 0, 10);
  1614. if (use == 1)
  1615. cur_hpf1 = cur_hpf;
  1616. else
  1617. cur_hpf2 = cur_hpf;
  1618. }
  1619. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  1620. (cur_lna << 2));
  1621. /* TODO:Call N PHY RF Ctrl Override with 0x400, tmp[0],
  1622. 3, 0 as arguments */
  1623. /* TODO: Call N PHY Force RF Seq with 2 as argument */
  1624. /* TODO: Call N PHT Stop Playback */
  1625. if (playtone) {
  1626. /* TODO: Call N PHY TX Tone with 4000,
  1627. (nphy_rxcalparams & 0xffff), 0, 0
  1628. as arguments and save result as ret */
  1629. playtone = false;
  1630. } else {
  1631. /* TODO: Call N PHY Run Samples with 160,
  1632. 0xFFFF, 0, 0, 0 as arguments */
  1633. }
  1634. if (ret == 0) {
  1635. if (j < 3) {
  1636. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  1637. false);
  1638. if (i == 0) {
  1639. real = est.i0_pwr;
  1640. imag = est.q0_pwr;
  1641. } else {
  1642. real = est.i1_pwr;
  1643. imag = est.q1_pwr;
  1644. }
  1645. power[i] = ((real + imag) / 1024) + 1;
  1646. } else {
  1647. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  1648. }
  1649. /* TODO: Call N PHY Stop Playback */
  1650. }
  1651. if (ret != 0)
  1652. break;
  1653. }
  1654. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  1655. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  1656. b43_phy_write(dev, rfctl[1], tmp[5]);
  1657. b43_phy_write(dev, rfctl[0], tmp[4]);
  1658. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  1659. b43_phy_write(dev, afectl_core, tmp[2]);
  1660. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  1661. if (ret != 0)
  1662. break;
  1663. }
  1664. /* TODO: Call N PHY RF Ctrl Override with 0x400, 0, 3, 1 as arguments*/
  1665. /* TODO: Call N PHY Force RF Seq with 2 as argument */
  1666. /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
  1667. width 16, and data from gain_save */
  1668. b43_nphy_stay_in_carrier_search(dev, 0);
  1669. return ret;
  1670. }
  1671. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  1672. struct nphy_txgains target, u8 type, bool debug)
  1673. {
  1674. return -1;
  1675. }
  1676. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  1677. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  1678. struct nphy_txgains target, u8 type, bool debug)
  1679. {
  1680. if (dev->phy.rev >= 3)
  1681. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  1682. else
  1683. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  1684. }
  1685. /*
  1686. * Init N-PHY
  1687. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  1688. */
  1689. int b43_phy_initn(struct b43_wldev *dev)
  1690. {
  1691. struct ssb_bus *bus = dev->dev->bus;
  1692. struct b43_phy *phy = &dev->phy;
  1693. struct b43_phy_n *nphy = phy->n;
  1694. u8 tx_pwr_state;
  1695. struct nphy_txgains target;
  1696. u16 tmp;
  1697. enum ieee80211_band tmp2;
  1698. bool do_rssi_cal;
  1699. u16 clip[2];
  1700. bool do_cal = false;
  1701. if ((dev->phy.rev >= 3) &&
  1702. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  1703. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  1704. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  1705. }
  1706. nphy->deaf_count = 0;
  1707. b43_nphy_tables_init(dev);
  1708. nphy->crsminpwr_adjusted = false;
  1709. nphy->noisevars_adjusted = false;
  1710. /* Clear all overrides */
  1711. if (dev->phy.rev >= 3) {
  1712. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  1713. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1714. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  1715. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  1716. } else {
  1717. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1718. }
  1719. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  1720. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  1721. if (dev->phy.rev < 6) {
  1722. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  1723. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  1724. }
  1725. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1726. ~(B43_NPHY_RFSEQMODE_CAOVER |
  1727. B43_NPHY_RFSEQMODE_TROVER));
  1728. if (dev->phy.rev >= 3)
  1729. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  1730. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  1731. if (dev->phy.rev <= 2) {
  1732. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  1733. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1734. ~B43_NPHY_BPHY_CTL3_SCALE,
  1735. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  1736. }
  1737. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  1738. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  1739. if (bus->sprom.boardflags2_lo & 0x100 ||
  1740. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  1741. bus->boardinfo.type == 0x8B))
  1742. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  1743. else
  1744. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  1745. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  1746. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  1747. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  1748. /* TODO MIMO-Config */
  1749. /* TODO Update TX/RX chain */
  1750. if (phy->rev < 2) {
  1751. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  1752. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  1753. }
  1754. tmp2 = b43_current_band(dev->wl);
  1755. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  1756. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  1757. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  1758. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  1759. nphy->papd_epsilon_offset[0] << 7);
  1760. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  1761. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  1762. nphy->papd_epsilon_offset[1] << 7);
  1763. /* TODO N PHY IPA Set TX Dig Filters */
  1764. } else if (phy->rev >= 5) {
  1765. /* TODO N PHY Ext PA Set TX Dig Filters */
  1766. }
  1767. b43_nphy_workarounds(dev);
  1768. /* Reset CCA, in init code it differs a little from standard way */
  1769. /* b43_nphy_bmac_clock_fgc(dev, 1); */
  1770. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  1771. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  1772. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  1773. /* b43_nphy_bmac_clock_fgc(dev, 0); */
  1774. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  1775. b43_nphy_pa_override(dev, false);
  1776. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  1777. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1778. b43_nphy_pa_override(dev, true);
  1779. b43_nphy_classifier(dev, 0, 0);
  1780. b43_nphy_read_clip_detection(dev, clip);
  1781. tx_pwr_state = nphy->txpwrctrl;
  1782. /* TODO N PHY TX power control with argument 0
  1783. (turning off power control) */
  1784. /* TODO Fix the TX Power Settings */
  1785. /* TODO N PHY TX Power Control Idle TSSI */
  1786. /* TODO N PHY TX Power Control Setup */
  1787. if (phy->rev >= 3) {
  1788. /* TODO */
  1789. } else {
  1790. /* TODO Write an N PHY table with ID 26, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  1791. /* TODO Write an N PHY table with ID 27, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  1792. }
  1793. if (nphy->phyrxchain != 3)
  1794. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  1795. if (nphy->mphase_cal_phase_id > 0)
  1796. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  1797. do_rssi_cal = false;
  1798. if (phy->rev >= 3) {
  1799. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1800. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  1801. else
  1802. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  1803. if (do_rssi_cal)
  1804. b43_nphy_rssi_cal(dev);
  1805. else
  1806. b43_nphy_restore_rssi_cal(dev);
  1807. } else {
  1808. b43_nphy_rssi_cal(dev);
  1809. }
  1810. if (!((nphy->measure_hold & 0x6) != 0)) {
  1811. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1812. do_cal = (nphy->iqcal_chanspec_2G == 0);
  1813. else
  1814. do_cal = (nphy->iqcal_chanspec_5G == 0);
  1815. if (nphy->mute)
  1816. do_cal = false;
  1817. if (do_cal) {
  1818. target = b43_nphy_get_tx_gains(dev);
  1819. if (nphy->antsel_type == 2)
  1820. ;/*TODO NPHY Superswitch Init with argument 1*/
  1821. if (nphy->perical != 2) {
  1822. b43_nphy_rssi_cal(dev);
  1823. if (phy->rev >= 3) {
  1824. nphy->cal_orig_pwr_idx[0] =
  1825. nphy->txpwrindex[0].index_internal;
  1826. nphy->cal_orig_pwr_idx[1] =
  1827. nphy->txpwrindex[1].index_internal;
  1828. /* TODO N PHY Pre Calibrate TX Gain */
  1829. target = b43_nphy_get_tx_gains(dev);
  1830. }
  1831. }
  1832. }
  1833. }
  1834. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  1835. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  1836. ;/* Call N PHY Save Cal */
  1837. else if (nphy->mphase_cal_phase_id == 0)
  1838. ;/* N PHY Periodic Calibration with argument 3 */
  1839. } else {
  1840. b43_nphy_restore_cal(dev);
  1841. }
  1842. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  1843. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  1844. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  1845. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  1846. if (phy->rev >= 3 && phy->rev <= 6)
  1847. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  1848. b43_nphy_tx_lp_fbw(dev);
  1849. /* TODO N PHY Spur Workaround */
  1850. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  1851. return 0;
  1852. }
  1853. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  1854. {
  1855. struct b43_phy_n *nphy;
  1856. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  1857. if (!nphy)
  1858. return -ENOMEM;
  1859. dev->phy.n = nphy;
  1860. return 0;
  1861. }
  1862. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  1863. {
  1864. struct b43_phy *phy = &dev->phy;
  1865. struct b43_phy_n *nphy = phy->n;
  1866. memset(nphy, 0, sizeof(*nphy));
  1867. //TODO init struct b43_phy_n
  1868. }
  1869. static void b43_nphy_op_free(struct b43_wldev *dev)
  1870. {
  1871. struct b43_phy *phy = &dev->phy;
  1872. struct b43_phy_n *nphy = phy->n;
  1873. kfree(nphy);
  1874. phy->n = NULL;
  1875. }
  1876. static int b43_nphy_op_init(struct b43_wldev *dev)
  1877. {
  1878. return b43_phy_initn(dev);
  1879. }
  1880. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  1881. {
  1882. #if B43_DEBUG
  1883. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  1884. /* OFDM registers are onnly available on A/G-PHYs */
  1885. b43err(dev->wl, "Invalid OFDM PHY access at "
  1886. "0x%04X on N-PHY\n", offset);
  1887. dump_stack();
  1888. }
  1889. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  1890. /* Ext-G registers are only available on G-PHYs */
  1891. b43err(dev->wl, "Invalid EXT-G PHY access at "
  1892. "0x%04X on N-PHY\n", offset);
  1893. dump_stack();
  1894. }
  1895. #endif /* B43_DEBUG */
  1896. }
  1897. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  1898. {
  1899. check_phyreg(dev, reg);
  1900. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  1901. return b43_read16(dev, B43_MMIO_PHY_DATA);
  1902. }
  1903. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  1904. {
  1905. check_phyreg(dev, reg);
  1906. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  1907. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  1908. }
  1909. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  1910. {
  1911. /* Register 1 is a 32-bit register. */
  1912. B43_WARN_ON(reg == 1);
  1913. /* N-PHY needs 0x100 for read access */
  1914. reg |= 0x100;
  1915. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  1916. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  1917. }
  1918. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  1919. {
  1920. /* Register 1 is a 32-bit register. */
  1921. B43_WARN_ON(reg == 1);
  1922. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  1923. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  1924. }
  1925. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  1926. bool blocked)
  1927. {//TODO
  1928. }
  1929. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  1930. {
  1931. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  1932. on ? 0 : 0x7FFF);
  1933. }
  1934. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  1935. unsigned int new_channel)
  1936. {
  1937. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1938. if ((new_channel < 1) || (new_channel > 14))
  1939. return -EINVAL;
  1940. } else {
  1941. if (new_channel > 200)
  1942. return -EINVAL;
  1943. }
  1944. return nphy_channel_switch(dev, new_channel);
  1945. }
  1946. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  1947. {
  1948. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1949. return 1;
  1950. return 36;
  1951. }
  1952. const struct b43_phy_operations b43_phyops_n = {
  1953. .allocate = b43_nphy_op_allocate,
  1954. .free = b43_nphy_op_free,
  1955. .prepare_structs = b43_nphy_op_prepare_structs,
  1956. .init = b43_nphy_op_init,
  1957. .phy_read = b43_nphy_op_read,
  1958. .phy_write = b43_nphy_op_write,
  1959. .radio_read = b43_nphy_op_radio_read,
  1960. .radio_write = b43_nphy_op_radio_write,
  1961. .software_rfkill = b43_nphy_op_software_rfkill,
  1962. .switch_analog = b43_nphy_op_switch_analog,
  1963. .switch_channel = b43_nphy_op_switch_channel,
  1964. .get_default_chan = b43_nphy_op_get_default_chan,
  1965. .recalc_txpower = b43_nphy_op_recalc_txpower,
  1966. .adjust_txpower = b43_nphy_op_adjust_txpower,
  1967. };