ehci_def.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_USB_EHCI_DEF_H
  19. #define __LINUX_USB_EHCI_DEF_H
  20. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  21. /* Section 2.2 Host Controller Capability Registers */
  22. struct ehci_caps {
  23. /* these fields are specified as 8 and 16 bit registers,
  24. * but some hosts can't perform 8 or 16 bit PCI accesses.
  25. */
  26. u32 hc_capbase;
  27. #define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
  28. #define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
  29. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  30. #define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */
  31. #define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
  32. #define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */
  33. #define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */
  34. #define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */
  35. #define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
  36. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  37. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  38. #define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */
  39. #define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
  40. #define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
  41. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  42. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  43. #define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */
  44. u8 portroute [8]; /* nibbles for routing - offset 0xC */
  45. } __attribute__ ((packed));
  46. /* Section 2.3 Host Controller Operational Registers */
  47. struct ehci_regs {
  48. /* USBCMD: offset 0x00 */
  49. u32 command;
  50. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  51. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  52. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  53. #define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
  54. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  55. #define CMD_ASE (1<<5) /* async schedule enable */
  56. #define CMD_PSE (1<<4) /* periodic schedule enable */
  57. /* 3:2 is periodic frame list size */
  58. #define CMD_RESET (1<<1) /* reset HC not bus */
  59. #define CMD_RUN (1<<0) /* start/stop HC */
  60. /* USBSTS: offset 0x04 */
  61. u32 status;
  62. #define STS_ASS (1<<15) /* Async Schedule Status */
  63. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  64. #define STS_RECL (1<<13) /* Reclamation */
  65. #define STS_HALT (1<<12) /* Not running (any reason) */
  66. /* some bits reserved */
  67. /* these STS_* flags are also intr_enable bits (USBINTR) */
  68. #define STS_IAA (1<<5) /* Interrupted on async advance */
  69. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  70. #define STS_FLR (1<<3) /* frame list rolled over */
  71. #define STS_PCD (1<<2) /* port change detect */
  72. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  73. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  74. /* USBINTR: offset 0x08 */
  75. u32 intr_enable;
  76. /* FRINDEX: offset 0x0C */
  77. u32 frame_index; /* current microframe number */
  78. /* CTRLDSSEGMENT: offset 0x10 */
  79. u32 segment; /* address bits 63:32 if needed */
  80. /* PERIODICLISTBASE: offset 0x14 */
  81. u32 frame_list; /* points to periodic list */
  82. /* ASYNCLISTADDR: offset 0x18 */
  83. u32 async_next; /* address of next async queue head */
  84. u32 reserved [9];
  85. /* CONFIGFLAG: offset 0x40 */
  86. u32 configured_flag;
  87. #define FLAG_CF (1<<0) /* true: we'll support "high speed" */
  88. /* PORTSC: offset 0x44 */
  89. u32 port_status [0]; /* up to N_PORTS */
  90. /* 31:23 reserved */
  91. #define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */
  92. #define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */
  93. #define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */
  94. /* 19:16 for port testing */
  95. #define PORT_LED_OFF (0<<14)
  96. #define PORT_LED_AMBER (1<<14)
  97. #define PORT_LED_GREEN (2<<14)
  98. #define PORT_LED_MASK (3<<14)
  99. #define PORT_OWNER (1<<13) /* true: companion hc owns this port */
  100. #define PORT_POWER (1<<12) /* true: has power (see PPC) */
  101. #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10)) /* USB 1.1 device */
  102. /* 11:10 for detecting lowspeed devices (reset vs release ownership) */
  103. /* 9 reserved */
  104. #define PORT_RESET (1<<8) /* reset port */
  105. #define PORT_SUSPEND (1<<7) /* suspend port */
  106. #define PORT_RESUME (1<<6) /* resume it */
  107. #define PORT_OCC (1<<5) /* over current change */
  108. #define PORT_OC (1<<4) /* over current active */
  109. #define PORT_PEC (1<<3) /* port enable change */
  110. #define PORT_PE (1<<2) /* port enable */
  111. #define PORT_CSC (1<<1) /* connect status change */
  112. #define PORT_CONNECT (1<<0) /* device connected */
  113. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC)
  114. } __attribute__ ((packed));
  115. #define USBMODE 0x68 /* USB Device mode */
  116. #define USBMODE_SDIS (1<<3) /* Stream disable */
  117. #define USBMODE_BE (1<<2) /* BE/LE endianness select */
  118. #define USBMODE_CM_HC (3<<0) /* host controller mode */
  119. #define USBMODE_CM_IDLE (0<<0) /* idle state */
  120. /* Appendix C, Debug port ... intended for use with special "debug devices"
  121. * that can help if there's no serial console. (nonstandard enumeration.)
  122. */
  123. struct ehci_dbg_port {
  124. u32 control;
  125. #define DBGP_OWNER (1<<30)
  126. #define DBGP_ENABLED (1<<28)
  127. #define DBGP_DONE (1<<16)
  128. #define DBGP_INUSE (1<<10)
  129. #define DBGP_ERRCODE(x) (((x)>>7)&0x07)
  130. # define DBGP_ERR_BAD 1
  131. # define DBGP_ERR_SIGNAL 2
  132. #define DBGP_ERROR (1<<6)
  133. #define DBGP_GO (1<<5)
  134. #define DBGP_OUT (1<<4)
  135. #define DBGP_LEN(x) (((x)>>0)&0x0f)
  136. u32 pids;
  137. #define DBGP_PID_GET(x) (((x)>>16)&0xff)
  138. #define DBGP_PID_SET(data, tok) (((data)<<8)|(tok))
  139. u32 data03;
  140. u32 data47;
  141. u32 address;
  142. #define DBGP_EPADDR(dev, ep) (((dev)<<8)|(ep))
  143. } __attribute__ ((packed));
  144. #endif /* __LINUX_USB_EHCI_DEF_H */