mm.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. *
  11. * Create static mapping between physical to virtual memory.
  12. */
  13. #include <linux/mm.h>
  14. #include <linux/init.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/hardware.h>
  17. #include <mach/common.h>
  18. #include <mach/devices-common.h>
  19. #include <mach/iomux-v3.h>
  20. /*
  21. * Define the MX50 memory map.
  22. */
  23. static struct map_desc mx50_io_desc[] __initdata = {
  24. imx_map_entry(MX50, TZIC, MT_DEVICE),
  25. imx_map_entry(MX50, SPBA0, MT_DEVICE),
  26. imx_map_entry(MX50, AIPS1, MT_DEVICE),
  27. imx_map_entry(MX50, AIPS2, MT_DEVICE),
  28. };
  29. /*
  30. * Define the MX51 memory map.
  31. */
  32. static struct map_desc mx51_io_desc[] __initdata = {
  33. imx_map_entry(MX51, TZIC, MT_DEVICE),
  34. imx_map_entry(MX51, IRAM, MT_DEVICE),
  35. imx_map_entry(MX51, AIPS1, MT_DEVICE),
  36. imx_map_entry(MX51, SPBA0, MT_DEVICE),
  37. imx_map_entry(MX51, AIPS2, MT_DEVICE),
  38. };
  39. /*
  40. * Define the MX53 memory map.
  41. */
  42. static struct map_desc mx53_io_desc[] __initdata = {
  43. imx_map_entry(MX53, TZIC, MT_DEVICE),
  44. imx_map_entry(MX53, AIPS1, MT_DEVICE),
  45. imx_map_entry(MX53, SPBA0, MT_DEVICE),
  46. imx_map_entry(MX53, AIPS2, MT_DEVICE),
  47. };
  48. /*
  49. * This function initializes the memory map. It is called during the
  50. * system startup to create static physical to virtual memory mappings
  51. * for the IO modules.
  52. */
  53. void __init mx50_map_io(void)
  54. {
  55. iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
  56. }
  57. void __init mx51_map_io(void)
  58. {
  59. iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
  60. }
  61. void __init mx53_map_io(void)
  62. {
  63. iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
  64. }
  65. void __init imx50_init_early(void)
  66. {
  67. mxc_set_cpu_type(MXC_CPU_MX50);
  68. mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
  69. mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
  70. }
  71. void __init imx51_init_early(void)
  72. {
  73. mxc_set_cpu_type(MXC_CPU_MX51);
  74. mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
  75. mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
  76. }
  77. void __init imx53_init_early(void)
  78. {
  79. mxc_set_cpu_type(MXC_CPU_MX53);
  80. mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
  81. mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
  82. }
  83. void __init mx50_init_irq(void)
  84. {
  85. tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
  86. }
  87. void __init mx51_init_irq(void)
  88. {
  89. tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
  90. }
  91. void __init mx53_init_irq(void)
  92. {
  93. tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
  94. }
  95. static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
  96. .ap_2_ap_addr = 642,
  97. .uart_2_mcu_addr = 817,
  98. .mcu_2_app_addr = 747,
  99. .mcu_2_shp_addr = 961,
  100. .ata_2_mcu_addr = 1473,
  101. .mcu_2_ata_addr = 1392,
  102. .app_2_per_addr = 1033,
  103. .app_2_mcu_addr = 683,
  104. .shp_2_per_addr = 1251,
  105. .shp_2_mcu_addr = 892,
  106. };
  107. static struct sdma_platform_data imx51_sdma_pdata __initdata = {
  108. .fw_name = "sdma-imx51.bin",
  109. .script_addrs = &imx51_sdma_script,
  110. };
  111. static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
  112. .ap_2_ap_addr = 642,
  113. .app_2_mcu_addr = 683,
  114. .mcu_2_app_addr = 747,
  115. .uart_2_mcu_addr = 817,
  116. .shp_2_mcu_addr = 891,
  117. .mcu_2_shp_addr = 960,
  118. .uartsh_2_mcu_addr = 1032,
  119. .spdif_2_mcu_addr = 1100,
  120. .mcu_2_spdif_addr = 1134,
  121. .firi_2_mcu_addr = 1193,
  122. .mcu_2_firi_addr = 1290,
  123. };
  124. static struct sdma_platform_data imx53_sdma_pdata __initdata = {
  125. .fw_name = "sdma-imx53.bin",
  126. .script_addrs = &imx53_sdma_script,
  127. };
  128. void __init imx50_soc_init(void)
  129. {
  130. /* i.mx50 has the i.mx31 type gpio */
  131. mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
  132. mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
  133. mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
  134. mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
  135. mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
  136. mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
  137. }
  138. void __init imx51_soc_init(void)
  139. {
  140. /* i.mx51 has the i.mx31 type gpio */
  141. mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
  142. mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
  143. mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
  144. mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
  145. /* i.mx51 has the i.mx35 type sdma */
  146. imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
  147. }
  148. void __init imx53_soc_init(void)
  149. {
  150. /* i.mx53 has the i.mx31 type gpio */
  151. mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
  152. mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
  153. mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
  154. mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
  155. mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
  156. mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
  157. mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
  158. /* i.mx53 has the i.mx35 type sdma */
  159. imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
  160. }