si.c 189 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. #define OLAND_MC_UCODE_SIZE 7863
  41. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  45. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  50. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  55. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  56. MODULE_FIRMWARE("radeon/OLAND_pfp.bin");
  57. MODULE_FIRMWARE("radeon/OLAND_me.bin");
  58. MODULE_FIRMWARE("radeon/OLAND_ce.bin");
  59. MODULE_FIRMWARE("radeon/OLAND_mc.bin");
  60. MODULE_FIRMWARE("radeon/OLAND_rlc.bin");
  61. MODULE_FIRMWARE("radeon/HAINAN_pfp.bin");
  62. MODULE_FIRMWARE("radeon/HAINAN_me.bin");
  63. MODULE_FIRMWARE("radeon/HAINAN_ce.bin");
  64. MODULE_FIRMWARE("radeon/HAINAN_mc.bin");
  65. MODULE_FIRMWARE("radeon/HAINAN_rlc.bin");
  66. static void si_pcie_gen3_enable(struct radeon_device *rdev);
  67. static void si_program_aspm(struct radeon_device *rdev);
  68. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  69. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  70. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  71. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  72. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  73. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  74. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  75. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  76. static const u32 verde_rlc_save_restore_register_list[] =
  77. {
  78. (0x8000 << 16) | (0x98f4 >> 2),
  79. 0x00000000,
  80. (0x8040 << 16) | (0x98f4 >> 2),
  81. 0x00000000,
  82. (0x8000 << 16) | (0xe80 >> 2),
  83. 0x00000000,
  84. (0x8040 << 16) | (0xe80 >> 2),
  85. 0x00000000,
  86. (0x8000 << 16) | (0x89bc >> 2),
  87. 0x00000000,
  88. (0x8040 << 16) | (0x89bc >> 2),
  89. 0x00000000,
  90. (0x8000 << 16) | (0x8c1c >> 2),
  91. 0x00000000,
  92. (0x8040 << 16) | (0x8c1c >> 2),
  93. 0x00000000,
  94. (0x9c00 << 16) | (0x98f0 >> 2),
  95. 0x00000000,
  96. (0x9c00 << 16) | (0xe7c >> 2),
  97. 0x00000000,
  98. (0x8000 << 16) | (0x9148 >> 2),
  99. 0x00000000,
  100. (0x8040 << 16) | (0x9148 >> 2),
  101. 0x00000000,
  102. (0x9c00 << 16) | (0x9150 >> 2),
  103. 0x00000000,
  104. (0x9c00 << 16) | (0x897c >> 2),
  105. 0x00000000,
  106. (0x9c00 << 16) | (0x8d8c >> 2),
  107. 0x00000000,
  108. (0x9c00 << 16) | (0xac54 >> 2),
  109. 0X00000000,
  110. 0x3,
  111. (0x9c00 << 16) | (0x98f8 >> 2),
  112. 0x00000000,
  113. (0x9c00 << 16) | (0x9910 >> 2),
  114. 0x00000000,
  115. (0x9c00 << 16) | (0x9914 >> 2),
  116. 0x00000000,
  117. (0x9c00 << 16) | (0x9918 >> 2),
  118. 0x00000000,
  119. (0x9c00 << 16) | (0x991c >> 2),
  120. 0x00000000,
  121. (0x9c00 << 16) | (0x9920 >> 2),
  122. 0x00000000,
  123. (0x9c00 << 16) | (0x9924 >> 2),
  124. 0x00000000,
  125. (0x9c00 << 16) | (0x9928 >> 2),
  126. 0x00000000,
  127. (0x9c00 << 16) | (0x992c >> 2),
  128. 0x00000000,
  129. (0x9c00 << 16) | (0x9930 >> 2),
  130. 0x00000000,
  131. (0x9c00 << 16) | (0x9934 >> 2),
  132. 0x00000000,
  133. (0x9c00 << 16) | (0x9938 >> 2),
  134. 0x00000000,
  135. (0x9c00 << 16) | (0x993c >> 2),
  136. 0x00000000,
  137. (0x9c00 << 16) | (0x9940 >> 2),
  138. 0x00000000,
  139. (0x9c00 << 16) | (0x9944 >> 2),
  140. 0x00000000,
  141. (0x9c00 << 16) | (0x9948 >> 2),
  142. 0x00000000,
  143. (0x9c00 << 16) | (0x994c >> 2),
  144. 0x00000000,
  145. (0x9c00 << 16) | (0x9950 >> 2),
  146. 0x00000000,
  147. (0x9c00 << 16) | (0x9954 >> 2),
  148. 0x00000000,
  149. (0x9c00 << 16) | (0x9958 >> 2),
  150. 0x00000000,
  151. (0x9c00 << 16) | (0x995c >> 2),
  152. 0x00000000,
  153. (0x9c00 << 16) | (0x9960 >> 2),
  154. 0x00000000,
  155. (0x9c00 << 16) | (0x9964 >> 2),
  156. 0x00000000,
  157. (0x9c00 << 16) | (0x9968 >> 2),
  158. 0x00000000,
  159. (0x9c00 << 16) | (0x996c >> 2),
  160. 0x00000000,
  161. (0x9c00 << 16) | (0x9970 >> 2),
  162. 0x00000000,
  163. (0x9c00 << 16) | (0x9974 >> 2),
  164. 0x00000000,
  165. (0x9c00 << 16) | (0x9978 >> 2),
  166. 0x00000000,
  167. (0x9c00 << 16) | (0x997c >> 2),
  168. 0x00000000,
  169. (0x9c00 << 16) | (0x9980 >> 2),
  170. 0x00000000,
  171. (0x9c00 << 16) | (0x9984 >> 2),
  172. 0x00000000,
  173. (0x9c00 << 16) | (0x9988 >> 2),
  174. 0x00000000,
  175. (0x9c00 << 16) | (0x998c >> 2),
  176. 0x00000000,
  177. (0x9c00 << 16) | (0x8c00 >> 2),
  178. 0x00000000,
  179. (0x9c00 << 16) | (0x8c14 >> 2),
  180. 0x00000000,
  181. (0x9c00 << 16) | (0x8c04 >> 2),
  182. 0x00000000,
  183. (0x9c00 << 16) | (0x8c08 >> 2),
  184. 0x00000000,
  185. (0x8000 << 16) | (0x9b7c >> 2),
  186. 0x00000000,
  187. (0x8040 << 16) | (0x9b7c >> 2),
  188. 0x00000000,
  189. (0x8000 << 16) | (0xe84 >> 2),
  190. 0x00000000,
  191. (0x8040 << 16) | (0xe84 >> 2),
  192. 0x00000000,
  193. (0x8000 << 16) | (0x89c0 >> 2),
  194. 0x00000000,
  195. (0x8040 << 16) | (0x89c0 >> 2),
  196. 0x00000000,
  197. (0x8000 << 16) | (0x914c >> 2),
  198. 0x00000000,
  199. (0x8040 << 16) | (0x914c >> 2),
  200. 0x00000000,
  201. (0x8000 << 16) | (0x8c20 >> 2),
  202. 0x00000000,
  203. (0x8040 << 16) | (0x8c20 >> 2),
  204. 0x00000000,
  205. (0x8000 << 16) | (0x9354 >> 2),
  206. 0x00000000,
  207. (0x8040 << 16) | (0x9354 >> 2),
  208. 0x00000000,
  209. (0x9c00 << 16) | (0x9060 >> 2),
  210. 0x00000000,
  211. (0x9c00 << 16) | (0x9364 >> 2),
  212. 0x00000000,
  213. (0x9c00 << 16) | (0x9100 >> 2),
  214. 0x00000000,
  215. (0x9c00 << 16) | (0x913c >> 2),
  216. 0x00000000,
  217. (0x8000 << 16) | (0x90e0 >> 2),
  218. 0x00000000,
  219. (0x8000 << 16) | (0x90e4 >> 2),
  220. 0x00000000,
  221. (0x8000 << 16) | (0x90e8 >> 2),
  222. 0x00000000,
  223. (0x8040 << 16) | (0x90e0 >> 2),
  224. 0x00000000,
  225. (0x8040 << 16) | (0x90e4 >> 2),
  226. 0x00000000,
  227. (0x8040 << 16) | (0x90e8 >> 2),
  228. 0x00000000,
  229. (0x9c00 << 16) | (0x8bcc >> 2),
  230. 0x00000000,
  231. (0x9c00 << 16) | (0x8b24 >> 2),
  232. 0x00000000,
  233. (0x9c00 << 16) | (0x88c4 >> 2),
  234. 0x00000000,
  235. (0x9c00 << 16) | (0x8e50 >> 2),
  236. 0x00000000,
  237. (0x9c00 << 16) | (0x8c0c >> 2),
  238. 0x00000000,
  239. (0x9c00 << 16) | (0x8e58 >> 2),
  240. 0x00000000,
  241. (0x9c00 << 16) | (0x8e5c >> 2),
  242. 0x00000000,
  243. (0x9c00 << 16) | (0x9508 >> 2),
  244. 0x00000000,
  245. (0x9c00 << 16) | (0x950c >> 2),
  246. 0x00000000,
  247. (0x9c00 << 16) | (0x9494 >> 2),
  248. 0x00000000,
  249. (0x9c00 << 16) | (0xac0c >> 2),
  250. 0x00000000,
  251. (0x9c00 << 16) | (0xac10 >> 2),
  252. 0x00000000,
  253. (0x9c00 << 16) | (0xac14 >> 2),
  254. 0x00000000,
  255. (0x9c00 << 16) | (0xae00 >> 2),
  256. 0x00000000,
  257. (0x9c00 << 16) | (0xac08 >> 2),
  258. 0x00000000,
  259. (0x9c00 << 16) | (0x88d4 >> 2),
  260. 0x00000000,
  261. (0x9c00 << 16) | (0x88c8 >> 2),
  262. 0x00000000,
  263. (0x9c00 << 16) | (0x88cc >> 2),
  264. 0x00000000,
  265. (0x9c00 << 16) | (0x89b0 >> 2),
  266. 0x00000000,
  267. (0x9c00 << 16) | (0x8b10 >> 2),
  268. 0x00000000,
  269. (0x9c00 << 16) | (0x8a14 >> 2),
  270. 0x00000000,
  271. (0x9c00 << 16) | (0x9830 >> 2),
  272. 0x00000000,
  273. (0x9c00 << 16) | (0x9834 >> 2),
  274. 0x00000000,
  275. (0x9c00 << 16) | (0x9838 >> 2),
  276. 0x00000000,
  277. (0x9c00 << 16) | (0x9a10 >> 2),
  278. 0x00000000,
  279. (0x8000 << 16) | (0x9870 >> 2),
  280. 0x00000000,
  281. (0x8000 << 16) | (0x9874 >> 2),
  282. 0x00000000,
  283. (0x8001 << 16) | (0x9870 >> 2),
  284. 0x00000000,
  285. (0x8001 << 16) | (0x9874 >> 2),
  286. 0x00000000,
  287. (0x8040 << 16) | (0x9870 >> 2),
  288. 0x00000000,
  289. (0x8040 << 16) | (0x9874 >> 2),
  290. 0x00000000,
  291. (0x8041 << 16) | (0x9870 >> 2),
  292. 0x00000000,
  293. (0x8041 << 16) | (0x9874 >> 2),
  294. 0x00000000,
  295. 0x00000000
  296. };
  297. static const u32 tahiti_golden_rlc_registers[] =
  298. {
  299. 0xc424, 0xffffffff, 0x00601005,
  300. 0xc47c, 0xffffffff, 0x10104040,
  301. 0xc488, 0xffffffff, 0x0100000a,
  302. 0xc314, 0xffffffff, 0x00000800,
  303. 0xc30c, 0xffffffff, 0x800000f4,
  304. 0xf4a8, 0xffffffff, 0x00000000
  305. };
  306. static const u32 tahiti_golden_registers[] =
  307. {
  308. 0x9a10, 0x00010000, 0x00018208,
  309. 0x9830, 0xffffffff, 0x00000000,
  310. 0x9834, 0xf00fffff, 0x00000400,
  311. 0x9838, 0x0002021c, 0x00020200,
  312. 0xc78, 0x00000080, 0x00000000,
  313. 0xd030, 0x000300c0, 0x00800040,
  314. 0xd830, 0x000300c0, 0x00800040,
  315. 0x5bb0, 0x000000f0, 0x00000070,
  316. 0x5bc0, 0x00200000, 0x50100000,
  317. 0x7030, 0x31000311, 0x00000011,
  318. 0x277c, 0x00000003, 0x000007ff,
  319. 0x240c, 0x000007ff, 0x00000000,
  320. 0x8a14, 0xf000001f, 0x00000007,
  321. 0x8b24, 0xffffffff, 0x00ffffff,
  322. 0x8b10, 0x0000ff0f, 0x00000000,
  323. 0x28a4c, 0x07ffffff, 0x4e000000,
  324. 0x28350, 0x3f3f3fff, 0x2a00126a,
  325. 0x30, 0x000000ff, 0x0040,
  326. 0x34, 0x00000040, 0x00004040,
  327. 0x9100, 0x07ffffff, 0x03000000,
  328. 0x8e88, 0x01ff1f3f, 0x00000000,
  329. 0x8e84, 0x01ff1f3f, 0x00000000,
  330. 0x9060, 0x0000007f, 0x00000020,
  331. 0x9508, 0x00010000, 0x00010000,
  332. 0xac14, 0x00000200, 0x000002fb,
  333. 0xac10, 0xffffffff, 0x0000543b,
  334. 0xac0c, 0xffffffff, 0xa9210876,
  335. 0x88d0, 0xffffffff, 0x000fff40,
  336. 0x88d4, 0x0000001f, 0x00000010,
  337. 0x1410, 0x20000000, 0x20fffed8,
  338. 0x15c0, 0x000c0fc0, 0x000c0400
  339. };
  340. static const u32 tahiti_golden_registers2[] =
  341. {
  342. 0xc64, 0x00000001, 0x00000001
  343. };
  344. static const u32 pitcairn_golden_rlc_registers[] =
  345. {
  346. 0xc424, 0xffffffff, 0x00601004,
  347. 0xc47c, 0xffffffff, 0x10102020,
  348. 0xc488, 0xffffffff, 0x01000020,
  349. 0xc314, 0xffffffff, 0x00000800,
  350. 0xc30c, 0xffffffff, 0x800000a4
  351. };
  352. static const u32 pitcairn_golden_registers[] =
  353. {
  354. 0x9a10, 0x00010000, 0x00018208,
  355. 0x9830, 0xffffffff, 0x00000000,
  356. 0x9834, 0xf00fffff, 0x00000400,
  357. 0x9838, 0x0002021c, 0x00020200,
  358. 0xc78, 0x00000080, 0x00000000,
  359. 0xd030, 0x000300c0, 0x00800040,
  360. 0xd830, 0x000300c0, 0x00800040,
  361. 0x5bb0, 0x000000f0, 0x00000070,
  362. 0x5bc0, 0x00200000, 0x50100000,
  363. 0x7030, 0x31000311, 0x00000011,
  364. 0x2ae4, 0x00073ffe, 0x000022a2,
  365. 0x240c, 0x000007ff, 0x00000000,
  366. 0x8a14, 0xf000001f, 0x00000007,
  367. 0x8b24, 0xffffffff, 0x00ffffff,
  368. 0x8b10, 0x0000ff0f, 0x00000000,
  369. 0x28a4c, 0x07ffffff, 0x4e000000,
  370. 0x28350, 0x3f3f3fff, 0x2a00126a,
  371. 0x30, 0x000000ff, 0x0040,
  372. 0x34, 0x00000040, 0x00004040,
  373. 0x9100, 0x07ffffff, 0x03000000,
  374. 0x9060, 0x0000007f, 0x00000020,
  375. 0x9508, 0x00010000, 0x00010000,
  376. 0xac14, 0x000003ff, 0x000000f7,
  377. 0xac10, 0xffffffff, 0x00000000,
  378. 0xac0c, 0xffffffff, 0x32761054,
  379. 0x88d4, 0x0000001f, 0x00000010,
  380. 0x15c0, 0x000c0fc0, 0x000c0400
  381. };
  382. static const u32 verde_golden_rlc_registers[] =
  383. {
  384. 0xc424, 0xffffffff, 0x033f1005,
  385. 0xc47c, 0xffffffff, 0x10808020,
  386. 0xc488, 0xffffffff, 0x00800008,
  387. 0xc314, 0xffffffff, 0x00001000,
  388. 0xc30c, 0xffffffff, 0x80010014
  389. };
  390. static const u32 verde_golden_registers[] =
  391. {
  392. 0x9a10, 0x00010000, 0x00018208,
  393. 0x9830, 0xffffffff, 0x00000000,
  394. 0x9834, 0xf00fffff, 0x00000400,
  395. 0x9838, 0x0002021c, 0x00020200,
  396. 0xc78, 0x00000080, 0x00000000,
  397. 0xd030, 0x000300c0, 0x00800040,
  398. 0xd030, 0x000300c0, 0x00800040,
  399. 0xd830, 0x000300c0, 0x00800040,
  400. 0xd830, 0x000300c0, 0x00800040,
  401. 0x5bb0, 0x000000f0, 0x00000070,
  402. 0x5bc0, 0x00200000, 0x50100000,
  403. 0x7030, 0x31000311, 0x00000011,
  404. 0x2ae4, 0x00073ffe, 0x000022a2,
  405. 0x2ae4, 0x00073ffe, 0x000022a2,
  406. 0x2ae4, 0x00073ffe, 0x000022a2,
  407. 0x240c, 0x000007ff, 0x00000000,
  408. 0x240c, 0x000007ff, 0x00000000,
  409. 0x240c, 0x000007ff, 0x00000000,
  410. 0x8a14, 0xf000001f, 0x00000007,
  411. 0x8a14, 0xf000001f, 0x00000007,
  412. 0x8a14, 0xf000001f, 0x00000007,
  413. 0x8b24, 0xffffffff, 0x00ffffff,
  414. 0x8b10, 0x0000ff0f, 0x00000000,
  415. 0x28a4c, 0x07ffffff, 0x4e000000,
  416. 0x28350, 0x3f3f3fff, 0x0000124a,
  417. 0x28350, 0x3f3f3fff, 0x0000124a,
  418. 0x28350, 0x3f3f3fff, 0x0000124a,
  419. 0x30, 0x000000ff, 0x0040,
  420. 0x34, 0x00000040, 0x00004040,
  421. 0x9100, 0x07ffffff, 0x03000000,
  422. 0x9100, 0x07ffffff, 0x03000000,
  423. 0x8e88, 0x01ff1f3f, 0x00000000,
  424. 0x8e88, 0x01ff1f3f, 0x00000000,
  425. 0x8e88, 0x01ff1f3f, 0x00000000,
  426. 0x8e84, 0x01ff1f3f, 0x00000000,
  427. 0x8e84, 0x01ff1f3f, 0x00000000,
  428. 0x8e84, 0x01ff1f3f, 0x00000000,
  429. 0x9060, 0x0000007f, 0x00000020,
  430. 0x9508, 0x00010000, 0x00010000,
  431. 0xac14, 0x000003ff, 0x00000003,
  432. 0xac14, 0x000003ff, 0x00000003,
  433. 0xac14, 0x000003ff, 0x00000003,
  434. 0xac10, 0xffffffff, 0x00000000,
  435. 0xac10, 0xffffffff, 0x00000000,
  436. 0xac10, 0xffffffff, 0x00000000,
  437. 0xac0c, 0xffffffff, 0x00001032,
  438. 0xac0c, 0xffffffff, 0x00001032,
  439. 0xac0c, 0xffffffff, 0x00001032,
  440. 0x88d4, 0x0000001f, 0x00000010,
  441. 0x88d4, 0x0000001f, 0x00000010,
  442. 0x88d4, 0x0000001f, 0x00000010,
  443. 0x15c0, 0x000c0fc0, 0x000c0400
  444. };
  445. static const u32 oland_golden_rlc_registers[] =
  446. {
  447. 0xc424, 0xffffffff, 0x00601005,
  448. 0xc47c, 0xffffffff, 0x10104040,
  449. 0xc488, 0xffffffff, 0x0100000a,
  450. 0xc314, 0xffffffff, 0x00000800,
  451. 0xc30c, 0xffffffff, 0x800000f4
  452. };
  453. static const u32 oland_golden_registers[] =
  454. {
  455. 0x9a10, 0x00010000, 0x00018208,
  456. 0x9830, 0xffffffff, 0x00000000,
  457. 0x9834, 0xf00fffff, 0x00000400,
  458. 0x9838, 0x0002021c, 0x00020200,
  459. 0xc78, 0x00000080, 0x00000000,
  460. 0xd030, 0x000300c0, 0x00800040,
  461. 0xd830, 0x000300c0, 0x00800040,
  462. 0x5bb0, 0x000000f0, 0x00000070,
  463. 0x5bc0, 0x00200000, 0x50100000,
  464. 0x7030, 0x31000311, 0x00000011,
  465. 0x2ae4, 0x00073ffe, 0x000022a2,
  466. 0x240c, 0x000007ff, 0x00000000,
  467. 0x8a14, 0xf000001f, 0x00000007,
  468. 0x8b24, 0xffffffff, 0x00ffffff,
  469. 0x8b10, 0x0000ff0f, 0x00000000,
  470. 0x28a4c, 0x07ffffff, 0x4e000000,
  471. 0x28350, 0x3f3f3fff, 0x00000082,
  472. 0x30, 0x000000ff, 0x0040,
  473. 0x34, 0x00000040, 0x00004040,
  474. 0x9100, 0x07ffffff, 0x03000000,
  475. 0x9060, 0x0000007f, 0x00000020,
  476. 0x9508, 0x00010000, 0x00010000,
  477. 0xac14, 0x000003ff, 0x000000f3,
  478. 0xac10, 0xffffffff, 0x00000000,
  479. 0xac0c, 0xffffffff, 0x00003210,
  480. 0x88d4, 0x0000001f, 0x00000010,
  481. 0x15c0, 0x000c0fc0, 0x000c0400
  482. };
  483. static const u32 hainan_golden_registers[] =
  484. {
  485. 0x9a10, 0x00010000, 0x00018208,
  486. 0x9830, 0xffffffff, 0x00000000,
  487. 0x9834, 0xf00fffff, 0x00000400,
  488. 0x9838, 0x0002021c, 0x00020200,
  489. 0xd0c0, 0xff000fff, 0x00000100,
  490. 0xd030, 0x000300c0, 0x00800040,
  491. 0xd8c0, 0xff000fff, 0x00000100,
  492. 0xd830, 0x000300c0, 0x00800040,
  493. 0x2ae4, 0x00073ffe, 0x000022a2,
  494. 0x240c, 0x000007ff, 0x00000000,
  495. 0x8a14, 0xf000001f, 0x00000007,
  496. 0x8b24, 0xffffffff, 0x00ffffff,
  497. 0x8b10, 0x0000ff0f, 0x00000000,
  498. 0x28a4c, 0x07ffffff, 0x4e000000,
  499. 0x28350, 0x3f3f3fff, 0x00000000,
  500. 0x30, 0x000000ff, 0x0040,
  501. 0x34, 0x00000040, 0x00004040,
  502. 0x9100, 0x03e00000, 0x03600000,
  503. 0x9060, 0x0000007f, 0x00000020,
  504. 0x9508, 0x00010000, 0x00010000,
  505. 0xac14, 0x000003ff, 0x000000f1,
  506. 0xac10, 0xffffffff, 0x00000000,
  507. 0xac0c, 0xffffffff, 0x00003210,
  508. 0x88d4, 0x0000001f, 0x00000010,
  509. 0x15c0, 0x000c0fc0, 0x000c0400
  510. };
  511. static const u32 hainan_golden_registers2[] =
  512. {
  513. 0x98f8, 0xffffffff, 0x02010001
  514. };
  515. static const u32 tahiti_mgcg_cgcg_init[] =
  516. {
  517. 0xc400, 0xffffffff, 0xfffffffc,
  518. 0x802c, 0xffffffff, 0xe0000000,
  519. 0x9a60, 0xffffffff, 0x00000100,
  520. 0x92a4, 0xffffffff, 0x00000100,
  521. 0xc164, 0xffffffff, 0x00000100,
  522. 0x9774, 0xffffffff, 0x00000100,
  523. 0x8984, 0xffffffff, 0x06000100,
  524. 0x8a18, 0xffffffff, 0x00000100,
  525. 0x92a0, 0xffffffff, 0x00000100,
  526. 0xc380, 0xffffffff, 0x00000100,
  527. 0x8b28, 0xffffffff, 0x00000100,
  528. 0x9144, 0xffffffff, 0x00000100,
  529. 0x8d88, 0xffffffff, 0x00000100,
  530. 0x8d8c, 0xffffffff, 0x00000100,
  531. 0x9030, 0xffffffff, 0x00000100,
  532. 0x9034, 0xffffffff, 0x00000100,
  533. 0x9038, 0xffffffff, 0x00000100,
  534. 0x903c, 0xffffffff, 0x00000100,
  535. 0xad80, 0xffffffff, 0x00000100,
  536. 0xac54, 0xffffffff, 0x00000100,
  537. 0x897c, 0xffffffff, 0x06000100,
  538. 0x9868, 0xffffffff, 0x00000100,
  539. 0x9510, 0xffffffff, 0x00000100,
  540. 0xaf04, 0xffffffff, 0x00000100,
  541. 0xae04, 0xffffffff, 0x00000100,
  542. 0x949c, 0xffffffff, 0x00000100,
  543. 0x802c, 0xffffffff, 0xe0000000,
  544. 0x9160, 0xffffffff, 0x00010000,
  545. 0x9164, 0xffffffff, 0x00030002,
  546. 0x9168, 0xffffffff, 0x00040007,
  547. 0x916c, 0xffffffff, 0x00060005,
  548. 0x9170, 0xffffffff, 0x00090008,
  549. 0x9174, 0xffffffff, 0x00020001,
  550. 0x9178, 0xffffffff, 0x00040003,
  551. 0x917c, 0xffffffff, 0x00000007,
  552. 0x9180, 0xffffffff, 0x00060005,
  553. 0x9184, 0xffffffff, 0x00090008,
  554. 0x9188, 0xffffffff, 0x00030002,
  555. 0x918c, 0xffffffff, 0x00050004,
  556. 0x9190, 0xffffffff, 0x00000008,
  557. 0x9194, 0xffffffff, 0x00070006,
  558. 0x9198, 0xffffffff, 0x000a0009,
  559. 0x919c, 0xffffffff, 0x00040003,
  560. 0x91a0, 0xffffffff, 0x00060005,
  561. 0x91a4, 0xffffffff, 0x00000009,
  562. 0x91a8, 0xffffffff, 0x00080007,
  563. 0x91ac, 0xffffffff, 0x000b000a,
  564. 0x91b0, 0xffffffff, 0x00050004,
  565. 0x91b4, 0xffffffff, 0x00070006,
  566. 0x91b8, 0xffffffff, 0x0008000b,
  567. 0x91bc, 0xffffffff, 0x000a0009,
  568. 0x91c0, 0xffffffff, 0x000d000c,
  569. 0x91c4, 0xffffffff, 0x00060005,
  570. 0x91c8, 0xffffffff, 0x00080007,
  571. 0x91cc, 0xffffffff, 0x0000000b,
  572. 0x91d0, 0xffffffff, 0x000a0009,
  573. 0x91d4, 0xffffffff, 0x000d000c,
  574. 0x91d8, 0xffffffff, 0x00070006,
  575. 0x91dc, 0xffffffff, 0x00090008,
  576. 0x91e0, 0xffffffff, 0x0000000c,
  577. 0x91e4, 0xffffffff, 0x000b000a,
  578. 0x91e8, 0xffffffff, 0x000e000d,
  579. 0x91ec, 0xffffffff, 0x00080007,
  580. 0x91f0, 0xffffffff, 0x000a0009,
  581. 0x91f4, 0xffffffff, 0x0000000d,
  582. 0x91f8, 0xffffffff, 0x000c000b,
  583. 0x91fc, 0xffffffff, 0x000f000e,
  584. 0x9200, 0xffffffff, 0x00090008,
  585. 0x9204, 0xffffffff, 0x000b000a,
  586. 0x9208, 0xffffffff, 0x000c000f,
  587. 0x920c, 0xffffffff, 0x000e000d,
  588. 0x9210, 0xffffffff, 0x00110010,
  589. 0x9214, 0xffffffff, 0x000a0009,
  590. 0x9218, 0xffffffff, 0x000c000b,
  591. 0x921c, 0xffffffff, 0x0000000f,
  592. 0x9220, 0xffffffff, 0x000e000d,
  593. 0x9224, 0xffffffff, 0x00110010,
  594. 0x9228, 0xffffffff, 0x000b000a,
  595. 0x922c, 0xffffffff, 0x000d000c,
  596. 0x9230, 0xffffffff, 0x00000010,
  597. 0x9234, 0xffffffff, 0x000f000e,
  598. 0x9238, 0xffffffff, 0x00120011,
  599. 0x923c, 0xffffffff, 0x000c000b,
  600. 0x9240, 0xffffffff, 0x000e000d,
  601. 0x9244, 0xffffffff, 0x00000011,
  602. 0x9248, 0xffffffff, 0x0010000f,
  603. 0x924c, 0xffffffff, 0x00130012,
  604. 0x9250, 0xffffffff, 0x000d000c,
  605. 0x9254, 0xffffffff, 0x000f000e,
  606. 0x9258, 0xffffffff, 0x00100013,
  607. 0x925c, 0xffffffff, 0x00120011,
  608. 0x9260, 0xffffffff, 0x00150014,
  609. 0x9264, 0xffffffff, 0x000e000d,
  610. 0x9268, 0xffffffff, 0x0010000f,
  611. 0x926c, 0xffffffff, 0x00000013,
  612. 0x9270, 0xffffffff, 0x00120011,
  613. 0x9274, 0xffffffff, 0x00150014,
  614. 0x9278, 0xffffffff, 0x000f000e,
  615. 0x927c, 0xffffffff, 0x00110010,
  616. 0x9280, 0xffffffff, 0x00000014,
  617. 0x9284, 0xffffffff, 0x00130012,
  618. 0x9288, 0xffffffff, 0x00160015,
  619. 0x928c, 0xffffffff, 0x0010000f,
  620. 0x9290, 0xffffffff, 0x00120011,
  621. 0x9294, 0xffffffff, 0x00000015,
  622. 0x9298, 0xffffffff, 0x00140013,
  623. 0x929c, 0xffffffff, 0x00170016,
  624. 0x9150, 0xffffffff, 0x96940200,
  625. 0x8708, 0xffffffff, 0x00900100,
  626. 0xc478, 0xffffffff, 0x00000080,
  627. 0xc404, 0xffffffff, 0x0020003f,
  628. 0x30, 0xffffffff, 0x0000001c,
  629. 0x34, 0x000f0000, 0x000f0000,
  630. 0x160c, 0xffffffff, 0x00000100,
  631. 0x1024, 0xffffffff, 0x00000100,
  632. 0x102c, 0x00000101, 0x00000000,
  633. 0x20a8, 0xffffffff, 0x00000104,
  634. 0x264c, 0x000c0000, 0x000c0000,
  635. 0x2648, 0x000c0000, 0x000c0000,
  636. 0x55e4, 0xff000fff, 0x00000100,
  637. 0x55e8, 0x00000001, 0x00000001,
  638. 0x2f50, 0x00000001, 0x00000001,
  639. 0x30cc, 0xc0000fff, 0x00000104,
  640. 0xc1e4, 0x00000001, 0x00000001,
  641. 0xd0c0, 0xfffffff0, 0x00000100,
  642. 0xd8c0, 0xfffffff0, 0x00000100
  643. };
  644. static const u32 pitcairn_mgcg_cgcg_init[] =
  645. {
  646. 0xc400, 0xffffffff, 0xfffffffc,
  647. 0x802c, 0xffffffff, 0xe0000000,
  648. 0x9a60, 0xffffffff, 0x00000100,
  649. 0x92a4, 0xffffffff, 0x00000100,
  650. 0xc164, 0xffffffff, 0x00000100,
  651. 0x9774, 0xffffffff, 0x00000100,
  652. 0x8984, 0xffffffff, 0x06000100,
  653. 0x8a18, 0xffffffff, 0x00000100,
  654. 0x92a0, 0xffffffff, 0x00000100,
  655. 0xc380, 0xffffffff, 0x00000100,
  656. 0x8b28, 0xffffffff, 0x00000100,
  657. 0x9144, 0xffffffff, 0x00000100,
  658. 0x8d88, 0xffffffff, 0x00000100,
  659. 0x8d8c, 0xffffffff, 0x00000100,
  660. 0x9030, 0xffffffff, 0x00000100,
  661. 0x9034, 0xffffffff, 0x00000100,
  662. 0x9038, 0xffffffff, 0x00000100,
  663. 0x903c, 0xffffffff, 0x00000100,
  664. 0xad80, 0xffffffff, 0x00000100,
  665. 0xac54, 0xffffffff, 0x00000100,
  666. 0x897c, 0xffffffff, 0x06000100,
  667. 0x9868, 0xffffffff, 0x00000100,
  668. 0x9510, 0xffffffff, 0x00000100,
  669. 0xaf04, 0xffffffff, 0x00000100,
  670. 0xae04, 0xffffffff, 0x00000100,
  671. 0x949c, 0xffffffff, 0x00000100,
  672. 0x802c, 0xffffffff, 0xe0000000,
  673. 0x9160, 0xffffffff, 0x00010000,
  674. 0x9164, 0xffffffff, 0x00030002,
  675. 0x9168, 0xffffffff, 0x00040007,
  676. 0x916c, 0xffffffff, 0x00060005,
  677. 0x9170, 0xffffffff, 0x00090008,
  678. 0x9174, 0xffffffff, 0x00020001,
  679. 0x9178, 0xffffffff, 0x00040003,
  680. 0x917c, 0xffffffff, 0x00000007,
  681. 0x9180, 0xffffffff, 0x00060005,
  682. 0x9184, 0xffffffff, 0x00090008,
  683. 0x9188, 0xffffffff, 0x00030002,
  684. 0x918c, 0xffffffff, 0x00050004,
  685. 0x9190, 0xffffffff, 0x00000008,
  686. 0x9194, 0xffffffff, 0x00070006,
  687. 0x9198, 0xffffffff, 0x000a0009,
  688. 0x919c, 0xffffffff, 0x00040003,
  689. 0x91a0, 0xffffffff, 0x00060005,
  690. 0x91a4, 0xffffffff, 0x00000009,
  691. 0x91a8, 0xffffffff, 0x00080007,
  692. 0x91ac, 0xffffffff, 0x000b000a,
  693. 0x91b0, 0xffffffff, 0x00050004,
  694. 0x91b4, 0xffffffff, 0x00070006,
  695. 0x91b8, 0xffffffff, 0x0008000b,
  696. 0x91bc, 0xffffffff, 0x000a0009,
  697. 0x91c0, 0xffffffff, 0x000d000c,
  698. 0x9200, 0xffffffff, 0x00090008,
  699. 0x9204, 0xffffffff, 0x000b000a,
  700. 0x9208, 0xffffffff, 0x000c000f,
  701. 0x920c, 0xffffffff, 0x000e000d,
  702. 0x9210, 0xffffffff, 0x00110010,
  703. 0x9214, 0xffffffff, 0x000a0009,
  704. 0x9218, 0xffffffff, 0x000c000b,
  705. 0x921c, 0xffffffff, 0x0000000f,
  706. 0x9220, 0xffffffff, 0x000e000d,
  707. 0x9224, 0xffffffff, 0x00110010,
  708. 0x9228, 0xffffffff, 0x000b000a,
  709. 0x922c, 0xffffffff, 0x000d000c,
  710. 0x9230, 0xffffffff, 0x00000010,
  711. 0x9234, 0xffffffff, 0x000f000e,
  712. 0x9238, 0xffffffff, 0x00120011,
  713. 0x923c, 0xffffffff, 0x000c000b,
  714. 0x9240, 0xffffffff, 0x000e000d,
  715. 0x9244, 0xffffffff, 0x00000011,
  716. 0x9248, 0xffffffff, 0x0010000f,
  717. 0x924c, 0xffffffff, 0x00130012,
  718. 0x9250, 0xffffffff, 0x000d000c,
  719. 0x9254, 0xffffffff, 0x000f000e,
  720. 0x9258, 0xffffffff, 0x00100013,
  721. 0x925c, 0xffffffff, 0x00120011,
  722. 0x9260, 0xffffffff, 0x00150014,
  723. 0x9150, 0xffffffff, 0x96940200,
  724. 0x8708, 0xffffffff, 0x00900100,
  725. 0xc478, 0xffffffff, 0x00000080,
  726. 0xc404, 0xffffffff, 0x0020003f,
  727. 0x30, 0xffffffff, 0x0000001c,
  728. 0x34, 0x000f0000, 0x000f0000,
  729. 0x160c, 0xffffffff, 0x00000100,
  730. 0x1024, 0xffffffff, 0x00000100,
  731. 0x102c, 0x00000101, 0x00000000,
  732. 0x20a8, 0xffffffff, 0x00000104,
  733. 0x55e4, 0xff000fff, 0x00000100,
  734. 0x55e8, 0x00000001, 0x00000001,
  735. 0x2f50, 0x00000001, 0x00000001,
  736. 0x30cc, 0xc0000fff, 0x00000104,
  737. 0xc1e4, 0x00000001, 0x00000001,
  738. 0xd0c0, 0xfffffff0, 0x00000100,
  739. 0xd8c0, 0xfffffff0, 0x00000100
  740. };
  741. static const u32 verde_mgcg_cgcg_init[] =
  742. {
  743. 0xc400, 0xffffffff, 0xfffffffc,
  744. 0x802c, 0xffffffff, 0xe0000000,
  745. 0x9a60, 0xffffffff, 0x00000100,
  746. 0x92a4, 0xffffffff, 0x00000100,
  747. 0xc164, 0xffffffff, 0x00000100,
  748. 0x9774, 0xffffffff, 0x00000100,
  749. 0x8984, 0xffffffff, 0x06000100,
  750. 0x8a18, 0xffffffff, 0x00000100,
  751. 0x92a0, 0xffffffff, 0x00000100,
  752. 0xc380, 0xffffffff, 0x00000100,
  753. 0x8b28, 0xffffffff, 0x00000100,
  754. 0x9144, 0xffffffff, 0x00000100,
  755. 0x8d88, 0xffffffff, 0x00000100,
  756. 0x8d8c, 0xffffffff, 0x00000100,
  757. 0x9030, 0xffffffff, 0x00000100,
  758. 0x9034, 0xffffffff, 0x00000100,
  759. 0x9038, 0xffffffff, 0x00000100,
  760. 0x903c, 0xffffffff, 0x00000100,
  761. 0xad80, 0xffffffff, 0x00000100,
  762. 0xac54, 0xffffffff, 0x00000100,
  763. 0x897c, 0xffffffff, 0x06000100,
  764. 0x9868, 0xffffffff, 0x00000100,
  765. 0x9510, 0xffffffff, 0x00000100,
  766. 0xaf04, 0xffffffff, 0x00000100,
  767. 0xae04, 0xffffffff, 0x00000100,
  768. 0x949c, 0xffffffff, 0x00000100,
  769. 0x802c, 0xffffffff, 0xe0000000,
  770. 0x9160, 0xffffffff, 0x00010000,
  771. 0x9164, 0xffffffff, 0x00030002,
  772. 0x9168, 0xffffffff, 0x00040007,
  773. 0x916c, 0xffffffff, 0x00060005,
  774. 0x9170, 0xffffffff, 0x00090008,
  775. 0x9174, 0xffffffff, 0x00020001,
  776. 0x9178, 0xffffffff, 0x00040003,
  777. 0x917c, 0xffffffff, 0x00000007,
  778. 0x9180, 0xffffffff, 0x00060005,
  779. 0x9184, 0xffffffff, 0x00090008,
  780. 0x9188, 0xffffffff, 0x00030002,
  781. 0x918c, 0xffffffff, 0x00050004,
  782. 0x9190, 0xffffffff, 0x00000008,
  783. 0x9194, 0xffffffff, 0x00070006,
  784. 0x9198, 0xffffffff, 0x000a0009,
  785. 0x919c, 0xffffffff, 0x00040003,
  786. 0x91a0, 0xffffffff, 0x00060005,
  787. 0x91a4, 0xffffffff, 0x00000009,
  788. 0x91a8, 0xffffffff, 0x00080007,
  789. 0x91ac, 0xffffffff, 0x000b000a,
  790. 0x91b0, 0xffffffff, 0x00050004,
  791. 0x91b4, 0xffffffff, 0x00070006,
  792. 0x91b8, 0xffffffff, 0x0008000b,
  793. 0x91bc, 0xffffffff, 0x000a0009,
  794. 0x91c0, 0xffffffff, 0x000d000c,
  795. 0x9200, 0xffffffff, 0x00090008,
  796. 0x9204, 0xffffffff, 0x000b000a,
  797. 0x9208, 0xffffffff, 0x000c000f,
  798. 0x920c, 0xffffffff, 0x000e000d,
  799. 0x9210, 0xffffffff, 0x00110010,
  800. 0x9214, 0xffffffff, 0x000a0009,
  801. 0x9218, 0xffffffff, 0x000c000b,
  802. 0x921c, 0xffffffff, 0x0000000f,
  803. 0x9220, 0xffffffff, 0x000e000d,
  804. 0x9224, 0xffffffff, 0x00110010,
  805. 0x9228, 0xffffffff, 0x000b000a,
  806. 0x922c, 0xffffffff, 0x000d000c,
  807. 0x9230, 0xffffffff, 0x00000010,
  808. 0x9234, 0xffffffff, 0x000f000e,
  809. 0x9238, 0xffffffff, 0x00120011,
  810. 0x923c, 0xffffffff, 0x000c000b,
  811. 0x9240, 0xffffffff, 0x000e000d,
  812. 0x9244, 0xffffffff, 0x00000011,
  813. 0x9248, 0xffffffff, 0x0010000f,
  814. 0x924c, 0xffffffff, 0x00130012,
  815. 0x9250, 0xffffffff, 0x000d000c,
  816. 0x9254, 0xffffffff, 0x000f000e,
  817. 0x9258, 0xffffffff, 0x00100013,
  818. 0x925c, 0xffffffff, 0x00120011,
  819. 0x9260, 0xffffffff, 0x00150014,
  820. 0x9150, 0xffffffff, 0x96940200,
  821. 0x8708, 0xffffffff, 0x00900100,
  822. 0xc478, 0xffffffff, 0x00000080,
  823. 0xc404, 0xffffffff, 0x0020003f,
  824. 0x30, 0xffffffff, 0x0000001c,
  825. 0x34, 0x000f0000, 0x000f0000,
  826. 0x160c, 0xffffffff, 0x00000100,
  827. 0x1024, 0xffffffff, 0x00000100,
  828. 0x102c, 0x00000101, 0x00000000,
  829. 0x20a8, 0xffffffff, 0x00000104,
  830. 0x264c, 0x000c0000, 0x000c0000,
  831. 0x2648, 0x000c0000, 0x000c0000,
  832. 0x55e4, 0xff000fff, 0x00000100,
  833. 0x55e8, 0x00000001, 0x00000001,
  834. 0x2f50, 0x00000001, 0x00000001,
  835. 0x30cc, 0xc0000fff, 0x00000104,
  836. 0xc1e4, 0x00000001, 0x00000001,
  837. 0xd0c0, 0xfffffff0, 0x00000100,
  838. 0xd8c0, 0xfffffff0, 0x00000100
  839. };
  840. static const u32 oland_mgcg_cgcg_init[] =
  841. {
  842. 0xc400, 0xffffffff, 0xfffffffc,
  843. 0x802c, 0xffffffff, 0xe0000000,
  844. 0x9a60, 0xffffffff, 0x00000100,
  845. 0x92a4, 0xffffffff, 0x00000100,
  846. 0xc164, 0xffffffff, 0x00000100,
  847. 0x9774, 0xffffffff, 0x00000100,
  848. 0x8984, 0xffffffff, 0x06000100,
  849. 0x8a18, 0xffffffff, 0x00000100,
  850. 0x92a0, 0xffffffff, 0x00000100,
  851. 0xc380, 0xffffffff, 0x00000100,
  852. 0x8b28, 0xffffffff, 0x00000100,
  853. 0x9144, 0xffffffff, 0x00000100,
  854. 0x8d88, 0xffffffff, 0x00000100,
  855. 0x8d8c, 0xffffffff, 0x00000100,
  856. 0x9030, 0xffffffff, 0x00000100,
  857. 0x9034, 0xffffffff, 0x00000100,
  858. 0x9038, 0xffffffff, 0x00000100,
  859. 0x903c, 0xffffffff, 0x00000100,
  860. 0xad80, 0xffffffff, 0x00000100,
  861. 0xac54, 0xffffffff, 0x00000100,
  862. 0x897c, 0xffffffff, 0x06000100,
  863. 0x9868, 0xffffffff, 0x00000100,
  864. 0x9510, 0xffffffff, 0x00000100,
  865. 0xaf04, 0xffffffff, 0x00000100,
  866. 0xae04, 0xffffffff, 0x00000100,
  867. 0x949c, 0xffffffff, 0x00000100,
  868. 0x802c, 0xffffffff, 0xe0000000,
  869. 0x9160, 0xffffffff, 0x00010000,
  870. 0x9164, 0xffffffff, 0x00030002,
  871. 0x9168, 0xffffffff, 0x00040007,
  872. 0x916c, 0xffffffff, 0x00060005,
  873. 0x9170, 0xffffffff, 0x00090008,
  874. 0x9174, 0xffffffff, 0x00020001,
  875. 0x9178, 0xffffffff, 0x00040003,
  876. 0x917c, 0xffffffff, 0x00000007,
  877. 0x9180, 0xffffffff, 0x00060005,
  878. 0x9184, 0xffffffff, 0x00090008,
  879. 0x9188, 0xffffffff, 0x00030002,
  880. 0x918c, 0xffffffff, 0x00050004,
  881. 0x9190, 0xffffffff, 0x00000008,
  882. 0x9194, 0xffffffff, 0x00070006,
  883. 0x9198, 0xffffffff, 0x000a0009,
  884. 0x919c, 0xffffffff, 0x00040003,
  885. 0x91a0, 0xffffffff, 0x00060005,
  886. 0x91a4, 0xffffffff, 0x00000009,
  887. 0x91a8, 0xffffffff, 0x00080007,
  888. 0x91ac, 0xffffffff, 0x000b000a,
  889. 0x91b0, 0xffffffff, 0x00050004,
  890. 0x91b4, 0xffffffff, 0x00070006,
  891. 0x91b8, 0xffffffff, 0x0008000b,
  892. 0x91bc, 0xffffffff, 0x000a0009,
  893. 0x91c0, 0xffffffff, 0x000d000c,
  894. 0x91c4, 0xffffffff, 0x00060005,
  895. 0x91c8, 0xffffffff, 0x00080007,
  896. 0x91cc, 0xffffffff, 0x0000000b,
  897. 0x91d0, 0xffffffff, 0x000a0009,
  898. 0x91d4, 0xffffffff, 0x000d000c,
  899. 0x9150, 0xffffffff, 0x96940200,
  900. 0x8708, 0xffffffff, 0x00900100,
  901. 0xc478, 0xffffffff, 0x00000080,
  902. 0xc404, 0xffffffff, 0x0020003f,
  903. 0x30, 0xffffffff, 0x0000001c,
  904. 0x34, 0x000f0000, 0x000f0000,
  905. 0x160c, 0xffffffff, 0x00000100,
  906. 0x1024, 0xffffffff, 0x00000100,
  907. 0x102c, 0x00000101, 0x00000000,
  908. 0x20a8, 0xffffffff, 0x00000104,
  909. 0x264c, 0x000c0000, 0x000c0000,
  910. 0x2648, 0x000c0000, 0x000c0000,
  911. 0x55e4, 0xff000fff, 0x00000100,
  912. 0x55e8, 0x00000001, 0x00000001,
  913. 0x2f50, 0x00000001, 0x00000001,
  914. 0x30cc, 0xc0000fff, 0x00000104,
  915. 0xc1e4, 0x00000001, 0x00000001,
  916. 0xd0c0, 0xfffffff0, 0x00000100,
  917. 0xd8c0, 0xfffffff0, 0x00000100
  918. };
  919. static const u32 hainan_mgcg_cgcg_init[] =
  920. {
  921. 0xc400, 0xffffffff, 0xfffffffc,
  922. 0x802c, 0xffffffff, 0xe0000000,
  923. 0x9a60, 0xffffffff, 0x00000100,
  924. 0x92a4, 0xffffffff, 0x00000100,
  925. 0xc164, 0xffffffff, 0x00000100,
  926. 0x9774, 0xffffffff, 0x00000100,
  927. 0x8984, 0xffffffff, 0x06000100,
  928. 0x8a18, 0xffffffff, 0x00000100,
  929. 0x92a0, 0xffffffff, 0x00000100,
  930. 0xc380, 0xffffffff, 0x00000100,
  931. 0x8b28, 0xffffffff, 0x00000100,
  932. 0x9144, 0xffffffff, 0x00000100,
  933. 0x8d88, 0xffffffff, 0x00000100,
  934. 0x8d8c, 0xffffffff, 0x00000100,
  935. 0x9030, 0xffffffff, 0x00000100,
  936. 0x9034, 0xffffffff, 0x00000100,
  937. 0x9038, 0xffffffff, 0x00000100,
  938. 0x903c, 0xffffffff, 0x00000100,
  939. 0xad80, 0xffffffff, 0x00000100,
  940. 0xac54, 0xffffffff, 0x00000100,
  941. 0x897c, 0xffffffff, 0x06000100,
  942. 0x9868, 0xffffffff, 0x00000100,
  943. 0x9510, 0xffffffff, 0x00000100,
  944. 0xaf04, 0xffffffff, 0x00000100,
  945. 0xae04, 0xffffffff, 0x00000100,
  946. 0x949c, 0xffffffff, 0x00000100,
  947. 0x802c, 0xffffffff, 0xe0000000,
  948. 0x9160, 0xffffffff, 0x00010000,
  949. 0x9164, 0xffffffff, 0x00030002,
  950. 0x9168, 0xffffffff, 0x00040007,
  951. 0x916c, 0xffffffff, 0x00060005,
  952. 0x9170, 0xffffffff, 0x00090008,
  953. 0x9174, 0xffffffff, 0x00020001,
  954. 0x9178, 0xffffffff, 0x00040003,
  955. 0x917c, 0xffffffff, 0x00000007,
  956. 0x9180, 0xffffffff, 0x00060005,
  957. 0x9184, 0xffffffff, 0x00090008,
  958. 0x9188, 0xffffffff, 0x00030002,
  959. 0x918c, 0xffffffff, 0x00050004,
  960. 0x9190, 0xffffffff, 0x00000008,
  961. 0x9194, 0xffffffff, 0x00070006,
  962. 0x9198, 0xffffffff, 0x000a0009,
  963. 0x919c, 0xffffffff, 0x00040003,
  964. 0x91a0, 0xffffffff, 0x00060005,
  965. 0x91a4, 0xffffffff, 0x00000009,
  966. 0x91a8, 0xffffffff, 0x00080007,
  967. 0x91ac, 0xffffffff, 0x000b000a,
  968. 0x91b0, 0xffffffff, 0x00050004,
  969. 0x91b4, 0xffffffff, 0x00070006,
  970. 0x91b8, 0xffffffff, 0x0008000b,
  971. 0x91bc, 0xffffffff, 0x000a0009,
  972. 0x91c0, 0xffffffff, 0x000d000c,
  973. 0x91c4, 0xffffffff, 0x00060005,
  974. 0x91c8, 0xffffffff, 0x00080007,
  975. 0x91cc, 0xffffffff, 0x0000000b,
  976. 0x91d0, 0xffffffff, 0x000a0009,
  977. 0x91d4, 0xffffffff, 0x000d000c,
  978. 0x9150, 0xffffffff, 0x96940200,
  979. 0x8708, 0xffffffff, 0x00900100,
  980. 0xc478, 0xffffffff, 0x00000080,
  981. 0xc404, 0xffffffff, 0x0020003f,
  982. 0x30, 0xffffffff, 0x0000001c,
  983. 0x34, 0x000f0000, 0x000f0000,
  984. 0x160c, 0xffffffff, 0x00000100,
  985. 0x1024, 0xffffffff, 0x00000100,
  986. 0x20a8, 0xffffffff, 0x00000104,
  987. 0x264c, 0x000c0000, 0x000c0000,
  988. 0x2648, 0x000c0000, 0x000c0000,
  989. 0x2f50, 0x00000001, 0x00000001,
  990. 0x30cc, 0xc0000fff, 0x00000104,
  991. 0xc1e4, 0x00000001, 0x00000001,
  992. 0xd0c0, 0xfffffff0, 0x00000100,
  993. 0xd8c0, 0xfffffff0, 0x00000100
  994. };
  995. static u32 verde_pg_init[] =
  996. {
  997. 0x353c, 0xffffffff, 0x40000,
  998. 0x3538, 0xffffffff, 0x200010ff,
  999. 0x353c, 0xffffffff, 0x0,
  1000. 0x353c, 0xffffffff, 0x0,
  1001. 0x353c, 0xffffffff, 0x0,
  1002. 0x353c, 0xffffffff, 0x0,
  1003. 0x353c, 0xffffffff, 0x0,
  1004. 0x353c, 0xffffffff, 0x7007,
  1005. 0x3538, 0xffffffff, 0x300010ff,
  1006. 0x353c, 0xffffffff, 0x0,
  1007. 0x353c, 0xffffffff, 0x0,
  1008. 0x353c, 0xffffffff, 0x0,
  1009. 0x353c, 0xffffffff, 0x0,
  1010. 0x353c, 0xffffffff, 0x0,
  1011. 0x353c, 0xffffffff, 0x400000,
  1012. 0x3538, 0xffffffff, 0x100010ff,
  1013. 0x353c, 0xffffffff, 0x0,
  1014. 0x353c, 0xffffffff, 0x0,
  1015. 0x353c, 0xffffffff, 0x0,
  1016. 0x353c, 0xffffffff, 0x0,
  1017. 0x353c, 0xffffffff, 0x0,
  1018. 0x353c, 0xffffffff, 0x120200,
  1019. 0x3538, 0xffffffff, 0x500010ff,
  1020. 0x353c, 0xffffffff, 0x0,
  1021. 0x353c, 0xffffffff, 0x0,
  1022. 0x353c, 0xffffffff, 0x0,
  1023. 0x353c, 0xffffffff, 0x0,
  1024. 0x353c, 0xffffffff, 0x0,
  1025. 0x353c, 0xffffffff, 0x1e1e16,
  1026. 0x3538, 0xffffffff, 0x600010ff,
  1027. 0x353c, 0xffffffff, 0x0,
  1028. 0x353c, 0xffffffff, 0x0,
  1029. 0x353c, 0xffffffff, 0x0,
  1030. 0x353c, 0xffffffff, 0x0,
  1031. 0x353c, 0xffffffff, 0x0,
  1032. 0x353c, 0xffffffff, 0x171f1e,
  1033. 0x3538, 0xffffffff, 0x700010ff,
  1034. 0x353c, 0xffffffff, 0x0,
  1035. 0x353c, 0xffffffff, 0x0,
  1036. 0x353c, 0xffffffff, 0x0,
  1037. 0x353c, 0xffffffff, 0x0,
  1038. 0x353c, 0xffffffff, 0x0,
  1039. 0x353c, 0xffffffff, 0x0,
  1040. 0x3538, 0xffffffff, 0x9ff,
  1041. 0x3500, 0xffffffff, 0x0,
  1042. 0x3504, 0xffffffff, 0x10000800,
  1043. 0x3504, 0xffffffff, 0xf,
  1044. 0x3504, 0xffffffff, 0xf,
  1045. 0x3500, 0xffffffff, 0x4,
  1046. 0x3504, 0xffffffff, 0x1000051e,
  1047. 0x3504, 0xffffffff, 0xffff,
  1048. 0x3504, 0xffffffff, 0xffff,
  1049. 0x3500, 0xffffffff, 0x8,
  1050. 0x3504, 0xffffffff, 0x80500,
  1051. 0x3500, 0xffffffff, 0x12,
  1052. 0x3504, 0xffffffff, 0x9050c,
  1053. 0x3500, 0xffffffff, 0x1d,
  1054. 0x3504, 0xffffffff, 0xb052c,
  1055. 0x3500, 0xffffffff, 0x2a,
  1056. 0x3504, 0xffffffff, 0x1053e,
  1057. 0x3500, 0xffffffff, 0x2d,
  1058. 0x3504, 0xffffffff, 0x10546,
  1059. 0x3500, 0xffffffff, 0x30,
  1060. 0x3504, 0xffffffff, 0xa054e,
  1061. 0x3500, 0xffffffff, 0x3c,
  1062. 0x3504, 0xffffffff, 0x1055f,
  1063. 0x3500, 0xffffffff, 0x3f,
  1064. 0x3504, 0xffffffff, 0x10567,
  1065. 0x3500, 0xffffffff, 0x42,
  1066. 0x3504, 0xffffffff, 0x1056f,
  1067. 0x3500, 0xffffffff, 0x45,
  1068. 0x3504, 0xffffffff, 0x10572,
  1069. 0x3500, 0xffffffff, 0x48,
  1070. 0x3504, 0xffffffff, 0x20575,
  1071. 0x3500, 0xffffffff, 0x4c,
  1072. 0x3504, 0xffffffff, 0x190801,
  1073. 0x3500, 0xffffffff, 0x67,
  1074. 0x3504, 0xffffffff, 0x1082a,
  1075. 0x3500, 0xffffffff, 0x6a,
  1076. 0x3504, 0xffffffff, 0x1b082d,
  1077. 0x3500, 0xffffffff, 0x87,
  1078. 0x3504, 0xffffffff, 0x310851,
  1079. 0x3500, 0xffffffff, 0xba,
  1080. 0x3504, 0xffffffff, 0x891,
  1081. 0x3500, 0xffffffff, 0xbc,
  1082. 0x3504, 0xffffffff, 0x893,
  1083. 0x3500, 0xffffffff, 0xbe,
  1084. 0x3504, 0xffffffff, 0x20895,
  1085. 0x3500, 0xffffffff, 0xc2,
  1086. 0x3504, 0xffffffff, 0x20899,
  1087. 0x3500, 0xffffffff, 0xc6,
  1088. 0x3504, 0xffffffff, 0x2089d,
  1089. 0x3500, 0xffffffff, 0xca,
  1090. 0x3504, 0xffffffff, 0x8a1,
  1091. 0x3500, 0xffffffff, 0xcc,
  1092. 0x3504, 0xffffffff, 0x8a3,
  1093. 0x3500, 0xffffffff, 0xce,
  1094. 0x3504, 0xffffffff, 0x308a5,
  1095. 0x3500, 0xffffffff, 0xd3,
  1096. 0x3504, 0xffffffff, 0x6d08cd,
  1097. 0x3500, 0xffffffff, 0x142,
  1098. 0x3504, 0xffffffff, 0x2000095a,
  1099. 0x3504, 0xffffffff, 0x1,
  1100. 0x3500, 0xffffffff, 0x144,
  1101. 0x3504, 0xffffffff, 0x301f095b,
  1102. 0x3500, 0xffffffff, 0x165,
  1103. 0x3504, 0xffffffff, 0xc094d,
  1104. 0x3500, 0xffffffff, 0x173,
  1105. 0x3504, 0xffffffff, 0xf096d,
  1106. 0x3500, 0xffffffff, 0x184,
  1107. 0x3504, 0xffffffff, 0x15097f,
  1108. 0x3500, 0xffffffff, 0x19b,
  1109. 0x3504, 0xffffffff, 0xc0998,
  1110. 0x3500, 0xffffffff, 0x1a9,
  1111. 0x3504, 0xffffffff, 0x409a7,
  1112. 0x3500, 0xffffffff, 0x1af,
  1113. 0x3504, 0xffffffff, 0xcdc,
  1114. 0x3500, 0xffffffff, 0x1b1,
  1115. 0x3504, 0xffffffff, 0x800,
  1116. 0x3508, 0xffffffff, 0x6c9b2000,
  1117. 0x3510, 0xfc00, 0x2000,
  1118. 0x3544, 0xffffffff, 0xfc0,
  1119. 0x28d4, 0x00000100, 0x100
  1120. };
  1121. static void si_init_golden_registers(struct radeon_device *rdev)
  1122. {
  1123. switch (rdev->family) {
  1124. case CHIP_TAHITI:
  1125. radeon_program_register_sequence(rdev,
  1126. tahiti_golden_registers,
  1127. (const u32)ARRAY_SIZE(tahiti_golden_registers));
  1128. radeon_program_register_sequence(rdev,
  1129. tahiti_golden_rlc_registers,
  1130. (const u32)ARRAY_SIZE(tahiti_golden_rlc_registers));
  1131. radeon_program_register_sequence(rdev,
  1132. tahiti_mgcg_cgcg_init,
  1133. (const u32)ARRAY_SIZE(tahiti_mgcg_cgcg_init));
  1134. radeon_program_register_sequence(rdev,
  1135. tahiti_golden_registers2,
  1136. (const u32)ARRAY_SIZE(tahiti_golden_registers2));
  1137. break;
  1138. case CHIP_PITCAIRN:
  1139. radeon_program_register_sequence(rdev,
  1140. pitcairn_golden_registers,
  1141. (const u32)ARRAY_SIZE(pitcairn_golden_registers));
  1142. radeon_program_register_sequence(rdev,
  1143. pitcairn_golden_rlc_registers,
  1144. (const u32)ARRAY_SIZE(pitcairn_golden_rlc_registers));
  1145. radeon_program_register_sequence(rdev,
  1146. pitcairn_mgcg_cgcg_init,
  1147. (const u32)ARRAY_SIZE(pitcairn_mgcg_cgcg_init));
  1148. break;
  1149. case CHIP_VERDE:
  1150. radeon_program_register_sequence(rdev,
  1151. verde_golden_registers,
  1152. (const u32)ARRAY_SIZE(verde_golden_registers));
  1153. radeon_program_register_sequence(rdev,
  1154. verde_golden_rlc_registers,
  1155. (const u32)ARRAY_SIZE(verde_golden_rlc_registers));
  1156. radeon_program_register_sequence(rdev,
  1157. verde_mgcg_cgcg_init,
  1158. (const u32)ARRAY_SIZE(verde_mgcg_cgcg_init));
  1159. radeon_program_register_sequence(rdev,
  1160. verde_pg_init,
  1161. (const u32)ARRAY_SIZE(verde_pg_init));
  1162. break;
  1163. case CHIP_OLAND:
  1164. radeon_program_register_sequence(rdev,
  1165. oland_golden_registers,
  1166. (const u32)ARRAY_SIZE(oland_golden_registers));
  1167. radeon_program_register_sequence(rdev,
  1168. oland_golden_rlc_registers,
  1169. (const u32)ARRAY_SIZE(oland_golden_rlc_registers));
  1170. radeon_program_register_sequence(rdev,
  1171. oland_mgcg_cgcg_init,
  1172. (const u32)ARRAY_SIZE(oland_mgcg_cgcg_init));
  1173. break;
  1174. case CHIP_HAINAN:
  1175. radeon_program_register_sequence(rdev,
  1176. hainan_golden_registers,
  1177. (const u32)ARRAY_SIZE(hainan_golden_registers));
  1178. radeon_program_register_sequence(rdev,
  1179. hainan_golden_registers2,
  1180. (const u32)ARRAY_SIZE(hainan_golden_registers2));
  1181. radeon_program_register_sequence(rdev,
  1182. hainan_mgcg_cgcg_init,
  1183. (const u32)ARRAY_SIZE(hainan_mgcg_cgcg_init));
  1184. break;
  1185. default:
  1186. break;
  1187. }
  1188. }
  1189. #define PCIE_BUS_CLK 10000
  1190. #define TCLK (PCIE_BUS_CLK / 10)
  1191. /**
  1192. * si_get_xclk - get the xclk
  1193. *
  1194. * @rdev: radeon_device pointer
  1195. *
  1196. * Returns the reference clock used by the gfx engine
  1197. * (SI).
  1198. */
  1199. u32 si_get_xclk(struct radeon_device *rdev)
  1200. {
  1201. u32 reference_clock = rdev->clock.spll.reference_freq;
  1202. u32 tmp;
  1203. tmp = RREG32(CG_CLKPIN_CNTL_2);
  1204. if (tmp & MUX_TCLK_TO_XCLK)
  1205. return TCLK;
  1206. tmp = RREG32(CG_CLKPIN_CNTL);
  1207. if (tmp & XTALIN_DIVIDE)
  1208. return reference_clock / 4;
  1209. return reference_clock;
  1210. }
  1211. /* get temperature in millidegrees */
  1212. int si_get_temp(struct radeon_device *rdev)
  1213. {
  1214. u32 temp;
  1215. int actual_temp = 0;
  1216. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  1217. CTF_TEMP_SHIFT;
  1218. if (temp & 0x200)
  1219. actual_temp = 255;
  1220. else
  1221. actual_temp = temp & 0x1ff;
  1222. actual_temp = (actual_temp * 1000);
  1223. return actual_temp;
  1224. }
  1225. #define TAHITI_IO_MC_REGS_SIZE 36
  1226. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1227. {0x0000006f, 0x03044000},
  1228. {0x00000070, 0x0480c018},
  1229. {0x00000071, 0x00000040},
  1230. {0x00000072, 0x01000000},
  1231. {0x00000074, 0x000000ff},
  1232. {0x00000075, 0x00143400},
  1233. {0x00000076, 0x08ec0800},
  1234. {0x00000077, 0x040000cc},
  1235. {0x00000079, 0x00000000},
  1236. {0x0000007a, 0x21000409},
  1237. {0x0000007c, 0x00000000},
  1238. {0x0000007d, 0xe8000000},
  1239. {0x0000007e, 0x044408a8},
  1240. {0x0000007f, 0x00000003},
  1241. {0x00000080, 0x00000000},
  1242. {0x00000081, 0x01000000},
  1243. {0x00000082, 0x02000000},
  1244. {0x00000083, 0x00000000},
  1245. {0x00000084, 0xe3f3e4f4},
  1246. {0x00000085, 0x00052024},
  1247. {0x00000087, 0x00000000},
  1248. {0x00000088, 0x66036603},
  1249. {0x00000089, 0x01000000},
  1250. {0x0000008b, 0x1c0a0000},
  1251. {0x0000008c, 0xff010000},
  1252. {0x0000008e, 0xffffefff},
  1253. {0x0000008f, 0xfff3efff},
  1254. {0x00000090, 0xfff3efbf},
  1255. {0x00000094, 0x00101101},
  1256. {0x00000095, 0x00000fff},
  1257. {0x00000096, 0x00116fff},
  1258. {0x00000097, 0x60010000},
  1259. {0x00000098, 0x10010000},
  1260. {0x00000099, 0x00006000},
  1261. {0x0000009a, 0x00001000},
  1262. {0x0000009f, 0x00a77400}
  1263. };
  1264. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1265. {0x0000006f, 0x03044000},
  1266. {0x00000070, 0x0480c018},
  1267. {0x00000071, 0x00000040},
  1268. {0x00000072, 0x01000000},
  1269. {0x00000074, 0x000000ff},
  1270. {0x00000075, 0x00143400},
  1271. {0x00000076, 0x08ec0800},
  1272. {0x00000077, 0x040000cc},
  1273. {0x00000079, 0x00000000},
  1274. {0x0000007a, 0x21000409},
  1275. {0x0000007c, 0x00000000},
  1276. {0x0000007d, 0xe8000000},
  1277. {0x0000007e, 0x044408a8},
  1278. {0x0000007f, 0x00000003},
  1279. {0x00000080, 0x00000000},
  1280. {0x00000081, 0x01000000},
  1281. {0x00000082, 0x02000000},
  1282. {0x00000083, 0x00000000},
  1283. {0x00000084, 0xe3f3e4f4},
  1284. {0x00000085, 0x00052024},
  1285. {0x00000087, 0x00000000},
  1286. {0x00000088, 0x66036603},
  1287. {0x00000089, 0x01000000},
  1288. {0x0000008b, 0x1c0a0000},
  1289. {0x0000008c, 0xff010000},
  1290. {0x0000008e, 0xffffefff},
  1291. {0x0000008f, 0xfff3efff},
  1292. {0x00000090, 0xfff3efbf},
  1293. {0x00000094, 0x00101101},
  1294. {0x00000095, 0x00000fff},
  1295. {0x00000096, 0x00116fff},
  1296. {0x00000097, 0x60010000},
  1297. {0x00000098, 0x10010000},
  1298. {0x00000099, 0x00006000},
  1299. {0x0000009a, 0x00001000},
  1300. {0x0000009f, 0x00a47400}
  1301. };
  1302. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1303. {0x0000006f, 0x03044000},
  1304. {0x00000070, 0x0480c018},
  1305. {0x00000071, 0x00000040},
  1306. {0x00000072, 0x01000000},
  1307. {0x00000074, 0x000000ff},
  1308. {0x00000075, 0x00143400},
  1309. {0x00000076, 0x08ec0800},
  1310. {0x00000077, 0x040000cc},
  1311. {0x00000079, 0x00000000},
  1312. {0x0000007a, 0x21000409},
  1313. {0x0000007c, 0x00000000},
  1314. {0x0000007d, 0xe8000000},
  1315. {0x0000007e, 0x044408a8},
  1316. {0x0000007f, 0x00000003},
  1317. {0x00000080, 0x00000000},
  1318. {0x00000081, 0x01000000},
  1319. {0x00000082, 0x02000000},
  1320. {0x00000083, 0x00000000},
  1321. {0x00000084, 0xe3f3e4f4},
  1322. {0x00000085, 0x00052024},
  1323. {0x00000087, 0x00000000},
  1324. {0x00000088, 0x66036603},
  1325. {0x00000089, 0x01000000},
  1326. {0x0000008b, 0x1c0a0000},
  1327. {0x0000008c, 0xff010000},
  1328. {0x0000008e, 0xffffefff},
  1329. {0x0000008f, 0xfff3efff},
  1330. {0x00000090, 0xfff3efbf},
  1331. {0x00000094, 0x00101101},
  1332. {0x00000095, 0x00000fff},
  1333. {0x00000096, 0x00116fff},
  1334. {0x00000097, 0x60010000},
  1335. {0x00000098, 0x10010000},
  1336. {0x00000099, 0x00006000},
  1337. {0x0000009a, 0x00001000},
  1338. {0x0000009f, 0x00a37400}
  1339. };
  1340. static const u32 oland_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1341. {0x0000006f, 0x03044000},
  1342. {0x00000070, 0x0480c018},
  1343. {0x00000071, 0x00000040},
  1344. {0x00000072, 0x01000000},
  1345. {0x00000074, 0x000000ff},
  1346. {0x00000075, 0x00143400},
  1347. {0x00000076, 0x08ec0800},
  1348. {0x00000077, 0x040000cc},
  1349. {0x00000079, 0x00000000},
  1350. {0x0000007a, 0x21000409},
  1351. {0x0000007c, 0x00000000},
  1352. {0x0000007d, 0xe8000000},
  1353. {0x0000007e, 0x044408a8},
  1354. {0x0000007f, 0x00000003},
  1355. {0x00000080, 0x00000000},
  1356. {0x00000081, 0x01000000},
  1357. {0x00000082, 0x02000000},
  1358. {0x00000083, 0x00000000},
  1359. {0x00000084, 0xe3f3e4f4},
  1360. {0x00000085, 0x00052024},
  1361. {0x00000087, 0x00000000},
  1362. {0x00000088, 0x66036603},
  1363. {0x00000089, 0x01000000},
  1364. {0x0000008b, 0x1c0a0000},
  1365. {0x0000008c, 0xff010000},
  1366. {0x0000008e, 0xffffefff},
  1367. {0x0000008f, 0xfff3efff},
  1368. {0x00000090, 0xfff3efbf},
  1369. {0x00000094, 0x00101101},
  1370. {0x00000095, 0x00000fff},
  1371. {0x00000096, 0x00116fff},
  1372. {0x00000097, 0x60010000},
  1373. {0x00000098, 0x10010000},
  1374. {0x00000099, 0x00006000},
  1375. {0x0000009a, 0x00001000},
  1376. {0x0000009f, 0x00a17730}
  1377. };
  1378. static const u32 hainan_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  1379. {0x0000006f, 0x03044000},
  1380. {0x00000070, 0x0480c018},
  1381. {0x00000071, 0x00000040},
  1382. {0x00000072, 0x01000000},
  1383. {0x00000074, 0x000000ff},
  1384. {0x00000075, 0x00143400},
  1385. {0x00000076, 0x08ec0800},
  1386. {0x00000077, 0x040000cc},
  1387. {0x00000079, 0x00000000},
  1388. {0x0000007a, 0x21000409},
  1389. {0x0000007c, 0x00000000},
  1390. {0x0000007d, 0xe8000000},
  1391. {0x0000007e, 0x044408a8},
  1392. {0x0000007f, 0x00000003},
  1393. {0x00000080, 0x00000000},
  1394. {0x00000081, 0x01000000},
  1395. {0x00000082, 0x02000000},
  1396. {0x00000083, 0x00000000},
  1397. {0x00000084, 0xe3f3e4f4},
  1398. {0x00000085, 0x00052024},
  1399. {0x00000087, 0x00000000},
  1400. {0x00000088, 0x66036603},
  1401. {0x00000089, 0x01000000},
  1402. {0x0000008b, 0x1c0a0000},
  1403. {0x0000008c, 0xff010000},
  1404. {0x0000008e, 0xffffefff},
  1405. {0x0000008f, 0xfff3efff},
  1406. {0x00000090, 0xfff3efbf},
  1407. {0x00000094, 0x00101101},
  1408. {0x00000095, 0x00000fff},
  1409. {0x00000096, 0x00116fff},
  1410. {0x00000097, 0x60010000},
  1411. {0x00000098, 0x10010000},
  1412. {0x00000099, 0x00006000},
  1413. {0x0000009a, 0x00001000},
  1414. {0x0000009f, 0x00a07730}
  1415. };
  1416. /* ucode loading */
  1417. static int si_mc_load_microcode(struct radeon_device *rdev)
  1418. {
  1419. const __be32 *fw_data;
  1420. u32 running, blackout = 0;
  1421. u32 *io_mc_regs;
  1422. int i, ucode_size, regs_size;
  1423. if (!rdev->mc_fw)
  1424. return -EINVAL;
  1425. switch (rdev->family) {
  1426. case CHIP_TAHITI:
  1427. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  1428. ucode_size = SI_MC_UCODE_SIZE;
  1429. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1430. break;
  1431. case CHIP_PITCAIRN:
  1432. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  1433. ucode_size = SI_MC_UCODE_SIZE;
  1434. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1435. break;
  1436. case CHIP_VERDE:
  1437. default:
  1438. io_mc_regs = (u32 *)&verde_io_mc_regs;
  1439. ucode_size = SI_MC_UCODE_SIZE;
  1440. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1441. break;
  1442. case CHIP_OLAND:
  1443. io_mc_regs = (u32 *)&oland_io_mc_regs;
  1444. ucode_size = OLAND_MC_UCODE_SIZE;
  1445. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1446. break;
  1447. case CHIP_HAINAN:
  1448. io_mc_regs = (u32 *)&hainan_io_mc_regs;
  1449. ucode_size = OLAND_MC_UCODE_SIZE;
  1450. regs_size = TAHITI_IO_MC_REGS_SIZE;
  1451. break;
  1452. }
  1453. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1454. if (running == 0) {
  1455. if (running) {
  1456. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1457. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1458. }
  1459. /* reset the engine and set to writable */
  1460. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1461. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1462. /* load mc io regs */
  1463. for (i = 0; i < regs_size; i++) {
  1464. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1465. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1466. }
  1467. /* load the MC ucode */
  1468. fw_data = (const __be32 *)rdev->mc_fw->data;
  1469. for (i = 0; i < ucode_size; i++)
  1470. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1471. /* put the engine back into the active state */
  1472. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1473. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1474. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1475. /* wait for training to complete */
  1476. for (i = 0; i < rdev->usec_timeout; i++) {
  1477. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1478. break;
  1479. udelay(1);
  1480. }
  1481. for (i = 0; i < rdev->usec_timeout; i++) {
  1482. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1483. break;
  1484. udelay(1);
  1485. }
  1486. if (running)
  1487. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1488. }
  1489. return 0;
  1490. }
  1491. static int si_init_microcode(struct radeon_device *rdev)
  1492. {
  1493. struct platform_device *pdev;
  1494. const char *chip_name;
  1495. const char *rlc_chip_name;
  1496. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  1497. char fw_name[30];
  1498. int err;
  1499. DRM_DEBUG("\n");
  1500. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1501. err = IS_ERR(pdev);
  1502. if (err) {
  1503. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1504. return -EINVAL;
  1505. }
  1506. switch (rdev->family) {
  1507. case CHIP_TAHITI:
  1508. chip_name = "TAHITI";
  1509. rlc_chip_name = "TAHITI";
  1510. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1511. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1512. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1513. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1514. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1515. break;
  1516. case CHIP_PITCAIRN:
  1517. chip_name = "PITCAIRN";
  1518. rlc_chip_name = "PITCAIRN";
  1519. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1520. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1521. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1522. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1523. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1524. break;
  1525. case CHIP_VERDE:
  1526. chip_name = "VERDE";
  1527. rlc_chip_name = "VERDE";
  1528. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1529. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1530. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1531. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1532. mc_req_size = SI_MC_UCODE_SIZE * 4;
  1533. break;
  1534. case CHIP_OLAND:
  1535. chip_name = "OLAND";
  1536. rlc_chip_name = "OLAND";
  1537. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1538. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1539. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1540. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1541. mc_req_size = OLAND_MC_UCODE_SIZE * 4;
  1542. break;
  1543. case CHIP_HAINAN:
  1544. chip_name = "HAINAN";
  1545. rlc_chip_name = "HAINAN";
  1546. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  1547. me_req_size = SI_PM4_UCODE_SIZE * 4;
  1548. ce_req_size = SI_CE_UCODE_SIZE * 4;
  1549. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  1550. mc_req_size = OLAND_MC_UCODE_SIZE * 4;
  1551. break;
  1552. default: BUG();
  1553. }
  1554. DRM_INFO("Loading %s Microcode\n", chip_name);
  1555. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1556. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1557. if (err)
  1558. goto out;
  1559. if (rdev->pfp_fw->size != pfp_req_size) {
  1560. printk(KERN_ERR
  1561. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1562. rdev->pfp_fw->size, fw_name);
  1563. err = -EINVAL;
  1564. goto out;
  1565. }
  1566. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1567. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1568. if (err)
  1569. goto out;
  1570. if (rdev->me_fw->size != me_req_size) {
  1571. printk(KERN_ERR
  1572. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1573. rdev->me_fw->size, fw_name);
  1574. err = -EINVAL;
  1575. }
  1576. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1577. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  1578. if (err)
  1579. goto out;
  1580. if (rdev->ce_fw->size != ce_req_size) {
  1581. printk(KERN_ERR
  1582. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  1583. rdev->ce_fw->size, fw_name);
  1584. err = -EINVAL;
  1585. }
  1586. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1587. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1588. if (err)
  1589. goto out;
  1590. if (rdev->rlc_fw->size != rlc_req_size) {
  1591. printk(KERN_ERR
  1592. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  1593. rdev->rlc_fw->size, fw_name);
  1594. err = -EINVAL;
  1595. }
  1596. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1597. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  1598. if (err)
  1599. goto out;
  1600. if (rdev->mc_fw->size != mc_req_size) {
  1601. printk(KERN_ERR
  1602. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  1603. rdev->mc_fw->size, fw_name);
  1604. err = -EINVAL;
  1605. }
  1606. out:
  1607. platform_device_unregister(pdev);
  1608. if (err) {
  1609. if (err != -EINVAL)
  1610. printk(KERN_ERR
  1611. "si_cp: Failed to load firmware \"%s\"\n",
  1612. fw_name);
  1613. release_firmware(rdev->pfp_fw);
  1614. rdev->pfp_fw = NULL;
  1615. release_firmware(rdev->me_fw);
  1616. rdev->me_fw = NULL;
  1617. release_firmware(rdev->ce_fw);
  1618. rdev->ce_fw = NULL;
  1619. release_firmware(rdev->rlc_fw);
  1620. rdev->rlc_fw = NULL;
  1621. release_firmware(rdev->mc_fw);
  1622. rdev->mc_fw = NULL;
  1623. }
  1624. return err;
  1625. }
  1626. /* watermark setup */
  1627. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  1628. struct radeon_crtc *radeon_crtc,
  1629. struct drm_display_mode *mode,
  1630. struct drm_display_mode *other_mode)
  1631. {
  1632. u32 tmp;
  1633. /*
  1634. * Line Buffer Setup
  1635. * There are 3 line buffers, each one shared by 2 display controllers.
  1636. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  1637. * the display controllers. The paritioning is done via one of four
  1638. * preset allocations specified in bits 21:20:
  1639. * 0 - half lb
  1640. * 2 - whole lb, other crtc must be disabled
  1641. */
  1642. /* this can get tricky if we have two large displays on a paired group
  1643. * of crtcs. Ideally for multiple large displays we'd assign them to
  1644. * non-linked crtcs for maximum line buffer allocation.
  1645. */
  1646. if (radeon_crtc->base.enabled && mode) {
  1647. if (other_mode)
  1648. tmp = 0; /* 1/2 */
  1649. else
  1650. tmp = 2; /* whole */
  1651. } else
  1652. tmp = 0;
  1653. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  1654. DC_LB_MEMORY_CONFIG(tmp));
  1655. if (radeon_crtc->base.enabled && mode) {
  1656. switch (tmp) {
  1657. case 0:
  1658. default:
  1659. return 4096 * 2;
  1660. case 2:
  1661. return 8192 * 2;
  1662. }
  1663. }
  1664. /* controller not enabled, so no lb used */
  1665. return 0;
  1666. }
  1667. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  1668. {
  1669. u32 tmp = RREG32(MC_SHARED_CHMAP);
  1670. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1671. case 0:
  1672. default:
  1673. return 1;
  1674. case 1:
  1675. return 2;
  1676. case 2:
  1677. return 4;
  1678. case 3:
  1679. return 8;
  1680. case 4:
  1681. return 3;
  1682. case 5:
  1683. return 6;
  1684. case 6:
  1685. return 10;
  1686. case 7:
  1687. return 12;
  1688. case 8:
  1689. return 16;
  1690. }
  1691. }
  1692. struct dce6_wm_params {
  1693. u32 dram_channels; /* number of dram channels */
  1694. u32 yclk; /* bandwidth per dram data pin in kHz */
  1695. u32 sclk; /* engine clock in kHz */
  1696. u32 disp_clk; /* display clock in kHz */
  1697. u32 src_width; /* viewport width */
  1698. u32 active_time; /* active display time in ns */
  1699. u32 blank_time; /* blank time in ns */
  1700. bool interlaced; /* mode is interlaced */
  1701. fixed20_12 vsc; /* vertical scale ratio */
  1702. u32 num_heads; /* number of active crtcs */
  1703. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  1704. u32 lb_size; /* line buffer allocated to pipe */
  1705. u32 vtaps; /* vertical scaler taps */
  1706. };
  1707. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  1708. {
  1709. /* Calculate raw DRAM Bandwidth */
  1710. fixed20_12 dram_efficiency; /* 0.7 */
  1711. fixed20_12 yclk, dram_channels, bandwidth;
  1712. fixed20_12 a;
  1713. a.full = dfixed_const(1000);
  1714. yclk.full = dfixed_const(wm->yclk);
  1715. yclk.full = dfixed_div(yclk, a);
  1716. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  1717. a.full = dfixed_const(10);
  1718. dram_efficiency.full = dfixed_const(7);
  1719. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  1720. bandwidth.full = dfixed_mul(dram_channels, yclk);
  1721. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  1722. return dfixed_trunc(bandwidth);
  1723. }
  1724. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  1725. {
  1726. /* Calculate DRAM Bandwidth and the part allocated to display. */
  1727. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  1728. fixed20_12 yclk, dram_channels, bandwidth;
  1729. fixed20_12 a;
  1730. a.full = dfixed_const(1000);
  1731. yclk.full = dfixed_const(wm->yclk);
  1732. yclk.full = dfixed_div(yclk, a);
  1733. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  1734. a.full = dfixed_const(10);
  1735. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  1736. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  1737. bandwidth.full = dfixed_mul(dram_channels, yclk);
  1738. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  1739. return dfixed_trunc(bandwidth);
  1740. }
  1741. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  1742. {
  1743. /* Calculate the display Data return Bandwidth */
  1744. fixed20_12 return_efficiency; /* 0.8 */
  1745. fixed20_12 sclk, bandwidth;
  1746. fixed20_12 a;
  1747. a.full = dfixed_const(1000);
  1748. sclk.full = dfixed_const(wm->sclk);
  1749. sclk.full = dfixed_div(sclk, a);
  1750. a.full = dfixed_const(10);
  1751. return_efficiency.full = dfixed_const(8);
  1752. return_efficiency.full = dfixed_div(return_efficiency, a);
  1753. a.full = dfixed_const(32);
  1754. bandwidth.full = dfixed_mul(a, sclk);
  1755. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  1756. return dfixed_trunc(bandwidth);
  1757. }
  1758. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  1759. {
  1760. return 32;
  1761. }
  1762. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  1763. {
  1764. /* Calculate the DMIF Request Bandwidth */
  1765. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  1766. fixed20_12 disp_clk, sclk, bandwidth;
  1767. fixed20_12 a, b1, b2;
  1768. u32 min_bandwidth;
  1769. a.full = dfixed_const(1000);
  1770. disp_clk.full = dfixed_const(wm->disp_clk);
  1771. disp_clk.full = dfixed_div(disp_clk, a);
  1772. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  1773. b1.full = dfixed_mul(a, disp_clk);
  1774. a.full = dfixed_const(1000);
  1775. sclk.full = dfixed_const(wm->sclk);
  1776. sclk.full = dfixed_div(sclk, a);
  1777. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  1778. b2.full = dfixed_mul(a, sclk);
  1779. a.full = dfixed_const(10);
  1780. disp_clk_request_efficiency.full = dfixed_const(8);
  1781. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  1782. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  1783. a.full = dfixed_const(min_bandwidth);
  1784. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  1785. return dfixed_trunc(bandwidth);
  1786. }
  1787. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  1788. {
  1789. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  1790. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  1791. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  1792. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  1793. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  1794. }
  1795. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  1796. {
  1797. /* Calculate the display mode Average Bandwidth
  1798. * DisplayMode should contain the source and destination dimensions,
  1799. * timing, etc.
  1800. */
  1801. fixed20_12 bpp;
  1802. fixed20_12 line_time;
  1803. fixed20_12 src_width;
  1804. fixed20_12 bandwidth;
  1805. fixed20_12 a;
  1806. a.full = dfixed_const(1000);
  1807. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  1808. line_time.full = dfixed_div(line_time, a);
  1809. bpp.full = dfixed_const(wm->bytes_per_pixel);
  1810. src_width.full = dfixed_const(wm->src_width);
  1811. bandwidth.full = dfixed_mul(src_width, bpp);
  1812. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  1813. bandwidth.full = dfixed_div(bandwidth, line_time);
  1814. return dfixed_trunc(bandwidth);
  1815. }
  1816. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  1817. {
  1818. /* First calcualte the latency in ns */
  1819. u32 mc_latency = 2000; /* 2000 ns. */
  1820. u32 available_bandwidth = dce6_available_bandwidth(wm);
  1821. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  1822. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  1823. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  1824. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1825. (wm->num_heads * cursor_line_pair_return_time);
  1826. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1827. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1828. u32 tmp, dmif_size = 12288;
  1829. fixed20_12 a, b, c;
  1830. if (wm->num_heads == 0)
  1831. return 0;
  1832. a.full = dfixed_const(2);
  1833. b.full = dfixed_const(1);
  1834. if ((wm->vsc.full > a.full) ||
  1835. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1836. (wm->vtaps >= 5) ||
  1837. ((wm->vsc.full >= a.full) && wm->interlaced))
  1838. max_src_lines_per_dst_line = 4;
  1839. else
  1840. max_src_lines_per_dst_line = 2;
  1841. a.full = dfixed_const(available_bandwidth);
  1842. b.full = dfixed_const(wm->num_heads);
  1843. a.full = dfixed_div(a, b);
  1844. b.full = dfixed_const(mc_latency + 512);
  1845. c.full = dfixed_const(wm->disp_clk);
  1846. b.full = dfixed_div(b, c);
  1847. c.full = dfixed_const(dmif_size);
  1848. b.full = dfixed_div(c, b);
  1849. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1850. b.full = dfixed_const(1000);
  1851. c.full = dfixed_const(wm->disp_clk);
  1852. b.full = dfixed_div(c, b);
  1853. c.full = dfixed_const(wm->bytes_per_pixel);
  1854. b.full = dfixed_mul(b, c);
  1855. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1856. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1857. b.full = dfixed_const(1000);
  1858. c.full = dfixed_const(lb_fill_bw);
  1859. b.full = dfixed_div(c, b);
  1860. a.full = dfixed_div(a, b);
  1861. line_fill_time = dfixed_trunc(a);
  1862. if (line_fill_time < wm->active_time)
  1863. return latency;
  1864. else
  1865. return latency + (line_fill_time - wm->active_time);
  1866. }
  1867. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  1868. {
  1869. if (dce6_average_bandwidth(wm) <=
  1870. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  1871. return true;
  1872. else
  1873. return false;
  1874. };
  1875. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  1876. {
  1877. if (dce6_average_bandwidth(wm) <=
  1878. (dce6_available_bandwidth(wm) / wm->num_heads))
  1879. return true;
  1880. else
  1881. return false;
  1882. };
  1883. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  1884. {
  1885. u32 lb_partitions = wm->lb_size / wm->src_width;
  1886. u32 line_time = wm->active_time + wm->blank_time;
  1887. u32 latency_tolerant_lines;
  1888. u32 latency_hiding;
  1889. fixed20_12 a;
  1890. a.full = dfixed_const(1);
  1891. if (wm->vsc.full > a.full)
  1892. latency_tolerant_lines = 1;
  1893. else {
  1894. if (lb_partitions <= (wm->vtaps + 1))
  1895. latency_tolerant_lines = 1;
  1896. else
  1897. latency_tolerant_lines = 2;
  1898. }
  1899. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1900. if (dce6_latency_watermark(wm) <= latency_hiding)
  1901. return true;
  1902. else
  1903. return false;
  1904. }
  1905. static void dce6_program_watermarks(struct radeon_device *rdev,
  1906. struct radeon_crtc *radeon_crtc,
  1907. u32 lb_size, u32 num_heads)
  1908. {
  1909. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  1910. struct dce6_wm_params wm_low, wm_high;
  1911. u32 dram_channels;
  1912. u32 pixel_period;
  1913. u32 line_time = 0;
  1914. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1915. u32 priority_a_mark = 0, priority_b_mark = 0;
  1916. u32 priority_a_cnt = PRIORITY_OFF;
  1917. u32 priority_b_cnt = PRIORITY_OFF;
  1918. u32 tmp, arb_control3;
  1919. fixed20_12 a, b, c;
  1920. if (radeon_crtc->base.enabled && num_heads && mode) {
  1921. pixel_period = 1000000 / (u32)mode->clock;
  1922. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1923. priority_a_cnt = 0;
  1924. priority_b_cnt = 0;
  1925. if (rdev->family == CHIP_ARUBA)
  1926. dram_channels = evergreen_get_number_of_dram_channels(rdev);
  1927. else
  1928. dram_channels = si_get_number_of_dram_channels(rdev);
  1929. /* watermark for high clocks */
  1930. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  1931. wm_high.yclk =
  1932. radeon_dpm_get_mclk(rdev, false) * 10;
  1933. wm_high.sclk =
  1934. radeon_dpm_get_sclk(rdev, false) * 10;
  1935. } else {
  1936. wm_high.yclk = rdev->pm.current_mclk * 10;
  1937. wm_high.sclk = rdev->pm.current_sclk * 10;
  1938. }
  1939. wm_high.disp_clk = mode->clock;
  1940. wm_high.src_width = mode->crtc_hdisplay;
  1941. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1942. wm_high.blank_time = line_time - wm_high.active_time;
  1943. wm_high.interlaced = false;
  1944. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1945. wm_high.interlaced = true;
  1946. wm_high.vsc = radeon_crtc->vsc;
  1947. wm_high.vtaps = 1;
  1948. if (radeon_crtc->rmx_type != RMX_OFF)
  1949. wm_high.vtaps = 2;
  1950. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1951. wm_high.lb_size = lb_size;
  1952. wm_high.dram_channels = dram_channels;
  1953. wm_high.num_heads = num_heads;
  1954. /* watermark for low clocks */
  1955. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  1956. wm_low.yclk =
  1957. radeon_dpm_get_mclk(rdev, true) * 10;
  1958. wm_low.sclk =
  1959. radeon_dpm_get_sclk(rdev, true) * 10;
  1960. } else {
  1961. wm_low.yclk = rdev->pm.current_mclk * 10;
  1962. wm_low.sclk = rdev->pm.current_sclk * 10;
  1963. }
  1964. wm_low.disp_clk = mode->clock;
  1965. wm_low.src_width = mode->crtc_hdisplay;
  1966. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1967. wm_low.blank_time = line_time - wm_low.active_time;
  1968. wm_low.interlaced = false;
  1969. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1970. wm_low.interlaced = true;
  1971. wm_low.vsc = radeon_crtc->vsc;
  1972. wm_low.vtaps = 1;
  1973. if (radeon_crtc->rmx_type != RMX_OFF)
  1974. wm_low.vtaps = 2;
  1975. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1976. wm_low.lb_size = lb_size;
  1977. wm_low.dram_channels = dram_channels;
  1978. wm_low.num_heads = num_heads;
  1979. /* set for high clocks */
  1980. latency_watermark_a = min(dce6_latency_watermark(&wm_high), (u32)65535);
  1981. /* set for low clocks */
  1982. latency_watermark_b = min(dce6_latency_watermark(&wm_low), (u32)65535);
  1983. /* possibly force display priority to high */
  1984. /* should really do this at mode validation time... */
  1985. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1986. !dce6_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1987. !dce6_check_latency_hiding(&wm_high) ||
  1988. (rdev->disp_priority == 2)) {
  1989. DRM_DEBUG_KMS("force priority to high\n");
  1990. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  1991. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  1992. }
  1993. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1994. !dce6_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1995. !dce6_check_latency_hiding(&wm_low) ||
  1996. (rdev->disp_priority == 2)) {
  1997. DRM_DEBUG_KMS("force priority to high\n");
  1998. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  1999. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  2000. }
  2001. a.full = dfixed_const(1000);
  2002. b.full = dfixed_const(mode->clock);
  2003. b.full = dfixed_div(b, a);
  2004. c.full = dfixed_const(latency_watermark_a);
  2005. c.full = dfixed_mul(c, b);
  2006. c.full = dfixed_mul(c, radeon_crtc->hsc);
  2007. c.full = dfixed_div(c, a);
  2008. a.full = dfixed_const(16);
  2009. c.full = dfixed_div(c, a);
  2010. priority_a_mark = dfixed_trunc(c);
  2011. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  2012. a.full = dfixed_const(1000);
  2013. b.full = dfixed_const(mode->clock);
  2014. b.full = dfixed_div(b, a);
  2015. c.full = dfixed_const(latency_watermark_b);
  2016. c.full = dfixed_mul(c, b);
  2017. c.full = dfixed_mul(c, radeon_crtc->hsc);
  2018. c.full = dfixed_div(c, a);
  2019. a.full = dfixed_const(16);
  2020. c.full = dfixed_div(c, a);
  2021. priority_b_mark = dfixed_trunc(c);
  2022. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  2023. }
  2024. /* select wm A */
  2025. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  2026. tmp = arb_control3;
  2027. tmp &= ~LATENCY_WATERMARK_MASK(3);
  2028. tmp |= LATENCY_WATERMARK_MASK(1);
  2029. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  2030. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  2031. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  2032. LATENCY_HIGH_WATERMARK(line_time)));
  2033. /* select wm B */
  2034. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  2035. tmp &= ~LATENCY_WATERMARK_MASK(3);
  2036. tmp |= LATENCY_WATERMARK_MASK(2);
  2037. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  2038. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  2039. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  2040. LATENCY_HIGH_WATERMARK(line_time)));
  2041. /* restore original selection */
  2042. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  2043. /* write the priority marks */
  2044. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  2045. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  2046. }
  2047. void dce6_bandwidth_update(struct radeon_device *rdev)
  2048. {
  2049. struct drm_display_mode *mode0 = NULL;
  2050. struct drm_display_mode *mode1 = NULL;
  2051. u32 num_heads = 0, lb_size;
  2052. int i;
  2053. radeon_update_display_priority(rdev);
  2054. for (i = 0; i < rdev->num_crtc; i++) {
  2055. if (rdev->mode_info.crtcs[i]->base.enabled)
  2056. num_heads++;
  2057. }
  2058. for (i = 0; i < rdev->num_crtc; i += 2) {
  2059. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  2060. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  2061. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  2062. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  2063. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  2064. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  2065. }
  2066. }
  2067. /*
  2068. * Core functions
  2069. */
  2070. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  2071. {
  2072. const u32 num_tile_mode_states = 32;
  2073. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  2074. switch (rdev->config.si.mem_row_size_in_kb) {
  2075. case 1:
  2076. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2077. break;
  2078. case 2:
  2079. default:
  2080. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2081. break;
  2082. case 4:
  2083. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2084. break;
  2085. }
  2086. if ((rdev->family == CHIP_TAHITI) ||
  2087. (rdev->family == CHIP_PITCAIRN)) {
  2088. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2089. switch (reg_offset) {
  2090. case 0: /* non-AA compressed depth or any compressed stencil */
  2091. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2092. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2093. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2094. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2095. NUM_BANKS(ADDR_SURF_16_BANK) |
  2096. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2099. break;
  2100. case 1: /* 2xAA/4xAA compressed depth only */
  2101. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2102. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2103. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2104. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2105. NUM_BANKS(ADDR_SURF_16_BANK) |
  2106. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2109. break;
  2110. case 2: /* 8xAA compressed depth only */
  2111. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2112. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2113. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2114. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2115. NUM_BANKS(ADDR_SURF_16_BANK) |
  2116. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2119. break;
  2120. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  2121. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2122. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2123. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2124. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2125. NUM_BANKS(ADDR_SURF_16_BANK) |
  2126. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2129. break;
  2130. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  2131. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2132. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2133. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2134. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2135. NUM_BANKS(ADDR_SURF_16_BANK) |
  2136. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2139. break;
  2140. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  2141. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2142. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2143. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2144. TILE_SPLIT(split_equal_to_row_size) |
  2145. NUM_BANKS(ADDR_SURF_16_BANK) |
  2146. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2149. break;
  2150. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  2151. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2152. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2153. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2154. TILE_SPLIT(split_equal_to_row_size) |
  2155. NUM_BANKS(ADDR_SURF_16_BANK) |
  2156. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2159. break;
  2160. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  2161. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2162. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2163. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2164. TILE_SPLIT(split_equal_to_row_size) |
  2165. NUM_BANKS(ADDR_SURF_16_BANK) |
  2166. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2169. break;
  2170. case 8: /* 1D and 1D Array Surfaces */
  2171. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2172. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2173. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2174. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2175. NUM_BANKS(ADDR_SURF_16_BANK) |
  2176. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2179. break;
  2180. case 9: /* Displayable maps. */
  2181. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2182. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2183. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2184. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2185. NUM_BANKS(ADDR_SURF_16_BANK) |
  2186. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2187. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2188. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2189. break;
  2190. case 10: /* Display 8bpp. */
  2191. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2192. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2193. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2194. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2195. NUM_BANKS(ADDR_SURF_16_BANK) |
  2196. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2199. break;
  2200. case 11: /* Display 16bpp. */
  2201. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2202. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2203. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2204. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2205. NUM_BANKS(ADDR_SURF_16_BANK) |
  2206. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2207. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2208. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2209. break;
  2210. case 12: /* Display 32bpp. */
  2211. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2212. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2213. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2214. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2215. NUM_BANKS(ADDR_SURF_16_BANK) |
  2216. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2217. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2218. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2219. break;
  2220. case 13: /* Thin. */
  2221. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2222. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2223. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2224. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2225. NUM_BANKS(ADDR_SURF_16_BANK) |
  2226. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2229. break;
  2230. case 14: /* Thin 8 bpp. */
  2231. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2232. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2233. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2234. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2235. NUM_BANKS(ADDR_SURF_16_BANK) |
  2236. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2237. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2238. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2239. break;
  2240. case 15: /* Thin 16 bpp. */
  2241. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2242. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2243. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2244. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2245. NUM_BANKS(ADDR_SURF_16_BANK) |
  2246. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2249. break;
  2250. case 16: /* Thin 32 bpp. */
  2251. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2252. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2253. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2254. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2255. NUM_BANKS(ADDR_SURF_16_BANK) |
  2256. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2257. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2258. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2259. break;
  2260. case 17: /* Thin 64 bpp. */
  2261. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2262. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2263. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2264. TILE_SPLIT(split_equal_to_row_size) |
  2265. NUM_BANKS(ADDR_SURF_16_BANK) |
  2266. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2267. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2268. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2269. break;
  2270. case 21: /* 8 bpp PRT. */
  2271. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2272. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2273. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2274. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2275. NUM_BANKS(ADDR_SURF_16_BANK) |
  2276. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2279. break;
  2280. case 22: /* 16 bpp PRT */
  2281. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2282. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2283. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2284. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2285. NUM_BANKS(ADDR_SURF_16_BANK) |
  2286. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2287. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2288. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2289. break;
  2290. case 23: /* 32 bpp PRT */
  2291. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2292. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2293. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2294. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2295. NUM_BANKS(ADDR_SURF_16_BANK) |
  2296. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2297. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2298. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2299. break;
  2300. case 24: /* 64 bpp PRT */
  2301. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2302. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2303. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2304. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2305. NUM_BANKS(ADDR_SURF_16_BANK) |
  2306. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2307. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2308. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2309. break;
  2310. case 25: /* 128 bpp PRT */
  2311. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2312. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2313. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2314. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  2315. NUM_BANKS(ADDR_SURF_8_BANK) |
  2316. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2319. break;
  2320. default:
  2321. gb_tile_moden = 0;
  2322. break;
  2323. }
  2324. rdev->config.si.tile_mode_array[reg_offset] = gb_tile_moden;
  2325. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2326. }
  2327. } else if ((rdev->family == CHIP_VERDE) ||
  2328. (rdev->family == CHIP_OLAND) ||
  2329. (rdev->family == CHIP_HAINAN)) {
  2330. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2331. switch (reg_offset) {
  2332. case 0: /* non-AA compressed depth or any compressed stencil */
  2333. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2334. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2335. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2336. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2337. NUM_BANKS(ADDR_SURF_16_BANK) |
  2338. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2339. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2340. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2341. break;
  2342. case 1: /* 2xAA/4xAA compressed depth only */
  2343. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2344. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2345. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2346. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2347. NUM_BANKS(ADDR_SURF_16_BANK) |
  2348. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2351. break;
  2352. case 2: /* 8xAA compressed depth only */
  2353. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2354. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2355. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2356. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2357. NUM_BANKS(ADDR_SURF_16_BANK) |
  2358. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2359. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2360. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2361. break;
  2362. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  2363. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2364. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2365. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2366. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2367. NUM_BANKS(ADDR_SURF_16_BANK) |
  2368. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2369. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2370. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2371. break;
  2372. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  2373. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2374. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2375. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2376. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2377. NUM_BANKS(ADDR_SURF_16_BANK) |
  2378. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2381. break;
  2382. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  2383. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2384. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2385. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2386. TILE_SPLIT(split_equal_to_row_size) |
  2387. NUM_BANKS(ADDR_SURF_16_BANK) |
  2388. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2389. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2390. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2391. break;
  2392. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  2393. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2394. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2395. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2396. TILE_SPLIT(split_equal_to_row_size) |
  2397. NUM_BANKS(ADDR_SURF_16_BANK) |
  2398. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2399. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2400. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2401. break;
  2402. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  2403. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2404. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  2405. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2406. TILE_SPLIT(split_equal_to_row_size) |
  2407. NUM_BANKS(ADDR_SURF_16_BANK) |
  2408. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2411. break;
  2412. case 8: /* 1D and 1D Array Surfaces */
  2413. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2414. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2415. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2416. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2417. NUM_BANKS(ADDR_SURF_16_BANK) |
  2418. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2419. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2420. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2421. break;
  2422. case 9: /* Displayable maps. */
  2423. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2424. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2425. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2426. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2427. NUM_BANKS(ADDR_SURF_16_BANK) |
  2428. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2431. break;
  2432. case 10: /* Display 8bpp. */
  2433. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2434. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2435. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2436. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2437. NUM_BANKS(ADDR_SURF_16_BANK) |
  2438. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2441. break;
  2442. case 11: /* Display 16bpp. */
  2443. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2444. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2445. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2446. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK) |
  2448. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2451. break;
  2452. case 12: /* Display 32bpp. */
  2453. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2454. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2455. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2456. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2457. NUM_BANKS(ADDR_SURF_16_BANK) |
  2458. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2461. break;
  2462. case 13: /* Thin. */
  2463. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2464. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2465. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2466. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2467. NUM_BANKS(ADDR_SURF_16_BANK) |
  2468. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2471. break;
  2472. case 14: /* Thin 8 bpp. */
  2473. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2474. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2475. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2476. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2477. NUM_BANKS(ADDR_SURF_16_BANK) |
  2478. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2479. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2480. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2481. break;
  2482. case 15: /* Thin 16 bpp. */
  2483. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2484. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2485. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2486. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2487. NUM_BANKS(ADDR_SURF_16_BANK) |
  2488. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2491. break;
  2492. case 16: /* Thin 32 bpp. */
  2493. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2495. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2496. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2497. NUM_BANKS(ADDR_SURF_16_BANK) |
  2498. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2501. break;
  2502. case 17: /* Thin 64 bpp. */
  2503. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2504. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2506. TILE_SPLIT(split_equal_to_row_size) |
  2507. NUM_BANKS(ADDR_SURF_16_BANK) |
  2508. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2511. break;
  2512. case 21: /* 8 bpp PRT. */
  2513. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2514. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2515. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2516. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2517. NUM_BANKS(ADDR_SURF_16_BANK) |
  2518. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2521. break;
  2522. case 22: /* 16 bpp PRT */
  2523. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2524. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2525. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2526. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2527. NUM_BANKS(ADDR_SURF_16_BANK) |
  2528. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2529. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2530. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  2531. break;
  2532. case 23: /* 32 bpp PRT */
  2533. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2534. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2535. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2536. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2537. NUM_BANKS(ADDR_SURF_16_BANK) |
  2538. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2539. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2540. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2541. break;
  2542. case 24: /* 64 bpp PRT */
  2543. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2544. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2545. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2546. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2547. NUM_BANKS(ADDR_SURF_16_BANK) |
  2548. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  2551. break;
  2552. case 25: /* 128 bpp PRT */
  2553. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2554. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  2555. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2556. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  2557. NUM_BANKS(ADDR_SURF_8_BANK) |
  2558. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2559. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2560. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  2561. break;
  2562. default:
  2563. gb_tile_moden = 0;
  2564. break;
  2565. }
  2566. rdev->config.si.tile_mode_array[reg_offset] = gb_tile_moden;
  2567. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2568. }
  2569. } else
  2570. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  2571. }
  2572. static void si_select_se_sh(struct radeon_device *rdev,
  2573. u32 se_num, u32 sh_num)
  2574. {
  2575. u32 data = INSTANCE_BROADCAST_WRITES;
  2576. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2577. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2578. else if (se_num == 0xffffffff)
  2579. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2580. else if (sh_num == 0xffffffff)
  2581. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2582. else
  2583. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2584. WREG32(GRBM_GFX_INDEX, data);
  2585. }
  2586. static u32 si_create_bitmask(u32 bit_width)
  2587. {
  2588. u32 i, mask = 0;
  2589. for (i = 0; i < bit_width; i++) {
  2590. mask <<= 1;
  2591. mask |= 1;
  2592. }
  2593. return mask;
  2594. }
  2595. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  2596. {
  2597. u32 data, mask;
  2598. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  2599. if (data & 1)
  2600. data &= INACTIVE_CUS_MASK;
  2601. else
  2602. data = 0;
  2603. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  2604. data >>= INACTIVE_CUS_SHIFT;
  2605. mask = si_create_bitmask(cu_per_sh);
  2606. return ~data & mask;
  2607. }
  2608. static void si_setup_spi(struct radeon_device *rdev,
  2609. u32 se_num, u32 sh_per_se,
  2610. u32 cu_per_sh)
  2611. {
  2612. int i, j, k;
  2613. u32 data, mask, active_cu;
  2614. for (i = 0; i < se_num; i++) {
  2615. for (j = 0; j < sh_per_se; j++) {
  2616. si_select_se_sh(rdev, i, j);
  2617. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  2618. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  2619. mask = 1;
  2620. for (k = 0; k < 16; k++) {
  2621. mask <<= k;
  2622. if (active_cu & mask) {
  2623. data &= ~mask;
  2624. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  2625. break;
  2626. }
  2627. }
  2628. }
  2629. }
  2630. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2631. }
  2632. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  2633. u32 max_rb_num, u32 se_num,
  2634. u32 sh_per_se)
  2635. {
  2636. u32 data, mask;
  2637. data = RREG32(CC_RB_BACKEND_DISABLE);
  2638. if (data & 1)
  2639. data &= BACKEND_DISABLE_MASK;
  2640. else
  2641. data = 0;
  2642. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2643. data >>= BACKEND_DISABLE_SHIFT;
  2644. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  2645. return data & mask;
  2646. }
  2647. static void si_setup_rb(struct radeon_device *rdev,
  2648. u32 se_num, u32 sh_per_se,
  2649. u32 max_rb_num)
  2650. {
  2651. int i, j;
  2652. u32 data, mask;
  2653. u32 disabled_rbs = 0;
  2654. u32 enabled_rbs = 0;
  2655. for (i = 0; i < se_num; i++) {
  2656. for (j = 0; j < sh_per_se; j++) {
  2657. si_select_se_sh(rdev, i, j);
  2658. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  2659. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  2660. }
  2661. }
  2662. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2663. mask = 1;
  2664. for (i = 0; i < max_rb_num; i++) {
  2665. if (!(disabled_rbs & mask))
  2666. enabled_rbs |= mask;
  2667. mask <<= 1;
  2668. }
  2669. for (i = 0; i < se_num; i++) {
  2670. si_select_se_sh(rdev, i, 0xffffffff);
  2671. data = 0;
  2672. for (j = 0; j < sh_per_se; j++) {
  2673. switch (enabled_rbs & 3) {
  2674. case 1:
  2675. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2676. break;
  2677. case 2:
  2678. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2679. break;
  2680. case 3:
  2681. default:
  2682. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2683. break;
  2684. }
  2685. enabled_rbs >>= 2;
  2686. }
  2687. WREG32(PA_SC_RASTER_CONFIG, data);
  2688. }
  2689. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2690. }
  2691. static void si_gpu_init(struct radeon_device *rdev)
  2692. {
  2693. u32 gb_addr_config = 0;
  2694. u32 mc_shared_chmap, mc_arb_ramcfg;
  2695. u32 sx_debug_1;
  2696. u32 hdp_host_path_cntl;
  2697. u32 tmp;
  2698. int i, j;
  2699. switch (rdev->family) {
  2700. case CHIP_TAHITI:
  2701. rdev->config.si.max_shader_engines = 2;
  2702. rdev->config.si.max_tile_pipes = 12;
  2703. rdev->config.si.max_cu_per_sh = 8;
  2704. rdev->config.si.max_sh_per_se = 2;
  2705. rdev->config.si.max_backends_per_se = 4;
  2706. rdev->config.si.max_texture_channel_caches = 12;
  2707. rdev->config.si.max_gprs = 256;
  2708. rdev->config.si.max_gs_threads = 32;
  2709. rdev->config.si.max_hw_contexts = 8;
  2710. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2711. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  2712. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2713. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2714. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  2715. break;
  2716. case CHIP_PITCAIRN:
  2717. rdev->config.si.max_shader_engines = 2;
  2718. rdev->config.si.max_tile_pipes = 8;
  2719. rdev->config.si.max_cu_per_sh = 5;
  2720. rdev->config.si.max_sh_per_se = 2;
  2721. rdev->config.si.max_backends_per_se = 4;
  2722. rdev->config.si.max_texture_channel_caches = 8;
  2723. rdev->config.si.max_gprs = 256;
  2724. rdev->config.si.max_gs_threads = 32;
  2725. rdev->config.si.max_hw_contexts = 8;
  2726. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2727. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  2728. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2729. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2730. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  2731. break;
  2732. case CHIP_VERDE:
  2733. default:
  2734. rdev->config.si.max_shader_engines = 1;
  2735. rdev->config.si.max_tile_pipes = 4;
  2736. rdev->config.si.max_cu_per_sh = 5;
  2737. rdev->config.si.max_sh_per_se = 2;
  2738. rdev->config.si.max_backends_per_se = 4;
  2739. rdev->config.si.max_texture_channel_caches = 4;
  2740. rdev->config.si.max_gprs = 256;
  2741. rdev->config.si.max_gs_threads = 32;
  2742. rdev->config.si.max_hw_contexts = 8;
  2743. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2744. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2745. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2746. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2747. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  2748. break;
  2749. case CHIP_OLAND:
  2750. rdev->config.si.max_shader_engines = 1;
  2751. rdev->config.si.max_tile_pipes = 4;
  2752. rdev->config.si.max_cu_per_sh = 6;
  2753. rdev->config.si.max_sh_per_se = 1;
  2754. rdev->config.si.max_backends_per_se = 2;
  2755. rdev->config.si.max_texture_channel_caches = 4;
  2756. rdev->config.si.max_gprs = 256;
  2757. rdev->config.si.max_gs_threads = 16;
  2758. rdev->config.si.max_hw_contexts = 8;
  2759. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2760. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2761. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2762. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2763. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  2764. break;
  2765. case CHIP_HAINAN:
  2766. rdev->config.si.max_shader_engines = 1;
  2767. rdev->config.si.max_tile_pipes = 4;
  2768. rdev->config.si.max_cu_per_sh = 5;
  2769. rdev->config.si.max_sh_per_se = 1;
  2770. rdev->config.si.max_backends_per_se = 1;
  2771. rdev->config.si.max_texture_channel_caches = 2;
  2772. rdev->config.si.max_gprs = 256;
  2773. rdev->config.si.max_gs_threads = 16;
  2774. rdev->config.si.max_hw_contexts = 8;
  2775. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  2776. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  2777. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  2778. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  2779. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  2780. break;
  2781. }
  2782. /* Initialize HDP */
  2783. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2784. WREG32((0x2c14 + j), 0x00000000);
  2785. WREG32((0x2c18 + j), 0x00000000);
  2786. WREG32((0x2c1c + j), 0x00000000);
  2787. WREG32((0x2c20 + j), 0x00000000);
  2788. WREG32((0x2c24 + j), 0x00000000);
  2789. }
  2790. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2791. evergreen_fix_pci_max_read_req_size(rdev);
  2792. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2793. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2794. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2795. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  2796. rdev->config.si.mem_max_burst_length_bytes = 256;
  2797. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2798. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2799. if (rdev->config.si.mem_row_size_in_kb > 4)
  2800. rdev->config.si.mem_row_size_in_kb = 4;
  2801. /* XXX use MC settings? */
  2802. rdev->config.si.shader_engine_tile_size = 32;
  2803. rdev->config.si.num_gpus = 1;
  2804. rdev->config.si.multi_gpu_tile_size = 64;
  2805. /* fix up row size */
  2806. gb_addr_config &= ~ROW_SIZE_MASK;
  2807. switch (rdev->config.si.mem_row_size_in_kb) {
  2808. case 1:
  2809. default:
  2810. gb_addr_config |= ROW_SIZE(0);
  2811. break;
  2812. case 2:
  2813. gb_addr_config |= ROW_SIZE(1);
  2814. break;
  2815. case 4:
  2816. gb_addr_config |= ROW_SIZE(2);
  2817. break;
  2818. }
  2819. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2820. * not have bank info, so create a custom tiling dword.
  2821. * bits 3:0 num_pipes
  2822. * bits 7:4 num_banks
  2823. * bits 11:8 group_size
  2824. * bits 15:12 row_size
  2825. */
  2826. rdev->config.si.tile_config = 0;
  2827. switch (rdev->config.si.num_tile_pipes) {
  2828. case 1:
  2829. rdev->config.si.tile_config |= (0 << 0);
  2830. break;
  2831. case 2:
  2832. rdev->config.si.tile_config |= (1 << 0);
  2833. break;
  2834. case 4:
  2835. rdev->config.si.tile_config |= (2 << 0);
  2836. break;
  2837. case 8:
  2838. default:
  2839. /* XXX what about 12? */
  2840. rdev->config.si.tile_config |= (3 << 0);
  2841. break;
  2842. }
  2843. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  2844. case 0: /* four banks */
  2845. rdev->config.si.tile_config |= 0 << 4;
  2846. break;
  2847. case 1: /* eight banks */
  2848. rdev->config.si.tile_config |= 1 << 4;
  2849. break;
  2850. case 2: /* sixteen banks */
  2851. default:
  2852. rdev->config.si.tile_config |= 2 << 4;
  2853. break;
  2854. }
  2855. rdev->config.si.tile_config |=
  2856. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2857. rdev->config.si.tile_config |=
  2858. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2859. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2860. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  2861. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2862. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2863. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  2864. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  2865. if (rdev->has_uvd) {
  2866. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2867. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2868. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2869. }
  2870. si_tiling_mode_table_init(rdev);
  2871. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  2872. rdev->config.si.max_sh_per_se,
  2873. rdev->config.si.max_backends_per_se);
  2874. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  2875. rdev->config.si.max_sh_per_se,
  2876. rdev->config.si.max_cu_per_sh);
  2877. /* set HW defaults for 3D engine */
  2878. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  2879. ROQ_IB2_START(0x2b)));
  2880. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  2881. sx_debug_1 = RREG32(SX_DEBUG_1);
  2882. WREG32(SX_DEBUG_1, sx_debug_1);
  2883. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2884. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  2885. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  2886. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  2887. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  2888. WREG32(VGT_NUM_INSTANCES, 1);
  2889. WREG32(CP_PERFMON_CNTL, 0);
  2890. WREG32(SQ_CONFIG, 0);
  2891. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2892. FORCE_EOV_MAX_REZ_CNT(255)));
  2893. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  2894. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  2895. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2896. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2897. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  2898. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  2899. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  2900. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  2901. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  2902. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  2903. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  2904. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  2905. tmp = RREG32(HDP_MISC_CNTL);
  2906. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2907. WREG32(HDP_MISC_CNTL, tmp);
  2908. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2909. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2910. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2911. udelay(50);
  2912. }
  2913. /*
  2914. * GPU scratch registers helpers function.
  2915. */
  2916. static void si_scratch_init(struct radeon_device *rdev)
  2917. {
  2918. int i;
  2919. rdev->scratch.num_reg = 7;
  2920. rdev->scratch.reg_base = SCRATCH_REG0;
  2921. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2922. rdev->scratch.free[i] = true;
  2923. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2924. }
  2925. }
  2926. void si_fence_ring_emit(struct radeon_device *rdev,
  2927. struct radeon_fence *fence)
  2928. {
  2929. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2930. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2931. /* flush read cache over gart */
  2932. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2933. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  2934. radeon_ring_write(ring, 0);
  2935. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2936. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  2937. PACKET3_TC_ACTION_ENA |
  2938. PACKET3_SH_KCACHE_ACTION_ENA |
  2939. PACKET3_SH_ICACHE_ACTION_ENA);
  2940. radeon_ring_write(ring, 0xFFFFFFFF);
  2941. radeon_ring_write(ring, 0);
  2942. radeon_ring_write(ring, 10); /* poll interval */
  2943. /* EVENT_WRITE_EOP - flush caches, send int */
  2944. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2945. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  2946. radeon_ring_write(ring, addr & 0xffffffff);
  2947. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2948. radeon_ring_write(ring, fence->seq);
  2949. radeon_ring_write(ring, 0);
  2950. }
  2951. /*
  2952. * IB stuff
  2953. */
  2954. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2955. {
  2956. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2957. u32 header;
  2958. if (ib->is_const_ib) {
  2959. /* set switch buffer packet before const IB */
  2960. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2961. radeon_ring_write(ring, 0);
  2962. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2963. } else {
  2964. u32 next_rptr;
  2965. if (ring->rptr_save_reg) {
  2966. next_rptr = ring->wptr + 3 + 4 + 8;
  2967. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2968. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2969. PACKET3_SET_CONFIG_REG_START) >> 2));
  2970. radeon_ring_write(ring, next_rptr);
  2971. } else if (rdev->wb.enabled) {
  2972. next_rptr = ring->wptr + 5 + 4 + 8;
  2973. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2974. radeon_ring_write(ring, (1 << 8));
  2975. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2976. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2977. radeon_ring_write(ring, next_rptr);
  2978. }
  2979. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2980. }
  2981. radeon_ring_write(ring, header);
  2982. radeon_ring_write(ring,
  2983. #ifdef __BIG_ENDIAN
  2984. (2 << 0) |
  2985. #endif
  2986. (ib->gpu_addr & 0xFFFFFFFC));
  2987. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2988. radeon_ring_write(ring, ib->length_dw |
  2989. (ib->vm ? (ib->vm->id << 24) : 0));
  2990. if (!ib->is_const_ib) {
  2991. /* flush read cache over gart for this vmid */
  2992. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2993. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  2994. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  2995. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2996. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  2997. PACKET3_TC_ACTION_ENA |
  2998. PACKET3_SH_KCACHE_ACTION_ENA |
  2999. PACKET3_SH_ICACHE_ACTION_ENA);
  3000. radeon_ring_write(ring, 0xFFFFFFFF);
  3001. radeon_ring_write(ring, 0);
  3002. radeon_ring_write(ring, 10); /* poll interval */
  3003. }
  3004. }
  3005. /*
  3006. * CP.
  3007. */
  3008. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  3009. {
  3010. if (enable)
  3011. WREG32(CP_ME_CNTL, 0);
  3012. else {
  3013. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3014. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3015. WREG32(SCRATCH_UMSK, 0);
  3016. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3017. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3018. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3019. }
  3020. udelay(50);
  3021. }
  3022. static int si_cp_load_microcode(struct radeon_device *rdev)
  3023. {
  3024. const __be32 *fw_data;
  3025. int i;
  3026. if (!rdev->me_fw || !rdev->pfp_fw)
  3027. return -EINVAL;
  3028. si_cp_enable(rdev, false);
  3029. /* PFP */
  3030. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3031. WREG32(CP_PFP_UCODE_ADDR, 0);
  3032. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  3033. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3034. WREG32(CP_PFP_UCODE_ADDR, 0);
  3035. /* CE */
  3036. fw_data = (const __be32 *)rdev->ce_fw->data;
  3037. WREG32(CP_CE_UCODE_ADDR, 0);
  3038. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  3039. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3040. WREG32(CP_CE_UCODE_ADDR, 0);
  3041. /* ME */
  3042. fw_data = (const __be32 *)rdev->me_fw->data;
  3043. WREG32(CP_ME_RAM_WADDR, 0);
  3044. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  3045. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3046. WREG32(CP_ME_RAM_WADDR, 0);
  3047. WREG32(CP_PFP_UCODE_ADDR, 0);
  3048. WREG32(CP_CE_UCODE_ADDR, 0);
  3049. WREG32(CP_ME_RAM_WADDR, 0);
  3050. WREG32(CP_ME_RAM_RADDR, 0);
  3051. return 0;
  3052. }
  3053. static int si_cp_start(struct radeon_device *rdev)
  3054. {
  3055. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3056. int r, i;
  3057. r = radeon_ring_lock(rdev, ring, 7 + 4);
  3058. if (r) {
  3059. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3060. return r;
  3061. }
  3062. /* init the CP */
  3063. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  3064. radeon_ring_write(ring, 0x1);
  3065. radeon_ring_write(ring, 0x0);
  3066. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  3067. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  3068. radeon_ring_write(ring, 0);
  3069. radeon_ring_write(ring, 0);
  3070. /* init the CE partitions */
  3071. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3072. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3073. radeon_ring_write(ring, 0xc000);
  3074. radeon_ring_write(ring, 0xe000);
  3075. radeon_ring_unlock_commit(rdev, ring);
  3076. si_cp_enable(rdev, true);
  3077. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  3078. if (r) {
  3079. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3080. return r;
  3081. }
  3082. /* setup clear context state */
  3083. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3084. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3085. for (i = 0; i < si_default_size; i++)
  3086. radeon_ring_write(ring, si_default_state[i]);
  3087. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3088. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3089. /* set clear context state */
  3090. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3091. radeon_ring_write(ring, 0);
  3092. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3093. radeon_ring_write(ring, 0x00000316);
  3094. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3095. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3096. radeon_ring_unlock_commit(rdev, ring);
  3097. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  3098. ring = &rdev->ring[i];
  3099. r = radeon_ring_lock(rdev, ring, 2);
  3100. /* clear the compute context state */
  3101. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  3102. radeon_ring_write(ring, 0);
  3103. radeon_ring_unlock_commit(rdev, ring);
  3104. }
  3105. return 0;
  3106. }
  3107. static void si_cp_fini(struct radeon_device *rdev)
  3108. {
  3109. struct radeon_ring *ring;
  3110. si_cp_enable(rdev, false);
  3111. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3112. radeon_ring_fini(rdev, ring);
  3113. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3114. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3115. radeon_ring_fini(rdev, ring);
  3116. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3117. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3118. radeon_ring_fini(rdev, ring);
  3119. radeon_scratch_free(rdev, ring->rptr_save_reg);
  3120. }
  3121. static int si_cp_resume(struct radeon_device *rdev)
  3122. {
  3123. struct radeon_ring *ring;
  3124. u32 tmp;
  3125. u32 rb_bufsz;
  3126. int r;
  3127. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  3128. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  3129. SOFT_RESET_PA |
  3130. SOFT_RESET_VGT |
  3131. SOFT_RESET_SPI |
  3132. SOFT_RESET_SX));
  3133. RREG32(GRBM_SOFT_RESET);
  3134. mdelay(15);
  3135. WREG32(GRBM_SOFT_RESET, 0);
  3136. RREG32(GRBM_SOFT_RESET);
  3137. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3138. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3139. /* Set the write pointer delay */
  3140. WREG32(CP_RB_WPTR_DELAY, 0);
  3141. WREG32(CP_DEBUG, 0);
  3142. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3143. /* ring 0 - compute and gfx */
  3144. /* Set ring buffer size */
  3145. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3146. rb_bufsz = drm_order(ring->ring_size / 8);
  3147. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3148. #ifdef __BIG_ENDIAN
  3149. tmp |= BUF_SWAP_32BIT;
  3150. #endif
  3151. WREG32(CP_RB0_CNTL, tmp);
  3152. /* Initialize the ring buffer's read and write pointers */
  3153. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3154. ring->wptr = 0;
  3155. WREG32(CP_RB0_WPTR, ring->wptr);
  3156. /* set the wb address whether it's enabled or not */
  3157. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3158. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3159. if (rdev->wb.enabled)
  3160. WREG32(SCRATCH_UMSK, 0xff);
  3161. else {
  3162. tmp |= RB_NO_UPDATE;
  3163. WREG32(SCRATCH_UMSK, 0);
  3164. }
  3165. mdelay(1);
  3166. WREG32(CP_RB0_CNTL, tmp);
  3167. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  3168. ring->rptr = RREG32(CP_RB0_RPTR);
  3169. /* ring1 - compute only */
  3170. /* Set ring buffer size */
  3171. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3172. rb_bufsz = drm_order(ring->ring_size / 8);
  3173. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3174. #ifdef __BIG_ENDIAN
  3175. tmp |= BUF_SWAP_32BIT;
  3176. #endif
  3177. WREG32(CP_RB1_CNTL, tmp);
  3178. /* Initialize the ring buffer's read and write pointers */
  3179. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  3180. ring->wptr = 0;
  3181. WREG32(CP_RB1_WPTR, ring->wptr);
  3182. /* set the wb address whether it's enabled or not */
  3183. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  3184. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  3185. mdelay(1);
  3186. WREG32(CP_RB1_CNTL, tmp);
  3187. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  3188. ring->rptr = RREG32(CP_RB1_RPTR);
  3189. /* ring2 - compute only */
  3190. /* Set ring buffer size */
  3191. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3192. rb_bufsz = drm_order(ring->ring_size / 8);
  3193. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3194. #ifdef __BIG_ENDIAN
  3195. tmp |= BUF_SWAP_32BIT;
  3196. #endif
  3197. WREG32(CP_RB2_CNTL, tmp);
  3198. /* Initialize the ring buffer's read and write pointers */
  3199. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  3200. ring->wptr = 0;
  3201. WREG32(CP_RB2_WPTR, ring->wptr);
  3202. /* set the wb address whether it's enabled or not */
  3203. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  3204. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  3205. mdelay(1);
  3206. WREG32(CP_RB2_CNTL, tmp);
  3207. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  3208. ring->rptr = RREG32(CP_RB2_RPTR);
  3209. /* start the rings */
  3210. si_cp_start(rdev);
  3211. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3212. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  3213. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  3214. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3215. if (r) {
  3216. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3217. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3218. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3219. return r;
  3220. }
  3221. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  3222. if (r) {
  3223. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3224. }
  3225. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  3226. if (r) {
  3227. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3228. }
  3229. return 0;
  3230. }
  3231. static u32 si_gpu_check_soft_reset(struct radeon_device *rdev)
  3232. {
  3233. u32 reset_mask = 0;
  3234. u32 tmp;
  3235. /* GRBM_STATUS */
  3236. tmp = RREG32(GRBM_STATUS);
  3237. if (tmp & (PA_BUSY | SC_BUSY |
  3238. BCI_BUSY | SX_BUSY |
  3239. TA_BUSY | VGT_BUSY |
  3240. DB_BUSY | CB_BUSY |
  3241. GDS_BUSY | SPI_BUSY |
  3242. IA_BUSY | IA_BUSY_NO_DMA))
  3243. reset_mask |= RADEON_RESET_GFX;
  3244. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  3245. CP_BUSY | CP_COHERENCY_BUSY))
  3246. reset_mask |= RADEON_RESET_CP;
  3247. if (tmp & GRBM_EE_BUSY)
  3248. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  3249. /* GRBM_STATUS2 */
  3250. tmp = RREG32(GRBM_STATUS2);
  3251. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  3252. reset_mask |= RADEON_RESET_RLC;
  3253. /* DMA_STATUS_REG 0 */
  3254. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  3255. if (!(tmp & DMA_IDLE))
  3256. reset_mask |= RADEON_RESET_DMA;
  3257. /* DMA_STATUS_REG 1 */
  3258. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  3259. if (!(tmp & DMA_IDLE))
  3260. reset_mask |= RADEON_RESET_DMA1;
  3261. /* SRBM_STATUS2 */
  3262. tmp = RREG32(SRBM_STATUS2);
  3263. if (tmp & DMA_BUSY)
  3264. reset_mask |= RADEON_RESET_DMA;
  3265. if (tmp & DMA1_BUSY)
  3266. reset_mask |= RADEON_RESET_DMA1;
  3267. /* SRBM_STATUS */
  3268. tmp = RREG32(SRBM_STATUS);
  3269. if (tmp & IH_BUSY)
  3270. reset_mask |= RADEON_RESET_IH;
  3271. if (tmp & SEM_BUSY)
  3272. reset_mask |= RADEON_RESET_SEM;
  3273. if (tmp & GRBM_RQ_PENDING)
  3274. reset_mask |= RADEON_RESET_GRBM;
  3275. if (tmp & VMC_BUSY)
  3276. reset_mask |= RADEON_RESET_VMC;
  3277. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3278. MCC_BUSY | MCD_BUSY))
  3279. reset_mask |= RADEON_RESET_MC;
  3280. if (evergreen_is_display_hung(rdev))
  3281. reset_mask |= RADEON_RESET_DISPLAY;
  3282. /* VM_L2_STATUS */
  3283. tmp = RREG32(VM_L2_STATUS);
  3284. if (tmp & L2_BUSY)
  3285. reset_mask |= RADEON_RESET_VMC;
  3286. /* Skip MC reset as it's mostly likely not hung, just busy */
  3287. if (reset_mask & RADEON_RESET_MC) {
  3288. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3289. reset_mask &= ~RADEON_RESET_MC;
  3290. }
  3291. return reset_mask;
  3292. }
  3293. static void si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3294. {
  3295. struct evergreen_mc_save save;
  3296. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3297. u32 tmp;
  3298. if (reset_mask == 0)
  3299. return;
  3300. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3301. evergreen_print_gpu_status_regs(rdev);
  3302. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3303. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3304. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3305. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3306. /* Disable CP parsing/prefetching */
  3307. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3308. if (reset_mask & RADEON_RESET_DMA) {
  3309. /* dma0 */
  3310. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  3311. tmp &= ~DMA_RB_ENABLE;
  3312. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3313. }
  3314. if (reset_mask & RADEON_RESET_DMA1) {
  3315. /* dma1 */
  3316. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  3317. tmp &= ~DMA_RB_ENABLE;
  3318. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3319. }
  3320. udelay(50);
  3321. evergreen_mc_stop(rdev, &save);
  3322. if (evergreen_mc_wait_for_idle(rdev)) {
  3323. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3324. }
  3325. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  3326. grbm_soft_reset = SOFT_RESET_CB |
  3327. SOFT_RESET_DB |
  3328. SOFT_RESET_GDS |
  3329. SOFT_RESET_PA |
  3330. SOFT_RESET_SC |
  3331. SOFT_RESET_BCI |
  3332. SOFT_RESET_SPI |
  3333. SOFT_RESET_SX |
  3334. SOFT_RESET_TC |
  3335. SOFT_RESET_TA |
  3336. SOFT_RESET_VGT |
  3337. SOFT_RESET_IA;
  3338. }
  3339. if (reset_mask & RADEON_RESET_CP) {
  3340. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  3341. srbm_soft_reset |= SOFT_RESET_GRBM;
  3342. }
  3343. if (reset_mask & RADEON_RESET_DMA)
  3344. srbm_soft_reset |= SOFT_RESET_DMA;
  3345. if (reset_mask & RADEON_RESET_DMA1)
  3346. srbm_soft_reset |= SOFT_RESET_DMA1;
  3347. if (reset_mask & RADEON_RESET_DISPLAY)
  3348. srbm_soft_reset |= SOFT_RESET_DC;
  3349. if (reset_mask & RADEON_RESET_RLC)
  3350. grbm_soft_reset |= SOFT_RESET_RLC;
  3351. if (reset_mask & RADEON_RESET_SEM)
  3352. srbm_soft_reset |= SOFT_RESET_SEM;
  3353. if (reset_mask & RADEON_RESET_IH)
  3354. srbm_soft_reset |= SOFT_RESET_IH;
  3355. if (reset_mask & RADEON_RESET_GRBM)
  3356. srbm_soft_reset |= SOFT_RESET_GRBM;
  3357. if (reset_mask & RADEON_RESET_VMC)
  3358. srbm_soft_reset |= SOFT_RESET_VMC;
  3359. if (reset_mask & RADEON_RESET_MC)
  3360. srbm_soft_reset |= SOFT_RESET_MC;
  3361. if (grbm_soft_reset) {
  3362. tmp = RREG32(GRBM_SOFT_RESET);
  3363. tmp |= grbm_soft_reset;
  3364. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3365. WREG32(GRBM_SOFT_RESET, tmp);
  3366. tmp = RREG32(GRBM_SOFT_RESET);
  3367. udelay(50);
  3368. tmp &= ~grbm_soft_reset;
  3369. WREG32(GRBM_SOFT_RESET, tmp);
  3370. tmp = RREG32(GRBM_SOFT_RESET);
  3371. }
  3372. if (srbm_soft_reset) {
  3373. tmp = RREG32(SRBM_SOFT_RESET);
  3374. tmp |= srbm_soft_reset;
  3375. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3376. WREG32(SRBM_SOFT_RESET, tmp);
  3377. tmp = RREG32(SRBM_SOFT_RESET);
  3378. udelay(50);
  3379. tmp &= ~srbm_soft_reset;
  3380. WREG32(SRBM_SOFT_RESET, tmp);
  3381. tmp = RREG32(SRBM_SOFT_RESET);
  3382. }
  3383. /* Wait a little for things to settle down */
  3384. udelay(50);
  3385. evergreen_mc_resume(rdev, &save);
  3386. udelay(50);
  3387. evergreen_print_gpu_status_regs(rdev);
  3388. }
  3389. int si_asic_reset(struct radeon_device *rdev)
  3390. {
  3391. u32 reset_mask;
  3392. reset_mask = si_gpu_check_soft_reset(rdev);
  3393. if (reset_mask)
  3394. r600_set_bios_scratch_engine_hung(rdev, true);
  3395. si_gpu_soft_reset(rdev, reset_mask);
  3396. reset_mask = si_gpu_check_soft_reset(rdev);
  3397. if (!reset_mask)
  3398. r600_set_bios_scratch_engine_hung(rdev, false);
  3399. return 0;
  3400. }
  3401. /**
  3402. * si_gfx_is_lockup - Check if the GFX engine is locked up
  3403. *
  3404. * @rdev: radeon_device pointer
  3405. * @ring: radeon_ring structure holding ring information
  3406. *
  3407. * Check if the GFX engine is locked up.
  3408. * Returns true if the engine appears to be locked up, false if not.
  3409. */
  3410. bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3411. {
  3412. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  3413. if (!(reset_mask & (RADEON_RESET_GFX |
  3414. RADEON_RESET_COMPUTE |
  3415. RADEON_RESET_CP))) {
  3416. radeon_ring_lockup_update(ring);
  3417. return false;
  3418. }
  3419. /* force CP activities */
  3420. radeon_ring_force_activity(rdev, ring);
  3421. return radeon_ring_test_lockup(rdev, ring);
  3422. }
  3423. /**
  3424. * si_dma_is_lockup - Check if the DMA engine is locked up
  3425. *
  3426. * @rdev: radeon_device pointer
  3427. * @ring: radeon_ring structure holding ring information
  3428. *
  3429. * Check if the async DMA engine is locked up.
  3430. * Returns true if the engine appears to be locked up, false if not.
  3431. */
  3432. bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3433. {
  3434. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  3435. u32 mask;
  3436. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  3437. mask = RADEON_RESET_DMA;
  3438. else
  3439. mask = RADEON_RESET_DMA1;
  3440. if (!(reset_mask & mask)) {
  3441. radeon_ring_lockup_update(ring);
  3442. return false;
  3443. }
  3444. /* force ring activities */
  3445. radeon_ring_force_activity(rdev, ring);
  3446. return radeon_ring_test_lockup(rdev, ring);
  3447. }
  3448. /* MC */
  3449. static void si_mc_program(struct radeon_device *rdev)
  3450. {
  3451. struct evergreen_mc_save save;
  3452. u32 tmp;
  3453. int i, j;
  3454. /* Initialize HDP */
  3455. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3456. WREG32((0x2c14 + j), 0x00000000);
  3457. WREG32((0x2c18 + j), 0x00000000);
  3458. WREG32((0x2c1c + j), 0x00000000);
  3459. WREG32((0x2c20 + j), 0x00000000);
  3460. WREG32((0x2c24 + j), 0x00000000);
  3461. }
  3462. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  3463. evergreen_mc_stop(rdev, &save);
  3464. if (radeon_mc_wait_for_idle(rdev)) {
  3465. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3466. }
  3467. if (!ASIC_IS_NODCE(rdev))
  3468. /* Lockout access through VGA aperture*/
  3469. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  3470. /* Update configuration */
  3471. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  3472. rdev->mc.vram_start >> 12);
  3473. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  3474. rdev->mc.vram_end >> 12);
  3475. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  3476. rdev->vram_scratch.gpu_addr >> 12);
  3477. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  3478. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  3479. WREG32(MC_VM_FB_LOCATION, tmp);
  3480. /* XXX double check these! */
  3481. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  3482. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  3483. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  3484. WREG32(MC_VM_AGP_BASE, 0);
  3485. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  3486. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  3487. if (radeon_mc_wait_for_idle(rdev)) {
  3488. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3489. }
  3490. evergreen_mc_resume(rdev, &save);
  3491. if (!ASIC_IS_NODCE(rdev)) {
  3492. /* we need to own VRAM, so turn off the VGA renderer here
  3493. * to stop it overwriting our objects */
  3494. rv515_vga_render_disable(rdev);
  3495. }
  3496. }
  3497. void si_vram_gtt_location(struct radeon_device *rdev,
  3498. struct radeon_mc *mc)
  3499. {
  3500. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  3501. /* leave room for at least 1024M GTT */
  3502. dev_warn(rdev->dev, "limiting VRAM\n");
  3503. mc->real_vram_size = 0xFFC0000000ULL;
  3504. mc->mc_vram_size = 0xFFC0000000ULL;
  3505. }
  3506. radeon_vram_location(rdev, &rdev->mc, 0);
  3507. rdev->mc.gtt_base_align = 0;
  3508. radeon_gtt_location(rdev, mc);
  3509. }
  3510. static int si_mc_init(struct radeon_device *rdev)
  3511. {
  3512. u32 tmp;
  3513. int chansize, numchan;
  3514. /* Get VRAM informations */
  3515. rdev->mc.vram_is_ddr = true;
  3516. tmp = RREG32(MC_ARB_RAMCFG);
  3517. if (tmp & CHANSIZE_OVERRIDE) {
  3518. chansize = 16;
  3519. } else if (tmp & CHANSIZE_MASK) {
  3520. chansize = 64;
  3521. } else {
  3522. chansize = 32;
  3523. }
  3524. tmp = RREG32(MC_SHARED_CHMAP);
  3525. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  3526. case 0:
  3527. default:
  3528. numchan = 1;
  3529. break;
  3530. case 1:
  3531. numchan = 2;
  3532. break;
  3533. case 2:
  3534. numchan = 4;
  3535. break;
  3536. case 3:
  3537. numchan = 8;
  3538. break;
  3539. case 4:
  3540. numchan = 3;
  3541. break;
  3542. case 5:
  3543. numchan = 6;
  3544. break;
  3545. case 6:
  3546. numchan = 10;
  3547. break;
  3548. case 7:
  3549. numchan = 12;
  3550. break;
  3551. case 8:
  3552. numchan = 16;
  3553. break;
  3554. }
  3555. rdev->mc.vram_width = numchan * chansize;
  3556. /* Could aper size report 0 ? */
  3557. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  3558. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  3559. /* size in MB on si */
  3560. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  3561. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  3562. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  3563. si_vram_gtt_location(rdev, &rdev->mc);
  3564. radeon_update_bandwidth_info(rdev);
  3565. return 0;
  3566. }
  3567. /*
  3568. * GART
  3569. */
  3570. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  3571. {
  3572. /* flush hdp cache */
  3573. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3574. /* bits 0-15 are the VM contexts0-15 */
  3575. WREG32(VM_INVALIDATE_REQUEST, 1);
  3576. }
  3577. static int si_pcie_gart_enable(struct radeon_device *rdev)
  3578. {
  3579. int r, i;
  3580. if (rdev->gart.robj == NULL) {
  3581. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  3582. return -EINVAL;
  3583. }
  3584. r = radeon_gart_table_vram_pin(rdev);
  3585. if (r)
  3586. return r;
  3587. radeon_gart_restore(rdev);
  3588. /* Setup TLB control */
  3589. WREG32(MC_VM_MX_L1_TLB_CNTL,
  3590. (0xA << 7) |
  3591. ENABLE_L1_TLB |
  3592. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3593. ENABLE_ADVANCED_DRIVER_MODEL |
  3594. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3595. /* Setup L2 cache */
  3596. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  3597. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3598. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3599. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3600. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3601. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  3602. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3603. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  3604. /* setup context0 */
  3605. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  3606. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  3607. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  3608. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  3609. (u32)(rdev->dummy_page.addr >> 12));
  3610. WREG32(VM_CONTEXT0_CNTL2, 0);
  3611. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  3612. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  3613. WREG32(0x15D4, 0);
  3614. WREG32(0x15D8, 0);
  3615. WREG32(0x15DC, 0);
  3616. /* empty context1-15 */
  3617. /* set vm size, must be a multiple of 4 */
  3618. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  3619. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  3620. /* Assign the pt base to something valid for now; the pts used for
  3621. * the VMs are determined by the application and setup and assigned
  3622. * on the fly in the vm part of radeon_gart.c
  3623. */
  3624. for (i = 1; i < 16; i++) {
  3625. if (i < 8)
  3626. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  3627. rdev->gart.table_addr >> 12);
  3628. else
  3629. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  3630. rdev->gart.table_addr >> 12);
  3631. }
  3632. /* enable context1-15 */
  3633. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  3634. (u32)(rdev->dummy_page.addr >> 12));
  3635. WREG32(VM_CONTEXT1_CNTL2, 4);
  3636. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  3637. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3638. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3639. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3640. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3641. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3642. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  3643. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3644. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  3645. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3646. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  3647. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3648. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  3649. si_pcie_gart_tlb_flush(rdev);
  3650. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  3651. (unsigned)(rdev->mc.gtt_size >> 20),
  3652. (unsigned long long)rdev->gart.table_addr);
  3653. rdev->gart.ready = true;
  3654. return 0;
  3655. }
  3656. static void si_pcie_gart_disable(struct radeon_device *rdev)
  3657. {
  3658. /* Disable all tables */
  3659. WREG32(VM_CONTEXT0_CNTL, 0);
  3660. WREG32(VM_CONTEXT1_CNTL, 0);
  3661. /* Setup TLB control */
  3662. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3663. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3664. /* Setup L2 cache */
  3665. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3666. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3667. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3668. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3669. WREG32(VM_L2_CNTL2, 0);
  3670. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3671. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  3672. radeon_gart_table_vram_unpin(rdev);
  3673. }
  3674. static void si_pcie_gart_fini(struct radeon_device *rdev)
  3675. {
  3676. si_pcie_gart_disable(rdev);
  3677. radeon_gart_table_vram_free(rdev);
  3678. radeon_gart_fini(rdev);
  3679. }
  3680. /* vm parser */
  3681. static bool si_vm_reg_valid(u32 reg)
  3682. {
  3683. /* context regs are fine */
  3684. if (reg >= 0x28000)
  3685. return true;
  3686. /* check config regs */
  3687. switch (reg) {
  3688. case GRBM_GFX_INDEX:
  3689. case CP_STRMOUT_CNTL:
  3690. case VGT_VTX_VECT_EJECT_REG:
  3691. case VGT_CACHE_INVALIDATION:
  3692. case VGT_ESGS_RING_SIZE:
  3693. case VGT_GSVS_RING_SIZE:
  3694. case VGT_GS_VERTEX_REUSE:
  3695. case VGT_PRIMITIVE_TYPE:
  3696. case VGT_INDEX_TYPE:
  3697. case VGT_NUM_INDICES:
  3698. case VGT_NUM_INSTANCES:
  3699. case VGT_TF_RING_SIZE:
  3700. case VGT_HS_OFFCHIP_PARAM:
  3701. case VGT_TF_MEMORY_BASE:
  3702. case PA_CL_ENHANCE:
  3703. case PA_SU_LINE_STIPPLE_VALUE:
  3704. case PA_SC_LINE_STIPPLE_STATE:
  3705. case PA_SC_ENHANCE:
  3706. case SQC_CACHES:
  3707. case SPI_STATIC_THREAD_MGMT_1:
  3708. case SPI_STATIC_THREAD_MGMT_2:
  3709. case SPI_STATIC_THREAD_MGMT_3:
  3710. case SPI_PS_MAX_WAVE_ID:
  3711. case SPI_CONFIG_CNTL:
  3712. case SPI_CONFIG_CNTL_1:
  3713. case TA_CNTL_AUX:
  3714. return true;
  3715. default:
  3716. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  3717. return false;
  3718. }
  3719. }
  3720. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  3721. u32 *ib, struct radeon_cs_packet *pkt)
  3722. {
  3723. switch (pkt->opcode) {
  3724. case PACKET3_NOP:
  3725. case PACKET3_SET_BASE:
  3726. case PACKET3_SET_CE_DE_COUNTERS:
  3727. case PACKET3_LOAD_CONST_RAM:
  3728. case PACKET3_WRITE_CONST_RAM:
  3729. case PACKET3_WRITE_CONST_RAM_OFFSET:
  3730. case PACKET3_DUMP_CONST_RAM:
  3731. case PACKET3_INCREMENT_CE_COUNTER:
  3732. case PACKET3_WAIT_ON_DE_COUNTER:
  3733. case PACKET3_CE_WRITE:
  3734. break;
  3735. default:
  3736. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  3737. return -EINVAL;
  3738. }
  3739. return 0;
  3740. }
  3741. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  3742. u32 *ib, struct radeon_cs_packet *pkt)
  3743. {
  3744. u32 idx = pkt->idx + 1;
  3745. u32 idx_value = ib[idx];
  3746. u32 start_reg, end_reg, reg, i;
  3747. u32 command, info;
  3748. switch (pkt->opcode) {
  3749. case PACKET3_NOP:
  3750. case PACKET3_SET_BASE:
  3751. case PACKET3_CLEAR_STATE:
  3752. case PACKET3_INDEX_BUFFER_SIZE:
  3753. case PACKET3_DISPATCH_DIRECT:
  3754. case PACKET3_DISPATCH_INDIRECT:
  3755. case PACKET3_ALLOC_GDS:
  3756. case PACKET3_WRITE_GDS_RAM:
  3757. case PACKET3_ATOMIC_GDS:
  3758. case PACKET3_ATOMIC:
  3759. case PACKET3_OCCLUSION_QUERY:
  3760. case PACKET3_SET_PREDICATION:
  3761. case PACKET3_COND_EXEC:
  3762. case PACKET3_PRED_EXEC:
  3763. case PACKET3_DRAW_INDIRECT:
  3764. case PACKET3_DRAW_INDEX_INDIRECT:
  3765. case PACKET3_INDEX_BASE:
  3766. case PACKET3_DRAW_INDEX_2:
  3767. case PACKET3_CONTEXT_CONTROL:
  3768. case PACKET3_INDEX_TYPE:
  3769. case PACKET3_DRAW_INDIRECT_MULTI:
  3770. case PACKET3_DRAW_INDEX_AUTO:
  3771. case PACKET3_DRAW_INDEX_IMMD:
  3772. case PACKET3_NUM_INSTANCES:
  3773. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  3774. case PACKET3_STRMOUT_BUFFER_UPDATE:
  3775. case PACKET3_DRAW_INDEX_OFFSET_2:
  3776. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  3777. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  3778. case PACKET3_MPEG_INDEX:
  3779. case PACKET3_WAIT_REG_MEM:
  3780. case PACKET3_MEM_WRITE:
  3781. case PACKET3_PFP_SYNC_ME:
  3782. case PACKET3_SURFACE_SYNC:
  3783. case PACKET3_EVENT_WRITE:
  3784. case PACKET3_EVENT_WRITE_EOP:
  3785. case PACKET3_EVENT_WRITE_EOS:
  3786. case PACKET3_SET_CONTEXT_REG:
  3787. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  3788. case PACKET3_SET_SH_REG:
  3789. case PACKET3_SET_SH_REG_OFFSET:
  3790. case PACKET3_INCREMENT_DE_COUNTER:
  3791. case PACKET3_WAIT_ON_CE_COUNTER:
  3792. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  3793. case PACKET3_ME_WRITE:
  3794. break;
  3795. case PACKET3_COPY_DATA:
  3796. if ((idx_value & 0xf00) == 0) {
  3797. reg = ib[idx + 3] * 4;
  3798. if (!si_vm_reg_valid(reg))
  3799. return -EINVAL;
  3800. }
  3801. break;
  3802. case PACKET3_WRITE_DATA:
  3803. if ((idx_value & 0xf00) == 0) {
  3804. start_reg = ib[idx + 1] * 4;
  3805. if (idx_value & 0x10000) {
  3806. if (!si_vm_reg_valid(start_reg))
  3807. return -EINVAL;
  3808. } else {
  3809. for (i = 0; i < (pkt->count - 2); i++) {
  3810. reg = start_reg + (4 * i);
  3811. if (!si_vm_reg_valid(reg))
  3812. return -EINVAL;
  3813. }
  3814. }
  3815. }
  3816. break;
  3817. case PACKET3_COND_WRITE:
  3818. if (idx_value & 0x100) {
  3819. reg = ib[idx + 5] * 4;
  3820. if (!si_vm_reg_valid(reg))
  3821. return -EINVAL;
  3822. }
  3823. break;
  3824. case PACKET3_COPY_DW:
  3825. if (idx_value & 0x2) {
  3826. reg = ib[idx + 3] * 4;
  3827. if (!si_vm_reg_valid(reg))
  3828. return -EINVAL;
  3829. }
  3830. break;
  3831. case PACKET3_SET_CONFIG_REG:
  3832. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  3833. end_reg = 4 * pkt->count + start_reg - 4;
  3834. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  3835. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  3836. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  3837. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  3838. return -EINVAL;
  3839. }
  3840. for (i = 0; i < pkt->count; i++) {
  3841. reg = start_reg + (4 * i);
  3842. if (!si_vm_reg_valid(reg))
  3843. return -EINVAL;
  3844. }
  3845. break;
  3846. case PACKET3_CP_DMA:
  3847. command = ib[idx + 4];
  3848. info = ib[idx + 1];
  3849. if (command & PACKET3_CP_DMA_CMD_SAS) {
  3850. /* src address space is register */
  3851. if (((info & 0x60000000) >> 29) == 0) {
  3852. start_reg = idx_value << 2;
  3853. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  3854. reg = start_reg;
  3855. if (!si_vm_reg_valid(reg)) {
  3856. DRM_ERROR("CP DMA Bad SRC register\n");
  3857. return -EINVAL;
  3858. }
  3859. } else {
  3860. for (i = 0; i < (command & 0x1fffff); i++) {
  3861. reg = start_reg + (4 * i);
  3862. if (!si_vm_reg_valid(reg)) {
  3863. DRM_ERROR("CP DMA Bad SRC register\n");
  3864. return -EINVAL;
  3865. }
  3866. }
  3867. }
  3868. }
  3869. }
  3870. if (command & PACKET3_CP_DMA_CMD_DAS) {
  3871. /* dst address space is register */
  3872. if (((info & 0x00300000) >> 20) == 0) {
  3873. start_reg = ib[idx + 2];
  3874. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  3875. reg = start_reg;
  3876. if (!si_vm_reg_valid(reg)) {
  3877. DRM_ERROR("CP DMA Bad DST register\n");
  3878. return -EINVAL;
  3879. }
  3880. } else {
  3881. for (i = 0; i < (command & 0x1fffff); i++) {
  3882. reg = start_reg + (4 * i);
  3883. if (!si_vm_reg_valid(reg)) {
  3884. DRM_ERROR("CP DMA Bad DST register\n");
  3885. return -EINVAL;
  3886. }
  3887. }
  3888. }
  3889. }
  3890. }
  3891. break;
  3892. default:
  3893. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  3894. return -EINVAL;
  3895. }
  3896. return 0;
  3897. }
  3898. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  3899. u32 *ib, struct radeon_cs_packet *pkt)
  3900. {
  3901. u32 idx = pkt->idx + 1;
  3902. u32 idx_value = ib[idx];
  3903. u32 start_reg, reg, i;
  3904. switch (pkt->opcode) {
  3905. case PACKET3_NOP:
  3906. case PACKET3_SET_BASE:
  3907. case PACKET3_CLEAR_STATE:
  3908. case PACKET3_DISPATCH_DIRECT:
  3909. case PACKET3_DISPATCH_INDIRECT:
  3910. case PACKET3_ALLOC_GDS:
  3911. case PACKET3_WRITE_GDS_RAM:
  3912. case PACKET3_ATOMIC_GDS:
  3913. case PACKET3_ATOMIC:
  3914. case PACKET3_OCCLUSION_QUERY:
  3915. case PACKET3_SET_PREDICATION:
  3916. case PACKET3_COND_EXEC:
  3917. case PACKET3_PRED_EXEC:
  3918. case PACKET3_CONTEXT_CONTROL:
  3919. case PACKET3_STRMOUT_BUFFER_UPDATE:
  3920. case PACKET3_WAIT_REG_MEM:
  3921. case PACKET3_MEM_WRITE:
  3922. case PACKET3_PFP_SYNC_ME:
  3923. case PACKET3_SURFACE_SYNC:
  3924. case PACKET3_EVENT_WRITE:
  3925. case PACKET3_EVENT_WRITE_EOP:
  3926. case PACKET3_EVENT_WRITE_EOS:
  3927. case PACKET3_SET_CONTEXT_REG:
  3928. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  3929. case PACKET3_SET_SH_REG:
  3930. case PACKET3_SET_SH_REG_OFFSET:
  3931. case PACKET3_INCREMENT_DE_COUNTER:
  3932. case PACKET3_WAIT_ON_CE_COUNTER:
  3933. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  3934. case PACKET3_ME_WRITE:
  3935. break;
  3936. case PACKET3_COPY_DATA:
  3937. if ((idx_value & 0xf00) == 0) {
  3938. reg = ib[idx + 3] * 4;
  3939. if (!si_vm_reg_valid(reg))
  3940. return -EINVAL;
  3941. }
  3942. break;
  3943. case PACKET3_WRITE_DATA:
  3944. if ((idx_value & 0xf00) == 0) {
  3945. start_reg = ib[idx + 1] * 4;
  3946. if (idx_value & 0x10000) {
  3947. if (!si_vm_reg_valid(start_reg))
  3948. return -EINVAL;
  3949. } else {
  3950. for (i = 0; i < (pkt->count - 2); i++) {
  3951. reg = start_reg + (4 * i);
  3952. if (!si_vm_reg_valid(reg))
  3953. return -EINVAL;
  3954. }
  3955. }
  3956. }
  3957. break;
  3958. case PACKET3_COND_WRITE:
  3959. if (idx_value & 0x100) {
  3960. reg = ib[idx + 5] * 4;
  3961. if (!si_vm_reg_valid(reg))
  3962. return -EINVAL;
  3963. }
  3964. break;
  3965. case PACKET3_COPY_DW:
  3966. if (idx_value & 0x2) {
  3967. reg = ib[idx + 3] * 4;
  3968. if (!si_vm_reg_valid(reg))
  3969. return -EINVAL;
  3970. }
  3971. break;
  3972. default:
  3973. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  3974. return -EINVAL;
  3975. }
  3976. return 0;
  3977. }
  3978. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3979. {
  3980. int ret = 0;
  3981. u32 idx = 0;
  3982. struct radeon_cs_packet pkt;
  3983. do {
  3984. pkt.idx = idx;
  3985. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  3986. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  3987. pkt.one_reg_wr = 0;
  3988. switch (pkt.type) {
  3989. case RADEON_PACKET_TYPE0:
  3990. dev_err(rdev->dev, "Packet0 not allowed!\n");
  3991. ret = -EINVAL;
  3992. break;
  3993. case RADEON_PACKET_TYPE2:
  3994. idx += 1;
  3995. break;
  3996. case RADEON_PACKET_TYPE3:
  3997. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  3998. if (ib->is_const_ib)
  3999. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  4000. else {
  4001. switch (ib->ring) {
  4002. case RADEON_RING_TYPE_GFX_INDEX:
  4003. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  4004. break;
  4005. case CAYMAN_RING_TYPE_CP1_INDEX:
  4006. case CAYMAN_RING_TYPE_CP2_INDEX:
  4007. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  4008. break;
  4009. default:
  4010. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  4011. ret = -EINVAL;
  4012. break;
  4013. }
  4014. }
  4015. idx += pkt.count + 2;
  4016. break;
  4017. default:
  4018. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  4019. ret = -EINVAL;
  4020. break;
  4021. }
  4022. if (ret)
  4023. break;
  4024. } while (idx < ib->length_dw);
  4025. return ret;
  4026. }
  4027. /*
  4028. * vm
  4029. */
  4030. int si_vm_init(struct radeon_device *rdev)
  4031. {
  4032. /* number of VMs */
  4033. rdev->vm_manager.nvm = 16;
  4034. /* base offset of vram pages */
  4035. rdev->vm_manager.vram_base_offset = 0;
  4036. return 0;
  4037. }
  4038. void si_vm_fini(struct radeon_device *rdev)
  4039. {
  4040. }
  4041. /**
  4042. * si_vm_set_page - update the page tables using the CP
  4043. *
  4044. * @rdev: radeon_device pointer
  4045. * @ib: indirect buffer to fill with commands
  4046. * @pe: addr of the page entry
  4047. * @addr: dst addr to write into pe
  4048. * @count: number of page entries to update
  4049. * @incr: increase next addr by incr bytes
  4050. * @flags: access flags
  4051. *
  4052. * Update the page tables using the CP (SI).
  4053. */
  4054. void si_vm_set_page(struct radeon_device *rdev,
  4055. struct radeon_ib *ib,
  4056. uint64_t pe,
  4057. uint64_t addr, unsigned count,
  4058. uint32_t incr, uint32_t flags)
  4059. {
  4060. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4061. uint64_t value;
  4062. unsigned ndw;
  4063. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4064. while (count) {
  4065. ndw = 2 + count * 2;
  4066. if (ndw > 0x3FFE)
  4067. ndw = 0x3FFE;
  4068. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4069. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4070. WRITE_DATA_DST_SEL(1));
  4071. ib->ptr[ib->length_dw++] = pe;
  4072. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4073. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4074. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4075. value = radeon_vm_map_gart(rdev, addr);
  4076. value &= 0xFFFFFFFFFFFFF000ULL;
  4077. } else if (flags & RADEON_VM_PAGE_VALID) {
  4078. value = addr;
  4079. } else {
  4080. value = 0;
  4081. }
  4082. addr += incr;
  4083. value |= r600_flags;
  4084. ib->ptr[ib->length_dw++] = value;
  4085. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4086. }
  4087. }
  4088. } else {
  4089. /* DMA */
  4090. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4091. while (count) {
  4092. ndw = count * 2;
  4093. if (ndw > 0xFFFFE)
  4094. ndw = 0xFFFFE;
  4095. /* for non-physically contiguous pages (system) */
  4096. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  4097. ib->ptr[ib->length_dw++] = pe;
  4098. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  4099. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  4100. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4101. value = radeon_vm_map_gart(rdev, addr);
  4102. value &= 0xFFFFFFFFFFFFF000ULL;
  4103. } else if (flags & RADEON_VM_PAGE_VALID) {
  4104. value = addr;
  4105. } else {
  4106. value = 0;
  4107. }
  4108. addr += incr;
  4109. value |= r600_flags;
  4110. ib->ptr[ib->length_dw++] = value;
  4111. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4112. }
  4113. }
  4114. } else {
  4115. while (count) {
  4116. ndw = count * 2;
  4117. if (ndw > 0xFFFFE)
  4118. ndw = 0xFFFFE;
  4119. if (flags & RADEON_VM_PAGE_VALID)
  4120. value = addr;
  4121. else
  4122. value = 0;
  4123. /* for physically contiguous pages (vram) */
  4124. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  4125. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  4126. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  4127. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  4128. ib->ptr[ib->length_dw++] = 0;
  4129. ib->ptr[ib->length_dw++] = value; /* value */
  4130. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4131. ib->ptr[ib->length_dw++] = incr; /* increment size */
  4132. ib->ptr[ib->length_dw++] = 0;
  4133. pe += ndw * 4;
  4134. addr += (ndw / 2) * incr;
  4135. count -= ndw / 2;
  4136. }
  4137. }
  4138. while (ib->length_dw & 0x7)
  4139. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  4140. }
  4141. }
  4142. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4143. {
  4144. struct radeon_ring *ring = &rdev->ring[ridx];
  4145. if (vm == NULL)
  4146. return;
  4147. /* write new base address */
  4148. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4149. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4150. WRITE_DATA_DST_SEL(0)));
  4151. if (vm->id < 8) {
  4152. radeon_ring_write(ring,
  4153. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4154. } else {
  4155. radeon_ring_write(ring,
  4156. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4157. }
  4158. radeon_ring_write(ring, 0);
  4159. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4160. /* flush hdp cache */
  4161. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4162. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4163. WRITE_DATA_DST_SEL(0)));
  4164. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4165. radeon_ring_write(ring, 0);
  4166. radeon_ring_write(ring, 0x1);
  4167. /* bits 0-15 are the VM contexts0-15 */
  4168. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4169. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4170. WRITE_DATA_DST_SEL(0)));
  4171. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4172. radeon_ring_write(ring, 0);
  4173. radeon_ring_write(ring, 1 << vm->id);
  4174. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4175. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4176. radeon_ring_write(ring, 0x0);
  4177. }
  4178. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4179. {
  4180. struct radeon_ring *ring = &rdev->ring[ridx];
  4181. if (vm == NULL)
  4182. return;
  4183. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  4184. if (vm->id < 8) {
  4185. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  4186. } else {
  4187. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  4188. }
  4189. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4190. /* flush hdp cache */
  4191. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  4192. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  4193. radeon_ring_write(ring, 1);
  4194. /* bits 0-7 are the VM contexts0-7 */
  4195. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  4196. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  4197. radeon_ring_write(ring, 1 << vm->id);
  4198. }
  4199. /*
  4200. * RLC
  4201. */
  4202. void si_rlc_fini(struct radeon_device *rdev)
  4203. {
  4204. int r;
  4205. /* save restore block */
  4206. if (rdev->rlc.save_restore_obj) {
  4207. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  4208. if (unlikely(r != 0))
  4209. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  4210. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  4211. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  4212. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  4213. rdev->rlc.save_restore_obj = NULL;
  4214. }
  4215. /* clear state block */
  4216. if (rdev->rlc.clear_state_obj) {
  4217. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  4218. if (unlikely(r != 0))
  4219. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  4220. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  4221. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  4222. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  4223. rdev->rlc.clear_state_obj = NULL;
  4224. }
  4225. }
  4226. int si_rlc_init(struct radeon_device *rdev)
  4227. {
  4228. int r, i;
  4229. volatile u32 *dst_ptr;
  4230. /* save restore block */
  4231. if (rdev->rlc.save_restore_obj == NULL) {
  4232. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  4233. RADEON_GEM_DOMAIN_VRAM, NULL,
  4234. &rdev->rlc.save_restore_obj);
  4235. if (r) {
  4236. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  4237. return r;
  4238. }
  4239. }
  4240. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  4241. if (unlikely(r != 0)) {
  4242. si_rlc_fini(rdev);
  4243. return r;
  4244. }
  4245. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  4246. &rdev->rlc.save_restore_gpu_addr);
  4247. if (r) {
  4248. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  4249. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  4250. si_rlc_fini(rdev);
  4251. return r;
  4252. }
  4253. if (rdev->family == CHIP_VERDE) {
  4254. r = radeon_bo_kmap(rdev->rlc.save_restore_obj, (void **)&rdev->rlc.sr_ptr);
  4255. if (r) {
  4256. dev_warn(rdev->dev, "(%d) map RLC sr bo failed\n", r);
  4257. si_rlc_fini(rdev);
  4258. return r;
  4259. }
  4260. /* write the sr buffer */
  4261. dst_ptr = rdev->rlc.sr_ptr;
  4262. for (i = 0; i < ARRAY_SIZE(verde_rlc_save_restore_register_list); i++) {
  4263. dst_ptr[i] = verde_rlc_save_restore_register_list[i];
  4264. }
  4265. radeon_bo_kunmap(rdev->rlc.save_restore_obj);
  4266. }
  4267. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  4268. /* clear state block */
  4269. if (rdev->rlc.clear_state_obj == NULL) {
  4270. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  4271. RADEON_GEM_DOMAIN_VRAM, NULL,
  4272. &rdev->rlc.clear_state_obj);
  4273. if (r) {
  4274. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  4275. si_rlc_fini(rdev);
  4276. return r;
  4277. }
  4278. }
  4279. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  4280. if (unlikely(r != 0)) {
  4281. si_rlc_fini(rdev);
  4282. return r;
  4283. }
  4284. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  4285. &rdev->rlc.clear_state_gpu_addr);
  4286. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  4287. if (r) {
  4288. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  4289. si_rlc_fini(rdev);
  4290. return r;
  4291. }
  4292. return 0;
  4293. }
  4294. static void si_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4295. bool enable)
  4296. {
  4297. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4298. u32 mask;
  4299. int i;
  4300. if (enable)
  4301. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4302. else
  4303. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4304. WREG32(CP_INT_CNTL_RING0, tmp);
  4305. if (!enable) {
  4306. /* read a gfx register */
  4307. tmp = RREG32(DB_DEPTH_INFO);
  4308. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  4309. for (i = 0; i < rdev->usec_timeout; i++) {
  4310. if ((RREG32(RLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  4311. break;
  4312. udelay(1);
  4313. }
  4314. }
  4315. }
  4316. static void si_wait_for_rlc_serdes(struct radeon_device *rdev)
  4317. {
  4318. int i;
  4319. for (i = 0; i < rdev->usec_timeout; i++) {
  4320. if (RREG32(RLC_SERDES_MASTER_BUSY_0) == 0)
  4321. break;
  4322. udelay(1);
  4323. }
  4324. for (i = 0; i < rdev->usec_timeout; i++) {
  4325. if (RREG32(RLC_SERDES_MASTER_BUSY_1) == 0)
  4326. break;
  4327. udelay(1);
  4328. }
  4329. }
  4330. static void si_rlc_stop(struct radeon_device *rdev)
  4331. {
  4332. WREG32(RLC_CNTL, 0);
  4333. si_enable_gui_idle_interrupt(rdev, false);
  4334. si_wait_for_rlc_serdes(rdev);
  4335. }
  4336. static void si_rlc_start(struct radeon_device *rdev)
  4337. {
  4338. WREG32(RLC_CNTL, RLC_ENABLE);
  4339. si_enable_gui_idle_interrupt(rdev, true);
  4340. udelay(50);
  4341. }
  4342. static bool si_lbpw_supported(struct radeon_device *rdev)
  4343. {
  4344. u32 tmp;
  4345. /* Enable LBPW only for DDR3 */
  4346. tmp = RREG32(MC_SEQ_MISC0);
  4347. if ((tmp & 0xF0000000) == 0xB0000000)
  4348. return true;
  4349. return false;
  4350. }
  4351. static void si_enable_lbpw(struct radeon_device *rdev, bool enable)
  4352. {
  4353. u32 tmp;
  4354. tmp = RREG32(RLC_LB_CNTL);
  4355. if (enable)
  4356. tmp |= LOAD_BALANCE_ENABLE;
  4357. else
  4358. tmp &= ~LOAD_BALANCE_ENABLE;
  4359. WREG32(RLC_LB_CNTL, tmp);
  4360. if (!enable) {
  4361. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4362. WREG32(SPI_LB_CU_MASK, 0x00ff);
  4363. }
  4364. }
  4365. static int si_rlc_resume(struct radeon_device *rdev)
  4366. {
  4367. u32 i;
  4368. const __be32 *fw_data;
  4369. if (!rdev->rlc_fw)
  4370. return -EINVAL;
  4371. si_rlc_stop(rdev);
  4372. WREG32(RLC_RL_BASE, 0);
  4373. WREG32(RLC_RL_SIZE, 0);
  4374. WREG32(RLC_LB_CNTL, 0);
  4375. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  4376. WREG32(RLC_LB_CNTR_INIT, 0);
  4377. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4378. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  4379. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  4380. WREG32(RLC_MC_CNTL, 0);
  4381. WREG32(RLC_UCODE_CNTL, 0);
  4382. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4383. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  4384. WREG32(RLC_UCODE_ADDR, i);
  4385. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  4386. }
  4387. WREG32(RLC_UCODE_ADDR, 0);
  4388. si_enable_lbpw(rdev, si_lbpw_supported(rdev));
  4389. si_rlc_start(rdev);
  4390. return 0;
  4391. }
  4392. static void si_enable_interrupts(struct radeon_device *rdev)
  4393. {
  4394. u32 ih_cntl = RREG32(IH_CNTL);
  4395. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  4396. ih_cntl |= ENABLE_INTR;
  4397. ih_rb_cntl |= IH_RB_ENABLE;
  4398. WREG32(IH_CNTL, ih_cntl);
  4399. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4400. rdev->ih.enabled = true;
  4401. }
  4402. static void si_disable_interrupts(struct radeon_device *rdev)
  4403. {
  4404. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  4405. u32 ih_cntl = RREG32(IH_CNTL);
  4406. ih_rb_cntl &= ~IH_RB_ENABLE;
  4407. ih_cntl &= ~ENABLE_INTR;
  4408. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4409. WREG32(IH_CNTL, ih_cntl);
  4410. /* set rptr, wptr to 0 */
  4411. WREG32(IH_RB_RPTR, 0);
  4412. WREG32(IH_RB_WPTR, 0);
  4413. rdev->ih.enabled = false;
  4414. rdev->ih.rptr = 0;
  4415. }
  4416. static void si_disable_interrupt_state(struct radeon_device *rdev)
  4417. {
  4418. u32 tmp;
  4419. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4420. WREG32(CP_INT_CNTL_RING1, 0);
  4421. WREG32(CP_INT_CNTL_RING2, 0);
  4422. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4423. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  4424. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4425. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  4426. WREG32(GRBM_INT_CNTL, 0);
  4427. if (rdev->num_crtc >= 2) {
  4428. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  4429. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  4430. }
  4431. if (rdev->num_crtc >= 4) {
  4432. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  4433. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  4434. }
  4435. if (rdev->num_crtc >= 6) {
  4436. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  4437. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  4438. }
  4439. if (rdev->num_crtc >= 2) {
  4440. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  4441. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  4442. }
  4443. if (rdev->num_crtc >= 4) {
  4444. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  4445. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  4446. }
  4447. if (rdev->num_crtc >= 6) {
  4448. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  4449. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  4450. }
  4451. if (!ASIC_IS_NODCE(rdev)) {
  4452. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  4453. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4454. WREG32(DC_HPD1_INT_CONTROL, tmp);
  4455. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4456. WREG32(DC_HPD2_INT_CONTROL, tmp);
  4457. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4458. WREG32(DC_HPD3_INT_CONTROL, tmp);
  4459. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4460. WREG32(DC_HPD4_INT_CONTROL, tmp);
  4461. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4462. WREG32(DC_HPD5_INT_CONTROL, tmp);
  4463. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4464. WREG32(DC_HPD6_INT_CONTROL, tmp);
  4465. }
  4466. }
  4467. static int si_irq_init(struct radeon_device *rdev)
  4468. {
  4469. int ret = 0;
  4470. int rb_bufsz;
  4471. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  4472. /* allocate ring */
  4473. ret = r600_ih_ring_alloc(rdev);
  4474. if (ret)
  4475. return ret;
  4476. /* disable irqs */
  4477. si_disable_interrupts(rdev);
  4478. /* init rlc */
  4479. ret = si_rlc_resume(rdev);
  4480. if (ret) {
  4481. r600_ih_ring_fini(rdev);
  4482. return ret;
  4483. }
  4484. /* setup interrupt control */
  4485. /* set dummy read address to ring address */
  4486. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  4487. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  4488. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  4489. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  4490. */
  4491. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  4492. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  4493. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  4494. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  4495. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  4496. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  4497. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  4498. IH_WPTR_OVERFLOW_CLEAR |
  4499. (rb_bufsz << 1));
  4500. if (rdev->wb.enabled)
  4501. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  4502. /* set the writeback address whether it's enabled or not */
  4503. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  4504. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  4505. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4506. /* set rptr, wptr to 0 */
  4507. WREG32(IH_RB_RPTR, 0);
  4508. WREG32(IH_RB_WPTR, 0);
  4509. /* Default settings for IH_CNTL (disabled at first) */
  4510. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  4511. /* RPTR_REARM only works if msi's are enabled */
  4512. if (rdev->msi_enabled)
  4513. ih_cntl |= RPTR_REARM;
  4514. WREG32(IH_CNTL, ih_cntl);
  4515. /* force the active interrupt state to all disabled */
  4516. si_disable_interrupt_state(rdev);
  4517. pci_set_master(rdev->pdev);
  4518. /* enable irqs */
  4519. si_enable_interrupts(rdev);
  4520. return ret;
  4521. }
  4522. int si_irq_set(struct radeon_device *rdev)
  4523. {
  4524. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  4525. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  4526. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  4527. u32 hpd1 = 0, hpd2 = 0, hpd3 = 0, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  4528. u32 grbm_int_cntl = 0;
  4529. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  4530. u32 dma_cntl, dma_cntl1;
  4531. if (!rdev->irq.installed) {
  4532. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  4533. return -EINVAL;
  4534. }
  4535. /* don't enable anything if the ih is disabled */
  4536. if (!rdev->ih.enabled) {
  4537. si_disable_interrupts(rdev);
  4538. /* force the active interrupt state to all disabled */
  4539. si_disable_interrupt_state(rdev);
  4540. return 0;
  4541. }
  4542. if (!ASIC_IS_NODCE(rdev)) {
  4543. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4544. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4545. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4546. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4547. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4548. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4549. }
  4550. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4551. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4552. /* enable CP interrupts on all rings */
  4553. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  4554. DRM_DEBUG("si_irq_set: sw int gfx\n");
  4555. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  4556. }
  4557. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  4558. DRM_DEBUG("si_irq_set: sw int cp1\n");
  4559. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  4560. }
  4561. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  4562. DRM_DEBUG("si_irq_set: sw int cp2\n");
  4563. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  4564. }
  4565. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  4566. DRM_DEBUG("si_irq_set: sw int dma\n");
  4567. dma_cntl |= TRAP_ENABLE;
  4568. }
  4569. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  4570. DRM_DEBUG("si_irq_set: sw int dma1\n");
  4571. dma_cntl1 |= TRAP_ENABLE;
  4572. }
  4573. if (rdev->irq.crtc_vblank_int[0] ||
  4574. atomic_read(&rdev->irq.pflip[0])) {
  4575. DRM_DEBUG("si_irq_set: vblank 0\n");
  4576. crtc1 |= VBLANK_INT_MASK;
  4577. }
  4578. if (rdev->irq.crtc_vblank_int[1] ||
  4579. atomic_read(&rdev->irq.pflip[1])) {
  4580. DRM_DEBUG("si_irq_set: vblank 1\n");
  4581. crtc2 |= VBLANK_INT_MASK;
  4582. }
  4583. if (rdev->irq.crtc_vblank_int[2] ||
  4584. atomic_read(&rdev->irq.pflip[2])) {
  4585. DRM_DEBUG("si_irq_set: vblank 2\n");
  4586. crtc3 |= VBLANK_INT_MASK;
  4587. }
  4588. if (rdev->irq.crtc_vblank_int[3] ||
  4589. atomic_read(&rdev->irq.pflip[3])) {
  4590. DRM_DEBUG("si_irq_set: vblank 3\n");
  4591. crtc4 |= VBLANK_INT_MASK;
  4592. }
  4593. if (rdev->irq.crtc_vblank_int[4] ||
  4594. atomic_read(&rdev->irq.pflip[4])) {
  4595. DRM_DEBUG("si_irq_set: vblank 4\n");
  4596. crtc5 |= VBLANK_INT_MASK;
  4597. }
  4598. if (rdev->irq.crtc_vblank_int[5] ||
  4599. atomic_read(&rdev->irq.pflip[5])) {
  4600. DRM_DEBUG("si_irq_set: vblank 5\n");
  4601. crtc6 |= VBLANK_INT_MASK;
  4602. }
  4603. if (rdev->irq.hpd[0]) {
  4604. DRM_DEBUG("si_irq_set: hpd 1\n");
  4605. hpd1 |= DC_HPDx_INT_EN;
  4606. }
  4607. if (rdev->irq.hpd[1]) {
  4608. DRM_DEBUG("si_irq_set: hpd 2\n");
  4609. hpd2 |= DC_HPDx_INT_EN;
  4610. }
  4611. if (rdev->irq.hpd[2]) {
  4612. DRM_DEBUG("si_irq_set: hpd 3\n");
  4613. hpd3 |= DC_HPDx_INT_EN;
  4614. }
  4615. if (rdev->irq.hpd[3]) {
  4616. DRM_DEBUG("si_irq_set: hpd 4\n");
  4617. hpd4 |= DC_HPDx_INT_EN;
  4618. }
  4619. if (rdev->irq.hpd[4]) {
  4620. DRM_DEBUG("si_irq_set: hpd 5\n");
  4621. hpd5 |= DC_HPDx_INT_EN;
  4622. }
  4623. if (rdev->irq.hpd[5]) {
  4624. DRM_DEBUG("si_irq_set: hpd 6\n");
  4625. hpd6 |= DC_HPDx_INT_EN;
  4626. }
  4627. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  4628. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  4629. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  4630. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  4631. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  4632. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  4633. if (rdev->num_crtc >= 2) {
  4634. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  4635. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  4636. }
  4637. if (rdev->num_crtc >= 4) {
  4638. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  4639. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  4640. }
  4641. if (rdev->num_crtc >= 6) {
  4642. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  4643. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  4644. }
  4645. if (rdev->num_crtc >= 2) {
  4646. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  4647. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  4648. }
  4649. if (rdev->num_crtc >= 4) {
  4650. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  4651. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  4652. }
  4653. if (rdev->num_crtc >= 6) {
  4654. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  4655. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  4656. }
  4657. if (!ASIC_IS_NODCE(rdev)) {
  4658. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  4659. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  4660. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  4661. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  4662. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  4663. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  4664. }
  4665. return 0;
  4666. }
  4667. static inline void si_irq_ack(struct radeon_device *rdev)
  4668. {
  4669. u32 tmp;
  4670. if (ASIC_IS_NODCE(rdev))
  4671. return;
  4672. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  4673. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  4674. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  4675. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  4676. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  4677. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  4678. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  4679. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  4680. if (rdev->num_crtc >= 4) {
  4681. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  4682. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  4683. }
  4684. if (rdev->num_crtc >= 6) {
  4685. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  4686. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  4687. }
  4688. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  4689. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  4690. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  4691. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  4692. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  4693. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  4694. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  4695. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  4696. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  4697. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  4698. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  4699. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  4700. if (rdev->num_crtc >= 4) {
  4701. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  4702. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  4703. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  4704. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  4705. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  4706. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  4707. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  4708. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  4709. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  4710. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  4711. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  4712. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  4713. }
  4714. if (rdev->num_crtc >= 6) {
  4715. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  4716. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  4717. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  4718. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  4719. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  4720. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  4721. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  4722. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  4723. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  4724. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  4725. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  4726. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  4727. }
  4728. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  4729. tmp = RREG32(DC_HPD1_INT_CONTROL);
  4730. tmp |= DC_HPDx_INT_ACK;
  4731. WREG32(DC_HPD1_INT_CONTROL, tmp);
  4732. }
  4733. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  4734. tmp = RREG32(DC_HPD2_INT_CONTROL);
  4735. tmp |= DC_HPDx_INT_ACK;
  4736. WREG32(DC_HPD2_INT_CONTROL, tmp);
  4737. }
  4738. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  4739. tmp = RREG32(DC_HPD3_INT_CONTROL);
  4740. tmp |= DC_HPDx_INT_ACK;
  4741. WREG32(DC_HPD3_INT_CONTROL, tmp);
  4742. }
  4743. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  4744. tmp = RREG32(DC_HPD4_INT_CONTROL);
  4745. tmp |= DC_HPDx_INT_ACK;
  4746. WREG32(DC_HPD4_INT_CONTROL, tmp);
  4747. }
  4748. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  4749. tmp = RREG32(DC_HPD5_INT_CONTROL);
  4750. tmp |= DC_HPDx_INT_ACK;
  4751. WREG32(DC_HPD5_INT_CONTROL, tmp);
  4752. }
  4753. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  4754. tmp = RREG32(DC_HPD5_INT_CONTROL);
  4755. tmp |= DC_HPDx_INT_ACK;
  4756. WREG32(DC_HPD6_INT_CONTROL, tmp);
  4757. }
  4758. }
  4759. static void si_irq_disable(struct radeon_device *rdev)
  4760. {
  4761. si_disable_interrupts(rdev);
  4762. /* Wait and acknowledge irq */
  4763. mdelay(1);
  4764. si_irq_ack(rdev);
  4765. si_disable_interrupt_state(rdev);
  4766. }
  4767. static void si_irq_suspend(struct radeon_device *rdev)
  4768. {
  4769. si_irq_disable(rdev);
  4770. si_rlc_stop(rdev);
  4771. }
  4772. static void si_irq_fini(struct radeon_device *rdev)
  4773. {
  4774. si_irq_suspend(rdev);
  4775. r600_ih_ring_fini(rdev);
  4776. }
  4777. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  4778. {
  4779. u32 wptr, tmp;
  4780. if (rdev->wb.enabled)
  4781. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  4782. else
  4783. wptr = RREG32(IH_RB_WPTR);
  4784. if (wptr & RB_OVERFLOW) {
  4785. /* When a ring buffer overflow happen start parsing interrupt
  4786. * from the last not overwritten vector (wptr + 16). Hopefully
  4787. * this should allow us to catchup.
  4788. */
  4789. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  4790. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  4791. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  4792. tmp = RREG32(IH_RB_CNTL);
  4793. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  4794. WREG32(IH_RB_CNTL, tmp);
  4795. }
  4796. return (wptr & rdev->ih.ptr_mask);
  4797. }
  4798. /* SI IV Ring
  4799. * Each IV ring entry is 128 bits:
  4800. * [7:0] - interrupt source id
  4801. * [31:8] - reserved
  4802. * [59:32] - interrupt source data
  4803. * [63:60] - reserved
  4804. * [71:64] - RINGID
  4805. * [79:72] - VMID
  4806. * [127:80] - reserved
  4807. */
  4808. int si_irq_process(struct radeon_device *rdev)
  4809. {
  4810. u32 wptr;
  4811. u32 rptr;
  4812. u32 src_id, src_data, ring_id;
  4813. u32 ring_index;
  4814. bool queue_hotplug = false;
  4815. if (!rdev->ih.enabled || rdev->shutdown)
  4816. return IRQ_NONE;
  4817. wptr = si_get_ih_wptr(rdev);
  4818. restart_ih:
  4819. /* is somebody else already processing irqs? */
  4820. if (atomic_xchg(&rdev->ih.lock, 1))
  4821. return IRQ_NONE;
  4822. rptr = rdev->ih.rptr;
  4823. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  4824. /* Order reading of wptr vs. reading of IH ring data */
  4825. rmb();
  4826. /* display interrupts */
  4827. si_irq_ack(rdev);
  4828. while (rptr != wptr) {
  4829. /* wptr/rptr are in bytes! */
  4830. ring_index = rptr / 4;
  4831. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  4832. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  4833. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  4834. switch (src_id) {
  4835. case 1: /* D1 vblank/vline */
  4836. switch (src_data) {
  4837. case 0: /* D1 vblank */
  4838. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  4839. if (rdev->irq.crtc_vblank_int[0]) {
  4840. drm_handle_vblank(rdev->ddev, 0);
  4841. rdev->pm.vblank_sync = true;
  4842. wake_up(&rdev->irq.vblank_queue);
  4843. }
  4844. if (atomic_read(&rdev->irq.pflip[0]))
  4845. radeon_crtc_handle_flip(rdev, 0);
  4846. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  4847. DRM_DEBUG("IH: D1 vblank\n");
  4848. }
  4849. break;
  4850. case 1: /* D1 vline */
  4851. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  4852. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  4853. DRM_DEBUG("IH: D1 vline\n");
  4854. }
  4855. break;
  4856. default:
  4857. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4858. break;
  4859. }
  4860. break;
  4861. case 2: /* D2 vblank/vline */
  4862. switch (src_data) {
  4863. case 0: /* D2 vblank */
  4864. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  4865. if (rdev->irq.crtc_vblank_int[1]) {
  4866. drm_handle_vblank(rdev->ddev, 1);
  4867. rdev->pm.vblank_sync = true;
  4868. wake_up(&rdev->irq.vblank_queue);
  4869. }
  4870. if (atomic_read(&rdev->irq.pflip[1]))
  4871. radeon_crtc_handle_flip(rdev, 1);
  4872. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  4873. DRM_DEBUG("IH: D2 vblank\n");
  4874. }
  4875. break;
  4876. case 1: /* D2 vline */
  4877. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  4878. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  4879. DRM_DEBUG("IH: D2 vline\n");
  4880. }
  4881. break;
  4882. default:
  4883. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4884. break;
  4885. }
  4886. break;
  4887. case 3: /* D3 vblank/vline */
  4888. switch (src_data) {
  4889. case 0: /* D3 vblank */
  4890. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  4891. if (rdev->irq.crtc_vblank_int[2]) {
  4892. drm_handle_vblank(rdev->ddev, 2);
  4893. rdev->pm.vblank_sync = true;
  4894. wake_up(&rdev->irq.vblank_queue);
  4895. }
  4896. if (atomic_read(&rdev->irq.pflip[2]))
  4897. radeon_crtc_handle_flip(rdev, 2);
  4898. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  4899. DRM_DEBUG("IH: D3 vblank\n");
  4900. }
  4901. break;
  4902. case 1: /* D3 vline */
  4903. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  4904. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  4905. DRM_DEBUG("IH: D3 vline\n");
  4906. }
  4907. break;
  4908. default:
  4909. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4910. break;
  4911. }
  4912. break;
  4913. case 4: /* D4 vblank/vline */
  4914. switch (src_data) {
  4915. case 0: /* D4 vblank */
  4916. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  4917. if (rdev->irq.crtc_vblank_int[3]) {
  4918. drm_handle_vblank(rdev->ddev, 3);
  4919. rdev->pm.vblank_sync = true;
  4920. wake_up(&rdev->irq.vblank_queue);
  4921. }
  4922. if (atomic_read(&rdev->irq.pflip[3]))
  4923. radeon_crtc_handle_flip(rdev, 3);
  4924. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  4925. DRM_DEBUG("IH: D4 vblank\n");
  4926. }
  4927. break;
  4928. case 1: /* D4 vline */
  4929. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  4930. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  4931. DRM_DEBUG("IH: D4 vline\n");
  4932. }
  4933. break;
  4934. default:
  4935. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4936. break;
  4937. }
  4938. break;
  4939. case 5: /* D5 vblank/vline */
  4940. switch (src_data) {
  4941. case 0: /* D5 vblank */
  4942. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  4943. if (rdev->irq.crtc_vblank_int[4]) {
  4944. drm_handle_vblank(rdev->ddev, 4);
  4945. rdev->pm.vblank_sync = true;
  4946. wake_up(&rdev->irq.vblank_queue);
  4947. }
  4948. if (atomic_read(&rdev->irq.pflip[4]))
  4949. radeon_crtc_handle_flip(rdev, 4);
  4950. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  4951. DRM_DEBUG("IH: D5 vblank\n");
  4952. }
  4953. break;
  4954. case 1: /* D5 vline */
  4955. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  4956. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  4957. DRM_DEBUG("IH: D5 vline\n");
  4958. }
  4959. break;
  4960. default:
  4961. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4962. break;
  4963. }
  4964. break;
  4965. case 6: /* D6 vblank/vline */
  4966. switch (src_data) {
  4967. case 0: /* D6 vblank */
  4968. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  4969. if (rdev->irq.crtc_vblank_int[5]) {
  4970. drm_handle_vblank(rdev->ddev, 5);
  4971. rdev->pm.vblank_sync = true;
  4972. wake_up(&rdev->irq.vblank_queue);
  4973. }
  4974. if (atomic_read(&rdev->irq.pflip[5]))
  4975. radeon_crtc_handle_flip(rdev, 5);
  4976. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  4977. DRM_DEBUG("IH: D6 vblank\n");
  4978. }
  4979. break;
  4980. case 1: /* D6 vline */
  4981. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  4982. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  4983. DRM_DEBUG("IH: D6 vline\n");
  4984. }
  4985. break;
  4986. default:
  4987. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4988. break;
  4989. }
  4990. break;
  4991. case 42: /* HPD hotplug */
  4992. switch (src_data) {
  4993. case 0:
  4994. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  4995. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  4996. queue_hotplug = true;
  4997. DRM_DEBUG("IH: HPD1\n");
  4998. }
  4999. break;
  5000. case 1:
  5001. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  5002. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  5003. queue_hotplug = true;
  5004. DRM_DEBUG("IH: HPD2\n");
  5005. }
  5006. break;
  5007. case 2:
  5008. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5009. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  5010. queue_hotplug = true;
  5011. DRM_DEBUG("IH: HPD3\n");
  5012. }
  5013. break;
  5014. case 3:
  5015. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5016. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  5017. queue_hotplug = true;
  5018. DRM_DEBUG("IH: HPD4\n");
  5019. }
  5020. break;
  5021. case 4:
  5022. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5023. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  5024. queue_hotplug = true;
  5025. DRM_DEBUG("IH: HPD5\n");
  5026. }
  5027. break;
  5028. case 5:
  5029. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5030. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  5031. queue_hotplug = true;
  5032. DRM_DEBUG("IH: HPD6\n");
  5033. }
  5034. break;
  5035. default:
  5036. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5037. break;
  5038. }
  5039. break;
  5040. case 146:
  5041. case 147:
  5042. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  5043. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  5044. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  5045. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  5046. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  5047. /* reset addr and status */
  5048. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  5049. break;
  5050. case 176: /* RINGID0 CP_INT */
  5051. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5052. break;
  5053. case 177: /* RINGID1 CP_INT */
  5054. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5055. break;
  5056. case 178: /* RINGID2 CP_INT */
  5057. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5058. break;
  5059. case 181: /* CP EOP event */
  5060. DRM_DEBUG("IH: CP EOP\n");
  5061. switch (ring_id) {
  5062. case 0:
  5063. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5064. break;
  5065. case 1:
  5066. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5067. break;
  5068. case 2:
  5069. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5070. break;
  5071. }
  5072. break;
  5073. case 224: /* DMA trap event */
  5074. DRM_DEBUG("IH: DMA trap\n");
  5075. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  5076. break;
  5077. case 233: /* GUI IDLE */
  5078. DRM_DEBUG("IH: GUI idle\n");
  5079. break;
  5080. case 244: /* DMA trap event */
  5081. DRM_DEBUG("IH: DMA1 trap\n");
  5082. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5083. break;
  5084. default:
  5085. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5086. break;
  5087. }
  5088. /* wptr/rptr are in bytes! */
  5089. rptr += 16;
  5090. rptr &= rdev->ih.ptr_mask;
  5091. }
  5092. if (queue_hotplug)
  5093. schedule_work(&rdev->hotplug_work);
  5094. rdev->ih.rptr = rptr;
  5095. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  5096. atomic_set(&rdev->ih.lock, 0);
  5097. /* make sure wptr hasn't changed while processing */
  5098. wptr = si_get_ih_wptr(rdev);
  5099. if (wptr != rptr)
  5100. goto restart_ih;
  5101. return IRQ_HANDLED;
  5102. }
  5103. /**
  5104. * si_copy_dma - copy pages using the DMA engine
  5105. *
  5106. * @rdev: radeon_device pointer
  5107. * @src_offset: src GPU address
  5108. * @dst_offset: dst GPU address
  5109. * @num_gpu_pages: number of GPU pages to xfer
  5110. * @fence: radeon fence object
  5111. *
  5112. * Copy GPU paging using the DMA engine (SI).
  5113. * Used by the radeon ttm implementation to move pages if
  5114. * registered as the asic copy callback.
  5115. */
  5116. int si_copy_dma(struct radeon_device *rdev,
  5117. uint64_t src_offset, uint64_t dst_offset,
  5118. unsigned num_gpu_pages,
  5119. struct radeon_fence **fence)
  5120. {
  5121. struct radeon_semaphore *sem = NULL;
  5122. int ring_index = rdev->asic->copy.dma_ring_index;
  5123. struct radeon_ring *ring = &rdev->ring[ring_index];
  5124. u32 size_in_bytes, cur_size_in_bytes;
  5125. int i, num_loops;
  5126. int r = 0;
  5127. r = radeon_semaphore_create(rdev, &sem);
  5128. if (r) {
  5129. DRM_ERROR("radeon: moving bo (%d).\n", r);
  5130. return r;
  5131. }
  5132. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  5133. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  5134. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  5135. if (r) {
  5136. DRM_ERROR("radeon: moving bo (%d).\n", r);
  5137. radeon_semaphore_free(rdev, &sem, NULL);
  5138. return r;
  5139. }
  5140. if (radeon_fence_need_sync(*fence, ring->idx)) {
  5141. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  5142. ring->idx);
  5143. radeon_fence_note_sync(*fence, ring->idx);
  5144. } else {
  5145. radeon_semaphore_free(rdev, &sem, NULL);
  5146. }
  5147. for (i = 0; i < num_loops; i++) {
  5148. cur_size_in_bytes = size_in_bytes;
  5149. if (cur_size_in_bytes > 0xFFFFF)
  5150. cur_size_in_bytes = 0xFFFFF;
  5151. size_in_bytes -= cur_size_in_bytes;
  5152. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  5153. radeon_ring_write(ring, dst_offset & 0xffffffff);
  5154. radeon_ring_write(ring, src_offset & 0xffffffff);
  5155. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  5156. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  5157. src_offset += cur_size_in_bytes;
  5158. dst_offset += cur_size_in_bytes;
  5159. }
  5160. r = radeon_fence_emit(rdev, fence, ring->idx);
  5161. if (r) {
  5162. radeon_ring_unlock_undo(rdev, ring);
  5163. return r;
  5164. }
  5165. radeon_ring_unlock_commit(rdev, ring);
  5166. radeon_semaphore_free(rdev, &sem, *fence);
  5167. return r;
  5168. }
  5169. /*
  5170. * startup/shutdown callbacks
  5171. */
  5172. static int si_startup(struct radeon_device *rdev)
  5173. {
  5174. struct radeon_ring *ring;
  5175. int r;
  5176. /* enable pcie gen2/3 link */
  5177. si_pcie_gen3_enable(rdev);
  5178. /* enable aspm */
  5179. si_program_aspm(rdev);
  5180. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  5181. !rdev->rlc_fw || !rdev->mc_fw) {
  5182. r = si_init_microcode(rdev);
  5183. if (r) {
  5184. DRM_ERROR("Failed to load firmware!\n");
  5185. return r;
  5186. }
  5187. }
  5188. r = si_mc_load_microcode(rdev);
  5189. if (r) {
  5190. DRM_ERROR("Failed to load MC firmware!\n");
  5191. return r;
  5192. }
  5193. r = r600_vram_scratch_init(rdev);
  5194. if (r)
  5195. return r;
  5196. si_mc_program(rdev);
  5197. r = si_pcie_gart_enable(rdev);
  5198. if (r)
  5199. return r;
  5200. si_gpu_init(rdev);
  5201. /* allocate rlc buffers */
  5202. r = si_rlc_init(rdev);
  5203. if (r) {
  5204. DRM_ERROR("Failed to init rlc BOs!\n");
  5205. return r;
  5206. }
  5207. /* allocate wb buffer */
  5208. r = radeon_wb_init(rdev);
  5209. if (r)
  5210. return r;
  5211. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5212. if (r) {
  5213. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5214. return r;
  5215. }
  5216. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5217. if (r) {
  5218. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5219. return r;
  5220. }
  5221. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5222. if (r) {
  5223. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5224. return r;
  5225. }
  5226. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  5227. if (r) {
  5228. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5229. return r;
  5230. }
  5231. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5232. if (r) {
  5233. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5234. return r;
  5235. }
  5236. if (rdev->has_uvd) {
  5237. r = rv770_uvd_resume(rdev);
  5238. if (!r) {
  5239. r = radeon_fence_driver_start_ring(rdev,
  5240. R600_RING_TYPE_UVD_INDEX);
  5241. if (r)
  5242. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  5243. }
  5244. if (r)
  5245. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  5246. }
  5247. /* Enable IRQ */
  5248. if (!rdev->irq.installed) {
  5249. r = radeon_irq_kms_init(rdev);
  5250. if (r)
  5251. return r;
  5252. }
  5253. r = si_irq_init(rdev);
  5254. if (r) {
  5255. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  5256. radeon_irq_kms_fini(rdev);
  5257. return r;
  5258. }
  5259. si_irq_set(rdev);
  5260. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5261. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  5262. CP_RB0_RPTR, CP_RB0_WPTR,
  5263. 0, 0xfffff, RADEON_CP_PACKET2);
  5264. if (r)
  5265. return r;
  5266. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5267. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  5268. CP_RB1_RPTR, CP_RB1_WPTR,
  5269. 0, 0xfffff, RADEON_CP_PACKET2);
  5270. if (r)
  5271. return r;
  5272. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5273. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  5274. CP_RB2_RPTR, CP_RB2_WPTR,
  5275. 0, 0xfffff, RADEON_CP_PACKET2);
  5276. if (r)
  5277. return r;
  5278. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5279. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  5280. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  5281. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  5282. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  5283. if (r)
  5284. return r;
  5285. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5286. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  5287. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  5288. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  5289. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  5290. if (r)
  5291. return r;
  5292. r = si_cp_load_microcode(rdev);
  5293. if (r)
  5294. return r;
  5295. r = si_cp_resume(rdev);
  5296. if (r)
  5297. return r;
  5298. r = cayman_dma_resume(rdev);
  5299. if (r)
  5300. return r;
  5301. if (rdev->has_uvd) {
  5302. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  5303. if (ring->ring_size) {
  5304. r = radeon_ring_init(rdev, ring, ring->ring_size,
  5305. R600_WB_UVD_RPTR_OFFSET,
  5306. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  5307. 0, 0xfffff, RADEON_CP_PACKET2);
  5308. if (!r)
  5309. r = r600_uvd_init(rdev);
  5310. if (r)
  5311. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  5312. }
  5313. }
  5314. r = radeon_ib_pool_init(rdev);
  5315. if (r) {
  5316. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  5317. return r;
  5318. }
  5319. r = radeon_vm_manager_init(rdev);
  5320. if (r) {
  5321. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  5322. return r;
  5323. }
  5324. return 0;
  5325. }
  5326. int si_resume(struct radeon_device *rdev)
  5327. {
  5328. int r;
  5329. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  5330. * posting will perform necessary task to bring back GPU into good
  5331. * shape.
  5332. */
  5333. /* post card */
  5334. atom_asic_init(rdev->mode_info.atom_context);
  5335. /* init golden registers */
  5336. si_init_golden_registers(rdev);
  5337. rdev->accel_working = true;
  5338. r = si_startup(rdev);
  5339. if (r) {
  5340. DRM_ERROR("si startup failed on resume\n");
  5341. rdev->accel_working = false;
  5342. return r;
  5343. }
  5344. return r;
  5345. }
  5346. int si_suspend(struct radeon_device *rdev)
  5347. {
  5348. radeon_vm_manager_fini(rdev);
  5349. si_cp_enable(rdev, false);
  5350. cayman_dma_stop(rdev);
  5351. if (rdev->has_uvd) {
  5352. r600_uvd_rbc_stop(rdev);
  5353. radeon_uvd_suspend(rdev);
  5354. }
  5355. si_irq_suspend(rdev);
  5356. radeon_wb_disable(rdev);
  5357. si_pcie_gart_disable(rdev);
  5358. return 0;
  5359. }
  5360. /* Plan is to move initialization in that function and use
  5361. * helper function so that radeon_device_init pretty much
  5362. * do nothing more than calling asic specific function. This
  5363. * should also allow to remove a bunch of callback function
  5364. * like vram_info.
  5365. */
  5366. int si_init(struct radeon_device *rdev)
  5367. {
  5368. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5369. int r;
  5370. /* Read BIOS */
  5371. if (!radeon_get_bios(rdev)) {
  5372. if (ASIC_IS_AVIVO(rdev))
  5373. return -EINVAL;
  5374. }
  5375. /* Must be an ATOMBIOS */
  5376. if (!rdev->is_atom_bios) {
  5377. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  5378. return -EINVAL;
  5379. }
  5380. r = radeon_atombios_init(rdev);
  5381. if (r)
  5382. return r;
  5383. /* Post card if necessary */
  5384. if (!radeon_card_posted(rdev)) {
  5385. if (!rdev->bios) {
  5386. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  5387. return -EINVAL;
  5388. }
  5389. DRM_INFO("GPU not posted. posting now...\n");
  5390. atom_asic_init(rdev->mode_info.atom_context);
  5391. }
  5392. /* init golden registers */
  5393. si_init_golden_registers(rdev);
  5394. /* Initialize scratch registers */
  5395. si_scratch_init(rdev);
  5396. /* Initialize surface registers */
  5397. radeon_surface_init(rdev);
  5398. /* Initialize clocks */
  5399. radeon_get_clock_info(rdev->ddev);
  5400. /* Fence driver */
  5401. r = radeon_fence_driver_init(rdev);
  5402. if (r)
  5403. return r;
  5404. /* initialize memory controller */
  5405. r = si_mc_init(rdev);
  5406. if (r)
  5407. return r;
  5408. /* Memory manager */
  5409. r = radeon_bo_init(rdev);
  5410. if (r)
  5411. return r;
  5412. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5413. ring->ring_obj = NULL;
  5414. r600_ring_init(rdev, ring, 1024 * 1024);
  5415. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5416. ring->ring_obj = NULL;
  5417. r600_ring_init(rdev, ring, 1024 * 1024);
  5418. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5419. ring->ring_obj = NULL;
  5420. r600_ring_init(rdev, ring, 1024 * 1024);
  5421. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5422. ring->ring_obj = NULL;
  5423. r600_ring_init(rdev, ring, 64 * 1024);
  5424. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5425. ring->ring_obj = NULL;
  5426. r600_ring_init(rdev, ring, 64 * 1024);
  5427. if (rdev->has_uvd) {
  5428. r = radeon_uvd_init(rdev);
  5429. if (!r) {
  5430. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  5431. ring->ring_obj = NULL;
  5432. r600_ring_init(rdev, ring, 4096);
  5433. }
  5434. }
  5435. rdev->ih.ring_obj = NULL;
  5436. r600_ih_ring_init(rdev, 64 * 1024);
  5437. r = r600_pcie_gart_init(rdev);
  5438. if (r)
  5439. return r;
  5440. rdev->accel_working = true;
  5441. r = si_startup(rdev);
  5442. if (r) {
  5443. dev_err(rdev->dev, "disabling GPU acceleration\n");
  5444. si_cp_fini(rdev);
  5445. cayman_dma_fini(rdev);
  5446. si_irq_fini(rdev);
  5447. si_rlc_fini(rdev);
  5448. radeon_wb_fini(rdev);
  5449. radeon_ib_pool_fini(rdev);
  5450. radeon_vm_manager_fini(rdev);
  5451. radeon_irq_kms_fini(rdev);
  5452. si_pcie_gart_fini(rdev);
  5453. rdev->accel_working = false;
  5454. }
  5455. /* Don't start up if the MC ucode is missing.
  5456. * The default clocks and voltages before the MC ucode
  5457. * is loaded are not suffient for advanced operations.
  5458. */
  5459. if (!rdev->mc_fw) {
  5460. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  5461. return -EINVAL;
  5462. }
  5463. return 0;
  5464. }
  5465. void si_fini(struct radeon_device *rdev)
  5466. {
  5467. si_cp_fini(rdev);
  5468. cayman_dma_fini(rdev);
  5469. si_irq_fini(rdev);
  5470. si_rlc_fini(rdev);
  5471. radeon_wb_fini(rdev);
  5472. radeon_vm_manager_fini(rdev);
  5473. radeon_ib_pool_fini(rdev);
  5474. radeon_irq_kms_fini(rdev);
  5475. if (rdev->has_uvd)
  5476. radeon_uvd_fini(rdev);
  5477. si_pcie_gart_fini(rdev);
  5478. r600_vram_scratch_fini(rdev);
  5479. radeon_gem_fini(rdev);
  5480. radeon_fence_driver_fini(rdev);
  5481. radeon_bo_fini(rdev);
  5482. radeon_atombios_fini(rdev);
  5483. kfree(rdev->bios);
  5484. rdev->bios = NULL;
  5485. }
  5486. /**
  5487. * si_get_gpu_clock_counter - return GPU clock counter snapshot
  5488. *
  5489. * @rdev: radeon_device pointer
  5490. *
  5491. * Fetches a GPU clock counter snapshot (SI).
  5492. * Returns the 64 bit clock counter snapshot.
  5493. */
  5494. uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev)
  5495. {
  5496. uint64_t clock;
  5497. mutex_lock(&rdev->gpu_clock_mutex);
  5498. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  5499. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  5500. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  5501. mutex_unlock(&rdev->gpu_clock_mutex);
  5502. return clock;
  5503. }
  5504. int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  5505. {
  5506. unsigned fb_div = 0, vclk_div = 0, dclk_div = 0;
  5507. int r;
  5508. /* bypass vclk and dclk with bclk */
  5509. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  5510. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  5511. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  5512. /* put PLL in bypass mode */
  5513. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  5514. if (!vclk || !dclk) {
  5515. /* keep the Bypass mode, put PLL to sleep */
  5516. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  5517. return 0;
  5518. }
  5519. r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 125000, 250000,
  5520. 16384, 0x03FFFFFF, 0, 128, 5,
  5521. &fb_div, &vclk_div, &dclk_div);
  5522. if (r)
  5523. return r;
  5524. /* set RESET_ANTI_MUX to 0 */
  5525. WREG32_P(CG_UPLL_FUNC_CNTL_5, 0, ~RESET_ANTI_MUX_MASK);
  5526. /* set VCO_MODE to 1 */
  5527. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
  5528. /* toggle UPLL_SLEEP to 1 then back to 0 */
  5529. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  5530. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
  5531. /* deassert UPLL_RESET */
  5532. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  5533. mdelay(1);
  5534. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  5535. if (r)
  5536. return r;
  5537. /* assert UPLL_RESET again */
  5538. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  5539. /* disable spread spectrum. */
  5540. WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
  5541. /* set feedback divider */
  5542. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(fb_div), ~UPLL_FB_DIV_MASK);
  5543. /* set ref divider to 0 */
  5544. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
  5545. if (fb_div < 307200)
  5546. WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
  5547. else
  5548. WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
  5549. /* set PDIV_A and PDIV_B */
  5550. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  5551. UPLL_PDIV_A(vclk_div) | UPLL_PDIV_B(dclk_div),
  5552. ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
  5553. /* give the PLL some time to settle */
  5554. mdelay(15);
  5555. /* deassert PLL_RESET */
  5556. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  5557. mdelay(15);
  5558. /* switch from bypass mode to normal mode */
  5559. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  5560. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  5561. if (r)
  5562. return r;
  5563. /* switch VCLK and DCLK selection */
  5564. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  5565. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  5566. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  5567. mdelay(100);
  5568. return 0;
  5569. }
  5570. static void si_pcie_gen3_enable(struct radeon_device *rdev)
  5571. {
  5572. struct pci_dev *root = rdev->pdev->bus->self;
  5573. int bridge_pos, gpu_pos;
  5574. u32 speed_cntl, mask, current_data_rate;
  5575. int ret, i;
  5576. u16 tmp16;
  5577. if (radeon_pcie_gen2 == 0)
  5578. return;
  5579. if (rdev->flags & RADEON_IS_IGP)
  5580. return;
  5581. if (!(rdev->flags & RADEON_IS_PCIE))
  5582. return;
  5583. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  5584. if (ret != 0)
  5585. return;
  5586. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  5587. return;
  5588. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  5589. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  5590. LC_CURRENT_DATA_RATE_SHIFT;
  5591. if (mask & DRM_PCIE_SPEED_80) {
  5592. if (current_data_rate == 2) {
  5593. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  5594. return;
  5595. }
  5596. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  5597. } else if (mask & DRM_PCIE_SPEED_50) {
  5598. if (current_data_rate == 1) {
  5599. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  5600. return;
  5601. }
  5602. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  5603. }
  5604. bridge_pos = pci_pcie_cap(root);
  5605. if (!bridge_pos)
  5606. return;
  5607. gpu_pos = pci_pcie_cap(rdev->pdev);
  5608. if (!gpu_pos)
  5609. return;
  5610. if (mask & DRM_PCIE_SPEED_80) {
  5611. /* re-try equalization if gen3 is not already enabled */
  5612. if (current_data_rate != 2) {
  5613. u16 bridge_cfg, gpu_cfg;
  5614. u16 bridge_cfg2, gpu_cfg2;
  5615. u32 max_lw, current_lw, tmp;
  5616. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  5617. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  5618. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  5619. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  5620. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  5621. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  5622. tmp = RREG32_PCIE(PCIE_LC_STATUS1);
  5623. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  5624. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  5625. if (current_lw < max_lw) {
  5626. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  5627. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  5628. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  5629. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  5630. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  5631. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  5632. }
  5633. }
  5634. for (i = 0; i < 10; i++) {
  5635. /* check status */
  5636. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  5637. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  5638. break;
  5639. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  5640. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  5641. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  5642. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  5643. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  5644. tmp |= LC_SET_QUIESCE;
  5645. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  5646. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  5647. tmp |= LC_REDO_EQ;
  5648. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  5649. mdelay(100);
  5650. /* linkctl */
  5651. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  5652. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  5653. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  5654. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  5655. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  5656. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  5657. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  5658. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  5659. /* linkctl2 */
  5660. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  5661. tmp16 &= ~((1 << 4) | (7 << 9));
  5662. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  5663. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  5664. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  5665. tmp16 &= ~((1 << 4) | (7 << 9));
  5666. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  5667. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  5668. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  5669. tmp &= ~LC_SET_QUIESCE;
  5670. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  5671. }
  5672. }
  5673. }
  5674. /* set the link speed */
  5675. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  5676. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  5677. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  5678. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  5679. tmp16 &= ~0xf;
  5680. if (mask & DRM_PCIE_SPEED_80)
  5681. tmp16 |= 3; /* gen3 */
  5682. else if (mask & DRM_PCIE_SPEED_50)
  5683. tmp16 |= 2; /* gen2 */
  5684. else
  5685. tmp16 |= 1; /* gen1 */
  5686. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  5687. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  5688. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  5689. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  5690. for (i = 0; i < rdev->usec_timeout; i++) {
  5691. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  5692. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  5693. break;
  5694. udelay(1);
  5695. }
  5696. }
  5697. static void si_program_aspm(struct radeon_device *rdev)
  5698. {
  5699. u32 data, orig;
  5700. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  5701. bool disable_clkreq = false;
  5702. if (!(rdev->flags & RADEON_IS_PCIE))
  5703. return;
  5704. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  5705. data &= ~LC_XMIT_N_FTS_MASK;
  5706. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  5707. if (orig != data)
  5708. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  5709. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  5710. data |= LC_GO_TO_RECOVERY;
  5711. if (orig != data)
  5712. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  5713. orig = data = RREG32_PCIE(PCIE_P_CNTL);
  5714. data |= P_IGNORE_EDB_ERR;
  5715. if (orig != data)
  5716. WREG32_PCIE(PCIE_P_CNTL, data);
  5717. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  5718. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  5719. data |= LC_PMI_TO_L1_DIS;
  5720. if (!disable_l0s)
  5721. data |= LC_L0S_INACTIVITY(7);
  5722. if (!disable_l1) {
  5723. data |= LC_L1_INACTIVITY(7);
  5724. data &= ~LC_PMI_TO_L1_DIS;
  5725. if (orig != data)
  5726. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  5727. if (!disable_plloff_in_l1) {
  5728. bool clk_req_support;
  5729. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
  5730. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  5731. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  5732. if (orig != data)
  5733. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
  5734. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
  5735. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  5736. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  5737. if (orig != data)
  5738. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
  5739. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
  5740. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  5741. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  5742. if (orig != data)
  5743. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
  5744. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
  5745. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  5746. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  5747. if (orig != data)
  5748. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
  5749. if ((rdev->family != CHIP_OLAND) && (rdev->family != CHIP_HAINAN)) {
  5750. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
  5751. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  5752. if (orig != data)
  5753. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
  5754. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
  5755. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  5756. if (orig != data)
  5757. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
  5758. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_2);
  5759. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  5760. if (orig != data)
  5761. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_2, data);
  5762. orig = data = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_3);
  5763. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  5764. if (orig != data)
  5765. WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_3, data);
  5766. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
  5767. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  5768. if (orig != data)
  5769. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
  5770. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
  5771. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  5772. if (orig != data)
  5773. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
  5774. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_2);
  5775. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  5776. if (orig != data)
  5777. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_2, data);
  5778. orig = data = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_3);
  5779. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  5780. if (orig != data)
  5781. WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_3, data);
  5782. }
  5783. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  5784. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  5785. data |= LC_DYN_LANES_PWR_STATE(3);
  5786. if (orig != data)
  5787. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  5788. orig = data = RREG32_PIF_PHY0(PB0_PIF_CNTL);
  5789. data &= ~LS2_EXIT_TIME_MASK;
  5790. if ((rdev->family == CHIP_OLAND) || (rdev->family == CHIP_HAINAN))
  5791. data |= LS2_EXIT_TIME(5);
  5792. if (orig != data)
  5793. WREG32_PIF_PHY0(PB0_PIF_CNTL, data);
  5794. orig = data = RREG32_PIF_PHY1(PB1_PIF_CNTL);
  5795. data &= ~LS2_EXIT_TIME_MASK;
  5796. if ((rdev->family == CHIP_OLAND) || (rdev->family == CHIP_HAINAN))
  5797. data |= LS2_EXIT_TIME(5);
  5798. if (orig != data)
  5799. WREG32_PIF_PHY1(PB1_PIF_CNTL, data);
  5800. if (!disable_clkreq) {
  5801. struct pci_dev *root = rdev->pdev->bus->self;
  5802. u32 lnkcap;
  5803. clk_req_support = false;
  5804. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  5805. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  5806. clk_req_support = true;
  5807. } else {
  5808. clk_req_support = false;
  5809. }
  5810. if (clk_req_support) {
  5811. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  5812. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  5813. if (orig != data)
  5814. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  5815. orig = data = RREG32(THM_CLK_CNTL);
  5816. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  5817. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  5818. if (orig != data)
  5819. WREG32(THM_CLK_CNTL, data);
  5820. orig = data = RREG32(MISC_CLK_CNTL);
  5821. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  5822. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  5823. if (orig != data)
  5824. WREG32(MISC_CLK_CNTL, data);
  5825. orig = data = RREG32(CG_CLKPIN_CNTL);
  5826. data &= ~BCLK_AS_XCLK;
  5827. if (orig != data)
  5828. WREG32(CG_CLKPIN_CNTL, data);
  5829. orig = data = RREG32(CG_CLKPIN_CNTL_2);
  5830. data &= ~FORCE_BIF_REFCLK_EN;
  5831. if (orig != data)
  5832. WREG32(CG_CLKPIN_CNTL_2, data);
  5833. orig = data = RREG32(MPLL_BYPASSCLK_SEL);
  5834. data &= ~MPLL_CLKOUT_SEL_MASK;
  5835. data |= MPLL_CLKOUT_SEL(4);
  5836. if (orig != data)
  5837. WREG32(MPLL_BYPASSCLK_SEL, data);
  5838. orig = data = RREG32(SPLL_CNTL_MODE);
  5839. data &= ~SPLL_REFCLK_SEL_MASK;
  5840. if (orig != data)
  5841. WREG32(SPLL_CNTL_MODE, data);
  5842. }
  5843. }
  5844. } else {
  5845. if (orig != data)
  5846. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  5847. }
  5848. orig = data = RREG32_PCIE(PCIE_CNTL2);
  5849. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  5850. if (orig != data)
  5851. WREG32_PCIE(PCIE_CNTL2, data);
  5852. if (!disable_l0s) {
  5853. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  5854. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  5855. data = RREG32_PCIE(PCIE_LC_STATUS1);
  5856. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  5857. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  5858. data &= ~LC_L0S_INACTIVITY_MASK;
  5859. if (orig != data)
  5860. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  5861. }
  5862. }
  5863. }
  5864. }