core.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929
  1. /*
  2. * linux/arch/arm/mach-versatile/core.c
  3. *
  4. * Copyright (C) 1999 - 2003 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/amba/bus.h>
  28. #include <linux/amba/clcd.h>
  29. #include <linux/amba/pl061.h>
  30. #include <linux/amba/mmci.h>
  31. #include <linux/amba/pl022.h>
  32. #include <linux/io.h>
  33. #include <linux/gfp.h>
  34. #include <linux/clkdev.h>
  35. #include <asm/system.h>
  36. #include <asm/irq.h>
  37. #include <asm/leds.h>
  38. #include <asm/hardware/arm_timer.h>
  39. #include <asm/hardware/icst.h>
  40. #include <asm/hardware/vic.h>
  41. #include <asm/mach-types.h>
  42. #include <asm/mach/arch.h>
  43. #include <asm/mach/flash.h>
  44. #include <asm/mach/irq.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/mach/map.h>
  47. #include <mach/hardware.h>
  48. #include <mach/platform.h>
  49. #include <plat/timer-sp.h>
  50. #include "core.h"
  51. /*
  52. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  53. * is the (PA >> 12).
  54. *
  55. * Setup a VA for the Versatile Vectored Interrupt Controller.
  56. */
  57. #define VA_VIC_BASE __io_address(VERSATILE_VIC_BASE)
  58. #define VA_SIC_BASE __io_address(VERSATILE_SIC_BASE)
  59. static void sic_mask_irq(unsigned int irq)
  60. {
  61. irq -= IRQ_SIC_START;
  62. writel(1 << irq, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR);
  63. }
  64. static void sic_unmask_irq(unsigned int irq)
  65. {
  66. irq -= IRQ_SIC_START;
  67. writel(1 << irq, VA_SIC_BASE + SIC_IRQ_ENABLE_SET);
  68. }
  69. static struct irq_chip sic_chip = {
  70. .name = "SIC",
  71. .ack = sic_mask_irq,
  72. .mask = sic_mask_irq,
  73. .unmask = sic_unmask_irq,
  74. };
  75. static void
  76. sic_handle_irq(unsigned int irq, struct irq_desc *desc)
  77. {
  78. unsigned long status = readl(VA_SIC_BASE + SIC_IRQ_STATUS);
  79. if (status == 0) {
  80. do_bad_IRQ(irq, desc);
  81. return;
  82. }
  83. do {
  84. irq = ffs(status) - 1;
  85. status &= ~(1 << irq);
  86. irq += IRQ_SIC_START;
  87. generic_handle_irq(irq);
  88. } while (status);
  89. }
  90. #if 1
  91. #define IRQ_MMCI0A IRQ_VICSOURCE22
  92. #define IRQ_AACI IRQ_VICSOURCE24
  93. #define IRQ_ETH IRQ_VICSOURCE25
  94. #define PIC_MASK 0xFFD00000
  95. #else
  96. #define IRQ_MMCI0A IRQ_SIC_MMCI0A
  97. #define IRQ_AACI IRQ_SIC_AACI
  98. #define IRQ_ETH IRQ_SIC_ETH
  99. #define PIC_MASK 0
  100. #endif
  101. void __init versatile_init_irq(void)
  102. {
  103. unsigned int i;
  104. vic_init(VA_VIC_BASE, IRQ_VIC_START, ~0, 0);
  105. set_irq_chained_handler(IRQ_VICSOURCE31, sic_handle_irq);
  106. /* Do second interrupt controller */
  107. writel(~0, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR);
  108. for (i = IRQ_SIC_START; i <= IRQ_SIC_END; i++) {
  109. if ((PIC_MASK & (1 << (i - IRQ_SIC_START))) == 0) {
  110. set_irq_chip(i, &sic_chip);
  111. set_irq_handler(i, handle_level_irq);
  112. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  113. }
  114. }
  115. /*
  116. * Interrupts on secondary controller from 0 to 8 are routed to
  117. * source 31 on PIC.
  118. * Interrupts from 21 to 31 are routed directly to the VIC on
  119. * the corresponding number on primary controller. This is controlled
  120. * by setting PIC_ENABLEx.
  121. */
  122. writel(PIC_MASK, VA_SIC_BASE + SIC_INT_PIC_ENABLE);
  123. }
  124. static struct map_desc versatile_io_desc[] __initdata = {
  125. {
  126. .virtual = IO_ADDRESS(VERSATILE_SYS_BASE),
  127. .pfn = __phys_to_pfn(VERSATILE_SYS_BASE),
  128. .length = SZ_4K,
  129. .type = MT_DEVICE
  130. }, {
  131. .virtual = IO_ADDRESS(VERSATILE_SIC_BASE),
  132. .pfn = __phys_to_pfn(VERSATILE_SIC_BASE),
  133. .length = SZ_4K,
  134. .type = MT_DEVICE
  135. }, {
  136. .virtual = IO_ADDRESS(VERSATILE_VIC_BASE),
  137. .pfn = __phys_to_pfn(VERSATILE_VIC_BASE),
  138. .length = SZ_4K,
  139. .type = MT_DEVICE
  140. }, {
  141. .virtual = IO_ADDRESS(VERSATILE_SCTL_BASE),
  142. .pfn = __phys_to_pfn(VERSATILE_SCTL_BASE),
  143. .length = SZ_4K * 9,
  144. .type = MT_DEVICE
  145. },
  146. #ifdef CONFIG_MACH_VERSATILE_AB
  147. {
  148. .virtual = IO_ADDRESS(VERSATILE_GPIO0_BASE),
  149. .pfn = __phys_to_pfn(VERSATILE_GPIO0_BASE),
  150. .length = SZ_4K,
  151. .type = MT_DEVICE
  152. }, {
  153. .virtual = IO_ADDRESS(VERSATILE_IB2_BASE),
  154. .pfn = __phys_to_pfn(VERSATILE_IB2_BASE),
  155. .length = SZ_64M,
  156. .type = MT_DEVICE
  157. },
  158. #endif
  159. #ifdef CONFIG_DEBUG_LL
  160. {
  161. .virtual = IO_ADDRESS(VERSATILE_UART0_BASE),
  162. .pfn = __phys_to_pfn(VERSATILE_UART0_BASE),
  163. .length = SZ_4K,
  164. .type = MT_DEVICE
  165. },
  166. #endif
  167. #ifdef CONFIG_PCI
  168. {
  169. .virtual = IO_ADDRESS(VERSATILE_PCI_CORE_BASE),
  170. .pfn = __phys_to_pfn(VERSATILE_PCI_CORE_BASE),
  171. .length = SZ_4K,
  172. .type = MT_DEVICE
  173. }, {
  174. .virtual = (unsigned long)VERSATILE_PCI_VIRT_BASE,
  175. .pfn = __phys_to_pfn(VERSATILE_PCI_BASE),
  176. .length = VERSATILE_PCI_BASE_SIZE,
  177. .type = MT_DEVICE
  178. }, {
  179. .virtual = (unsigned long)VERSATILE_PCI_CFG_VIRT_BASE,
  180. .pfn = __phys_to_pfn(VERSATILE_PCI_CFG_BASE),
  181. .length = VERSATILE_PCI_CFG_BASE_SIZE,
  182. .type = MT_DEVICE
  183. },
  184. #if 0
  185. {
  186. .virtual = VERSATILE_PCI_VIRT_MEM_BASE0,
  187. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE0),
  188. .length = SZ_16M,
  189. .type = MT_DEVICE
  190. }, {
  191. .virtual = VERSATILE_PCI_VIRT_MEM_BASE1,
  192. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE1),
  193. .length = SZ_16M,
  194. .type = MT_DEVICE
  195. }, {
  196. .virtual = VERSATILE_PCI_VIRT_MEM_BASE2,
  197. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE2),
  198. .length = SZ_16M,
  199. .type = MT_DEVICE
  200. },
  201. #endif
  202. #endif
  203. };
  204. void __init versatile_map_io(void)
  205. {
  206. iotable_init(versatile_io_desc, ARRAY_SIZE(versatile_io_desc));
  207. }
  208. #define VERSATILE_FLASHCTRL (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_FLASH_OFFSET)
  209. static int versatile_flash_init(void)
  210. {
  211. u32 val;
  212. val = __raw_readl(VERSATILE_FLASHCTRL);
  213. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  214. __raw_writel(val, VERSATILE_FLASHCTRL);
  215. return 0;
  216. }
  217. static void versatile_flash_exit(void)
  218. {
  219. u32 val;
  220. val = __raw_readl(VERSATILE_FLASHCTRL);
  221. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  222. __raw_writel(val, VERSATILE_FLASHCTRL);
  223. }
  224. static void versatile_flash_set_vpp(int on)
  225. {
  226. u32 val;
  227. val = __raw_readl(VERSATILE_FLASHCTRL);
  228. if (on)
  229. val |= VERSATILE_FLASHPROG_FLVPPEN;
  230. else
  231. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  232. __raw_writel(val, VERSATILE_FLASHCTRL);
  233. }
  234. static struct flash_platform_data versatile_flash_data = {
  235. .map_name = "cfi_probe",
  236. .width = 4,
  237. .init = versatile_flash_init,
  238. .exit = versatile_flash_exit,
  239. .set_vpp = versatile_flash_set_vpp,
  240. };
  241. static struct resource versatile_flash_resource = {
  242. .start = VERSATILE_FLASH_BASE,
  243. .end = VERSATILE_FLASH_BASE + VERSATILE_FLASH_SIZE - 1,
  244. .flags = IORESOURCE_MEM,
  245. };
  246. static struct platform_device versatile_flash_device = {
  247. .name = "armflash",
  248. .id = 0,
  249. .dev = {
  250. .platform_data = &versatile_flash_data,
  251. },
  252. .num_resources = 1,
  253. .resource = &versatile_flash_resource,
  254. };
  255. static struct resource smc91x_resources[] = {
  256. [0] = {
  257. .start = VERSATILE_ETH_BASE,
  258. .end = VERSATILE_ETH_BASE + SZ_64K - 1,
  259. .flags = IORESOURCE_MEM,
  260. },
  261. [1] = {
  262. .start = IRQ_ETH,
  263. .end = IRQ_ETH,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. };
  267. static struct platform_device smc91x_device = {
  268. .name = "smc91x",
  269. .id = 0,
  270. .num_resources = ARRAY_SIZE(smc91x_resources),
  271. .resource = smc91x_resources,
  272. };
  273. static struct resource versatile_i2c_resource = {
  274. .start = VERSATILE_I2C_BASE,
  275. .end = VERSATILE_I2C_BASE + SZ_4K - 1,
  276. .flags = IORESOURCE_MEM,
  277. };
  278. static struct platform_device versatile_i2c_device = {
  279. .name = "versatile-i2c",
  280. .id = 0,
  281. .num_resources = 1,
  282. .resource = &versatile_i2c_resource,
  283. };
  284. static struct i2c_board_info versatile_i2c_board_info[] = {
  285. {
  286. I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
  287. },
  288. };
  289. static int __init versatile_i2c_init(void)
  290. {
  291. return i2c_register_board_info(0, versatile_i2c_board_info,
  292. ARRAY_SIZE(versatile_i2c_board_info));
  293. }
  294. arch_initcall(versatile_i2c_init);
  295. #define VERSATILE_SYSMCI (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_MCI_OFFSET)
  296. unsigned int mmc_status(struct device *dev)
  297. {
  298. struct amba_device *adev = container_of(dev, struct amba_device, dev);
  299. u32 mask;
  300. if (adev->res.start == VERSATILE_MMCI0_BASE)
  301. mask = 1;
  302. else
  303. mask = 2;
  304. return readl(VERSATILE_SYSMCI) & mask;
  305. }
  306. static struct mmci_platform_data mmc0_plat_data = {
  307. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  308. .status = mmc_status,
  309. .gpio_wp = -1,
  310. .gpio_cd = -1,
  311. };
  312. static struct resource char_lcd_resources[] = {
  313. {
  314. .start = VERSATILE_CHAR_LCD_BASE,
  315. .end = (VERSATILE_CHAR_LCD_BASE + SZ_4K - 1),
  316. .flags = IORESOURCE_MEM,
  317. },
  318. };
  319. static struct platform_device char_lcd_device = {
  320. .name = "arm-charlcd",
  321. .id = -1,
  322. .num_resources = ARRAY_SIZE(char_lcd_resources),
  323. .resource = char_lcd_resources,
  324. };
  325. /*
  326. * Clock handling
  327. */
  328. static const struct icst_params versatile_oscvco_params = {
  329. .ref = 24000000,
  330. .vco_max = ICST307_VCO_MAX,
  331. .vco_min = ICST307_VCO_MIN,
  332. .vd_min = 4 + 8,
  333. .vd_max = 511 + 8,
  334. .rd_min = 1 + 2,
  335. .rd_max = 127 + 2,
  336. .s2div = icst307_s2div,
  337. .idx2s = icst307_idx2s,
  338. };
  339. static void versatile_oscvco_set(struct clk *clk, struct icst_vco vco)
  340. {
  341. void __iomem *sys_lock = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LOCK_OFFSET;
  342. u32 val;
  343. val = readl(clk->vcoreg) & ~0x7ffff;
  344. val |= vco.v | (vco.r << 9) | (vco.s << 16);
  345. writel(0xa05f, sys_lock);
  346. writel(val, clk->vcoreg);
  347. writel(0, sys_lock);
  348. }
  349. static const struct clk_ops osc4_clk_ops = {
  350. .round = icst_clk_round,
  351. .set = icst_clk_set,
  352. .setvco = versatile_oscvco_set,
  353. };
  354. static struct clk osc4_clk = {
  355. .ops = &osc4_clk_ops,
  356. .params = &versatile_oscvco_params,
  357. };
  358. /*
  359. * These are fixed clocks.
  360. */
  361. static struct clk ref24_clk = {
  362. .rate = 24000000,
  363. };
  364. static struct clk dummy_apb_pclk;
  365. static struct clk_lookup lookups[] = {
  366. { /* AMBA bus clock */
  367. .con_id = "apb_pclk",
  368. .clk = &dummy_apb_pclk,
  369. }, { /* UART0 */
  370. .dev_id = "dev:f1",
  371. .clk = &ref24_clk,
  372. }, { /* UART1 */
  373. .dev_id = "dev:f2",
  374. .clk = &ref24_clk,
  375. }, { /* UART2 */
  376. .dev_id = "dev:f3",
  377. .clk = &ref24_clk,
  378. }, { /* UART3 */
  379. .dev_id = "fpga:09",
  380. .clk = &ref24_clk,
  381. }, { /* KMI0 */
  382. .dev_id = "fpga:06",
  383. .clk = &ref24_clk,
  384. }, { /* KMI1 */
  385. .dev_id = "fpga:07",
  386. .clk = &ref24_clk,
  387. }, { /* MMC0 */
  388. .dev_id = "fpga:05",
  389. .clk = &ref24_clk,
  390. }, { /* MMC1 */
  391. .dev_id = "fpga:0b",
  392. .clk = &ref24_clk,
  393. }, { /* SSP */
  394. .dev_id = "dev:f4",
  395. .clk = &ref24_clk,
  396. }, { /* CLCD */
  397. .dev_id = "dev:20",
  398. .clk = &osc4_clk,
  399. }
  400. };
  401. /*
  402. * CLCD support.
  403. */
  404. #define SYS_CLCD_MODE_MASK (3 << 0)
  405. #define SYS_CLCD_MODE_888 (0 << 0)
  406. #define SYS_CLCD_MODE_5551 (1 << 0)
  407. #define SYS_CLCD_MODE_565_RLSB (2 << 0)
  408. #define SYS_CLCD_MODE_565_BLSB (3 << 0)
  409. #define SYS_CLCD_NLCDIOON (1 << 2)
  410. #define SYS_CLCD_VDDPOSSWITCH (1 << 3)
  411. #define SYS_CLCD_PWR3V5SWITCH (1 << 4)
  412. #define SYS_CLCD_ID_MASK (0x1f << 8)
  413. #define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
  414. #define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
  415. #define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
  416. #define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
  417. #define SYS_CLCD_ID_VGA (0x1f << 8)
  418. static struct clcd_panel vga = {
  419. .mode = {
  420. .name = "VGA",
  421. .refresh = 60,
  422. .xres = 640,
  423. .yres = 480,
  424. .pixclock = 39721,
  425. .left_margin = 40,
  426. .right_margin = 24,
  427. .upper_margin = 32,
  428. .lower_margin = 11,
  429. .hsync_len = 96,
  430. .vsync_len = 2,
  431. .sync = 0,
  432. .vmode = FB_VMODE_NONINTERLACED,
  433. },
  434. .width = -1,
  435. .height = -1,
  436. .tim2 = TIM2_BCD | TIM2_IPC,
  437. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  438. .bpp = 16,
  439. };
  440. static struct clcd_panel sanyo_3_8_in = {
  441. .mode = {
  442. .name = "Sanyo QVGA",
  443. .refresh = 116,
  444. .xres = 320,
  445. .yres = 240,
  446. .pixclock = 100000,
  447. .left_margin = 6,
  448. .right_margin = 6,
  449. .upper_margin = 5,
  450. .lower_margin = 5,
  451. .hsync_len = 6,
  452. .vsync_len = 6,
  453. .sync = 0,
  454. .vmode = FB_VMODE_NONINTERLACED,
  455. },
  456. .width = -1,
  457. .height = -1,
  458. .tim2 = TIM2_BCD,
  459. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  460. .bpp = 16,
  461. };
  462. static struct clcd_panel sanyo_2_5_in = {
  463. .mode = {
  464. .name = "Sanyo QVGA Portrait",
  465. .refresh = 116,
  466. .xres = 240,
  467. .yres = 320,
  468. .pixclock = 100000,
  469. .left_margin = 20,
  470. .right_margin = 10,
  471. .upper_margin = 2,
  472. .lower_margin = 2,
  473. .hsync_len = 10,
  474. .vsync_len = 2,
  475. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  476. .vmode = FB_VMODE_NONINTERLACED,
  477. },
  478. .width = -1,
  479. .height = -1,
  480. .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
  481. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  482. .bpp = 16,
  483. };
  484. static struct clcd_panel epson_2_2_in = {
  485. .mode = {
  486. .name = "Epson QCIF",
  487. .refresh = 390,
  488. .xres = 176,
  489. .yres = 220,
  490. .pixclock = 62500,
  491. .left_margin = 3,
  492. .right_margin = 2,
  493. .upper_margin = 1,
  494. .lower_margin = 0,
  495. .hsync_len = 3,
  496. .vsync_len = 2,
  497. .sync = 0,
  498. .vmode = FB_VMODE_NONINTERLACED,
  499. },
  500. .width = -1,
  501. .height = -1,
  502. .tim2 = TIM2_BCD | TIM2_IPC,
  503. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  504. .bpp = 16,
  505. };
  506. /*
  507. * Detect which LCD panel is connected, and return the appropriate
  508. * clcd_panel structure. Note: we do not have any information on
  509. * the required timings for the 8.4in panel, so we presently assume
  510. * VGA timings.
  511. */
  512. static struct clcd_panel *versatile_clcd_panel(void)
  513. {
  514. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  515. struct clcd_panel *panel = &vga;
  516. u32 val;
  517. val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
  518. if (val == SYS_CLCD_ID_SANYO_3_8)
  519. panel = &sanyo_3_8_in;
  520. else if (val == SYS_CLCD_ID_SANYO_2_5)
  521. panel = &sanyo_2_5_in;
  522. else if (val == SYS_CLCD_ID_EPSON_2_2)
  523. panel = &epson_2_2_in;
  524. else if (val == SYS_CLCD_ID_VGA)
  525. panel = &vga;
  526. else {
  527. printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
  528. val);
  529. panel = &vga;
  530. }
  531. return panel;
  532. }
  533. /*
  534. * Disable all display connectors on the interface module.
  535. */
  536. static void versatile_clcd_disable(struct clcd_fb *fb)
  537. {
  538. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  539. u32 val;
  540. val = readl(sys_clcd);
  541. val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  542. writel(val, sys_clcd);
  543. #ifdef CONFIG_MACH_VERSATILE_AB
  544. /*
  545. * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light off
  546. */
  547. if (machine_is_versatile_ab() && fb->panel == &sanyo_2_5_in) {
  548. void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
  549. unsigned long ctrl;
  550. ctrl = readl(versatile_ib2_ctrl);
  551. ctrl &= ~0x01;
  552. writel(ctrl, versatile_ib2_ctrl);
  553. }
  554. #endif
  555. }
  556. /*
  557. * Enable the relevant connector on the interface module.
  558. */
  559. static void versatile_clcd_enable(struct clcd_fb *fb)
  560. {
  561. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  562. u32 val;
  563. val = readl(sys_clcd);
  564. val &= ~SYS_CLCD_MODE_MASK;
  565. switch (fb->fb.var.green.length) {
  566. case 5:
  567. val |= SYS_CLCD_MODE_5551;
  568. break;
  569. case 6:
  570. val |= SYS_CLCD_MODE_565_RLSB;
  571. break;
  572. case 8:
  573. val |= SYS_CLCD_MODE_888;
  574. break;
  575. }
  576. /*
  577. * Set the MUX
  578. */
  579. writel(val, sys_clcd);
  580. /*
  581. * And now enable the PSUs
  582. */
  583. val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  584. writel(val, sys_clcd);
  585. #ifdef CONFIG_MACH_VERSATILE_AB
  586. /*
  587. * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light on
  588. */
  589. if (machine_is_versatile_ab() && fb->panel == &sanyo_2_5_in) {
  590. void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
  591. unsigned long ctrl;
  592. ctrl = readl(versatile_ib2_ctrl);
  593. ctrl |= 0x01;
  594. writel(ctrl, versatile_ib2_ctrl);
  595. }
  596. #endif
  597. }
  598. static unsigned long framesize = SZ_1M;
  599. static int versatile_clcd_setup(struct clcd_fb *fb)
  600. {
  601. dma_addr_t dma;
  602. fb->panel = versatile_clcd_panel();
  603. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
  604. &dma, GFP_KERNEL);
  605. if (!fb->fb.screen_base) {
  606. printk(KERN_ERR "CLCD: unable to map framebuffer\n");
  607. return -ENOMEM;
  608. }
  609. fb->fb.fix.smem_start = dma;
  610. fb->fb.fix.smem_len = framesize;
  611. return 0;
  612. }
  613. static int versatile_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  614. {
  615. return dma_mmap_writecombine(&fb->dev->dev, vma,
  616. fb->fb.screen_base,
  617. fb->fb.fix.smem_start,
  618. fb->fb.fix.smem_len);
  619. }
  620. static void versatile_clcd_remove(struct clcd_fb *fb)
  621. {
  622. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  623. fb->fb.screen_base, fb->fb.fix.smem_start);
  624. }
  625. static struct clcd_board clcd_plat_data = {
  626. .name = "Versatile",
  627. .check = clcdfb_check,
  628. .decode = clcdfb_decode,
  629. .disable = versatile_clcd_disable,
  630. .enable = versatile_clcd_enable,
  631. .setup = versatile_clcd_setup,
  632. .mmap = versatile_clcd_mmap,
  633. .remove = versatile_clcd_remove,
  634. };
  635. static struct pl061_platform_data gpio0_plat_data = {
  636. .gpio_base = 0,
  637. .irq_base = IRQ_GPIO0_START,
  638. };
  639. static struct pl061_platform_data gpio1_plat_data = {
  640. .gpio_base = 8,
  641. .irq_base = IRQ_GPIO1_START,
  642. };
  643. static struct pl022_ssp_controller ssp0_plat_data = {
  644. .bus_id = 0,
  645. .enable_dma = 0,
  646. .num_chipselect = 1,
  647. };
  648. #define AACI_IRQ { IRQ_AACI, NO_IRQ }
  649. #define AACI_DMA { 0x80, 0x81 }
  650. #define MMCI0_IRQ { IRQ_MMCI0A,IRQ_SIC_MMCI0B }
  651. #define MMCI0_DMA { 0x84, 0 }
  652. #define KMI0_IRQ { IRQ_SIC_KMI0, NO_IRQ }
  653. #define KMI0_DMA { 0, 0 }
  654. #define KMI1_IRQ { IRQ_SIC_KMI1, NO_IRQ }
  655. #define KMI1_DMA { 0, 0 }
  656. /*
  657. * These devices are connected directly to the multi-layer AHB switch
  658. */
  659. #define SMC_IRQ { NO_IRQ, NO_IRQ }
  660. #define SMC_DMA { 0, 0 }
  661. #define MPMC_IRQ { NO_IRQ, NO_IRQ }
  662. #define MPMC_DMA { 0, 0 }
  663. #define CLCD_IRQ { IRQ_CLCDINT, NO_IRQ }
  664. #define CLCD_DMA { 0, 0 }
  665. #define DMAC_IRQ { IRQ_DMAINT, NO_IRQ }
  666. #define DMAC_DMA { 0, 0 }
  667. /*
  668. * These devices are connected via the core APB bridge
  669. */
  670. #define SCTL_IRQ { NO_IRQ, NO_IRQ }
  671. #define SCTL_DMA { 0, 0 }
  672. #define WATCHDOG_IRQ { IRQ_WDOGINT, NO_IRQ }
  673. #define WATCHDOG_DMA { 0, 0 }
  674. #define GPIO0_IRQ { IRQ_GPIOINT0, NO_IRQ }
  675. #define GPIO0_DMA { 0, 0 }
  676. #define GPIO1_IRQ { IRQ_GPIOINT1, NO_IRQ }
  677. #define GPIO1_DMA { 0, 0 }
  678. #define RTC_IRQ { IRQ_RTCINT, NO_IRQ }
  679. #define RTC_DMA { 0, 0 }
  680. /*
  681. * These devices are connected via the DMA APB bridge
  682. */
  683. #define SCI_IRQ { IRQ_SCIINT, NO_IRQ }
  684. #define SCI_DMA { 7, 6 }
  685. #define UART0_IRQ { IRQ_UARTINT0, NO_IRQ }
  686. #define UART0_DMA { 15, 14 }
  687. #define UART1_IRQ { IRQ_UARTINT1, NO_IRQ }
  688. #define UART1_DMA { 13, 12 }
  689. #define UART2_IRQ { IRQ_UARTINT2, NO_IRQ }
  690. #define UART2_DMA { 11, 10 }
  691. #define SSP_IRQ { IRQ_SSPINT, NO_IRQ }
  692. #define SSP_DMA { 9, 8 }
  693. /* FPGA Primecells */
  694. AMBA_DEVICE(aaci, "fpga:04", AACI, NULL);
  695. AMBA_DEVICE(mmc0, "fpga:05", MMCI0, &mmc0_plat_data);
  696. AMBA_DEVICE(kmi0, "fpga:06", KMI0, NULL);
  697. AMBA_DEVICE(kmi1, "fpga:07", KMI1, NULL);
  698. /* DevChip Primecells */
  699. AMBA_DEVICE(smc, "dev:00", SMC, NULL);
  700. AMBA_DEVICE(mpmc, "dev:10", MPMC, NULL);
  701. AMBA_DEVICE(clcd, "dev:20", CLCD, &clcd_plat_data);
  702. AMBA_DEVICE(dmac, "dev:30", DMAC, NULL);
  703. AMBA_DEVICE(sctl, "dev:e0", SCTL, NULL);
  704. AMBA_DEVICE(wdog, "dev:e1", WATCHDOG, NULL);
  705. AMBA_DEVICE(gpio0, "dev:e4", GPIO0, &gpio0_plat_data);
  706. AMBA_DEVICE(gpio1, "dev:e5", GPIO1, &gpio1_plat_data);
  707. AMBA_DEVICE(rtc, "dev:e8", RTC, NULL);
  708. AMBA_DEVICE(sci0, "dev:f0", SCI, NULL);
  709. AMBA_DEVICE(uart0, "dev:f1", UART0, NULL);
  710. AMBA_DEVICE(uart1, "dev:f2", UART1, NULL);
  711. AMBA_DEVICE(uart2, "dev:f3", UART2, NULL);
  712. AMBA_DEVICE(ssp0, "dev:f4", SSP, &ssp0_plat_data);
  713. static struct amba_device *amba_devs[] __initdata = {
  714. &dmac_device,
  715. &uart0_device,
  716. &uart1_device,
  717. &uart2_device,
  718. &smc_device,
  719. &mpmc_device,
  720. &clcd_device,
  721. &sctl_device,
  722. &wdog_device,
  723. &gpio0_device,
  724. &gpio1_device,
  725. &rtc_device,
  726. &sci0_device,
  727. &ssp0_device,
  728. &aaci_device,
  729. &mmc0_device,
  730. &kmi0_device,
  731. &kmi1_device,
  732. };
  733. #ifdef CONFIG_LEDS
  734. #define VA_LEDS_BASE (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LED_OFFSET)
  735. static void versatile_leds_event(led_event_t ledevt)
  736. {
  737. unsigned long flags;
  738. u32 val;
  739. local_irq_save(flags);
  740. val = readl(VA_LEDS_BASE);
  741. switch (ledevt) {
  742. case led_idle_start:
  743. val = val & ~VERSATILE_SYS_LED0;
  744. break;
  745. case led_idle_end:
  746. val = val | VERSATILE_SYS_LED0;
  747. break;
  748. case led_timer:
  749. val = val ^ VERSATILE_SYS_LED1;
  750. break;
  751. case led_halted:
  752. val = 0;
  753. break;
  754. default:
  755. break;
  756. }
  757. writel(val, VA_LEDS_BASE);
  758. local_irq_restore(flags);
  759. }
  760. #endif /* CONFIG_LEDS */
  761. void __init versatile_init(void)
  762. {
  763. int i;
  764. osc4_clk.vcoreg = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_OSCCLCD_OFFSET;
  765. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  766. platform_device_register(&versatile_flash_device);
  767. platform_device_register(&versatile_i2c_device);
  768. platform_device_register(&smc91x_device);
  769. platform_device_register(&char_lcd_device);
  770. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  771. struct amba_device *d = amba_devs[i];
  772. amba_device_register(d, &iomem_resource);
  773. }
  774. #ifdef CONFIG_LEDS
  775. leds_event = versatile_leds_event;
  776. #endif
  777. }
  778. /*
  779. * Where is the timer (VA)?
  780. */
  781. #define TIMER0_VA_BASE __io_address(VERSATILE_TIMER0_1_BASE)
  782. #define TIMER1_VA_BASE (__io_address(VERSATILE_TIMER0_1_BASE) + 0x20)
  783. #define TIMER2_VA_BASE __io_address(VERSATILE_TIMER2_3_BASE)
  784. #define TIMER3_VA_BASE (__io_address(VERSATILE_TIMER2_3_BASE) + 0x20)
  785. /*
  786. * Set up timer interrupt, and return the current time in seconds.
  787. */
  788. static void __init versatile_timer_init(void)
  789. {
  790. u32 val;
  791. /*
  792. * set clock frequency:
  793. * VERSATILE_REFCLK is 32KHz
  794. * VERSATILE_TIMCLK is 1MHz
  795. */
  796. val = readl(__io_address(VERSATILE_SCTL_BASE));
  797. writel((VERSATILE_TIMCLK << VERSATILE_TIMER1_EnSel) |
  798. (VERSATILE_TIMCLK << VERSATILE_TIMER2_EnSel) |
  799. (VERSATILE_TIMCLK << VERSATILE_TIMER3_EnSel) |
  800. (VERSATILE_TIMCLK << VERSATILE_TIMER4_EnSel) | val,
  801. __io_address(VERSATILE_SCTL_BASE));
  802. /*
  803. * Initialise to a known state (all timers off)
  804. */
  805. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  806. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  807. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  808. writel(0, TIMER3_VA_BASE + TIMER_CTRL);
  809. sp804_clocksource_init(TIMER3_VA_BASE);
  810. sp804_clockevents_init(TIMER0_VA_BASE, IRQ_TIMERINT0_1);
  811. }
  812. struct sys_timer versatile_timer = {
  813. .init = versatile_timer_init,
  814. };