wm8985.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * wm8985.c -- WM8985 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * TODO:
  13. * o Add OUT3/OUT4 mixer controls.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/moduleparam.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/slab.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/soc-dapm.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include "wm8985.h"
  32. #define WM8985_NUM_SUPPLIES 4
  33. static const char *wm8985_supply_names[WM8985_NUM_SUPPLIES] = {
  34. "DCVDD",
  35. "DBVDD",
  36. "AVDD1",
  37. "AVDD2"
  38. };
  39. static const u16 wm8985_reg_defs[] = {
  40. 0x0000, /* R0 - Software Reset */
  41. 0x0000, /* R1 - Power management 1 */
  42. 0x0000, /* R2 - Power management 2 */
  43. 0x0000, /* R3 - Power management 3 */
  44. 0x0050, /* R4 - Audio Interface */
  45. 0x0000, /* R5 - Companding control */
  46. 0x0140, /* R6 - Clock Gen control */
  47. 0x0000, /* R7 - Additional control */
  48. 0x0000, /* R8 - GPIO Control */
  49. 0x0000, /* R9 - Jack Detect Control 1 */
  50. 0x0000, /* R10 - DAC Control */
  51. 0x00FF, /* R11 - Left DAC digital Vol */
  52. 0x00FF, /* R12 - Right DAC digital vol */
  53. 0x0000, /* R13 - Jack Detect Control 2 */
  54. 0x0100, /* R14 - ADC Control */
  55. 0x00FF, /* R15 - Left ADC Digital Vol */
  56. 0x00FF, /* R16 - Right ADC Digital Vol */
  57. 0x0000, /* R17 */
  58. 0x012C, /* R18 - EQ1 - low shelf */
  59. 0x002C, /* R19 - EQ2 - peak 1 */
  60. 0x002C, /* R20 - EQ3 - peak 2 */
  61. 0x002C, /* R21 - EQ4 - peak 3 */
  62. 0x002C, /* R22 - EQ5 - high shelf */
  63. 0x0000, /* R23 */
  64. 0x0032, /* R24 - DAC Limiter 1 */
  65. 0x0000, /* R25 - DAC Limiter 2 */
  66. 0x0000, /* R26 */
  67. 0x0000, /* R27 - Notch Filter 1 */
  68. 0x0000, /* R28 - Notch Filter 2 */
  69. 0x0000, /* R29 - Notch Filter 3 */
  70. 0x0000, /* R30 - Notch Filter 4 */
  71. 0x0000, /* R31 */
  72. 0x0038, /* R32 - ALC control 1 */
  73. 0x000B, /* R33 - ALC control 2 */
  74. 0x0032, /* R34 - ALC control 3 */
  75. 0x0000, /* R35 - Noise Gate */
  76. 0x0008, /* R36 - PLL N */
  77. 0x000C, /* R37 - PLL K 1 */
  78. 0x0093, /* R38 - PLL K 2 */
  79. 0x00E9, /* R39 - PLL K 3 */
  80. 0x0000, /* R40 */
  81. 0x0000, /* R41 - 3D control */
  82. 0x0000, /* R42 - OUT4 to ADC */
  83. 0x0000, /* R43 - Beep control */
  84. 0x0033, /* R44 - Input ctrl */
  85. 0x0010, /* R45 - Left INP PGA gain ctrl */
  86. 0x0010, /* R46 - Right INP PGA gain ctrl */
  87. 0x0100, /* R47 - Left ADC BOOST ctrl */
  88. 0x0100, /* R48 - Right ADC BOOST ctrl */
  89. 0x0002, /* R49 - Output ctrl */
  90. 0x0001, /* R50 - Left mixer ctrl */
  91. 0x0001, /* R51 - Right mixer ctrl */
  92. 0x0039, /* R52 - LOUT1 (HP) volume ctrl */
  93. 0x0039, /* R53 - ROUT1 (HP) volume ctrl */
  94. 0x0039, /* R54 - LOUT2 (SPK) volume ctrl */
  95. 0x0039, /* R55 - ROUT2 (SPK) volume ctrl */
  96. 0x0001, /* R56 - OUT3 mixer ctrl */
  97. 0x0001, /* R57 - OUT4 (MONO) mix ctrl */
  98. 0x0001, /* R58 */
  99. 0x0000, /* R59 */
  100. 0x0004, /* R60 - OUTPUT ctrl */
  101. 0x0000, /* R61 - BIAS CTRL */
  102. 0x0180, /* R62 */
  103. 0x0000 /* R63 */
  104. };
  105. /*
  106. * latch bit 8 of these registers to ensure instant
  107. * volume updates
  108. */
  109. static const int volume_update_regs[] = {
  110. WM8985_LEFT_DAC_DIGITAL_VOL,
  111. WM8985_RIGHT_DAC_DIGITAL_VOL,
  112. WM8985_LEFT_ADC_DIGITAL_VOL,
  113. WM8985_RIGHT_ADC_DIGITAL_VOL,
  114. WM8985_LOUT2_SPK_VOLUME_CTRL,
  115. WM8985_ROUT2_SPK_VOLUME_CTRL,
  116. WM8985_LOUT1_HP_VOLUME_CTRL,
  117. WM8985_ROUT1_HP_VOLUME_CTRL,
  118. WM8985_LEFT_INP_PGA_GAIN_CTRL,
  119. WM8985_RIGHT_INP_PGA_GAIN_CTRL
  120. };
  121. struct wm8985_priv {
  122. enum snd_soc_control_type control_type;
  123. struct regulator_bulk_data supplies[WM8985_NUM_SUPPLIES];
  124. unsigned int sysclk;
  125. unsigned int bclk;
  126. };
  127. static const struct {
  128. int div;
  129. int ratio;
  130. } fs_ratios[] = {
  131. { 10, 128 },
  132. { 15, 192 },
  133. { 20, 256 },
  134. { 30, 384 },
  135. { 40, 512 },
  136. { 60, 768 },
  137. { 80, 1024 },
  138. { 120, 1536 }
  139. };
  140. static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
  141. static const int bclk_divs[] = {
  142. 1, 2, 4, 8, 16, 32
  143. };
  144. static int eqmode_get(struct snd_kcontrol *kcontrol,
  145. struct snd_ctl_elem_value *ucontrol);
  146. static int eqmode_put(struct snd_kcontrol *kcontrol,
  147. struct snd_ctl_elem_value *ucontrol);
  148. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
  149. static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
  150. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  151. static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
  152. static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
  153. static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
  154. static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
  155. static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
  156. static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
  157. static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
  158. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  159. static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
  160. static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
  161. static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
  162. static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
  163. static const SOC_ENUM_SINGLE_DECL(alc_sel, WM8985_ALC_CONTROL_1, 7,
  164. alc_sel_text);
  165. static const char *alc_mode_text[] = { "ALC", "Limiter" };
  166. static const SOC_ENUM_SINGLE_DECL(alc_mode, WM8985_ALC_CONTROL_3, 8,
  167. alc_mode_text);
  168. static const char *filter_mode_text[] = { "Audio", "Application" };
  169. static const SOC_ENUM_SINGLE_DECL(filter_mode, WM8985_ADC_CONTROL, 7,
  170. filter_mode_text);
  171. static const char *eq_bw_text[] = { "Narrow", "Wide" };
  172. static const char *eqmode_text[] = { "Capture", "Playback" };
  173. static const SOC_ENUM_SINGLE_DECL(eqmode, WM8985_EQ1_LOW_SHELF, 8,
  174. eqmode_text);
  175. static const char *eq1_cutoff_text[] = {
  176. "80Hz", "105Hz", "135Hz", "175Hz"
  177. };
  178. static const SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8985_EQ1_LOW_SHELF, 5,
  179. eq1_cutoff_text);
  180. static const char *eq2_cutoff_text[] = {
  181. "230Hz", "300Hz", "385Hz", "500Hz"
  182. };
  183. static const SOC_ENUM_SINGLE_DECL(eq2_bw, WM8985_EQ2_PEAK_1, 8, eq_bw_text);
  184. static const SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8985_EQ2_PEAK_1, 5,
  185. eq2_cutoff_text);
  186. static const char *eq3_cutoff_text[] = {
  187. "650Hz", "850Hz", "1.1kHz", "1.4kHz"
  188. };
  189. static const SOC_ENUM_SINGLE_DECL(eq3_bw, WM8985_EQ3_PEAK_2, 8, eq_bw_text);
  190. static const SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8985_EQ3_PEAK_2, 5,
  191. eq3_cutoff_text);
  192. static const char *eq4_cutoff_text[] = {
  193. "1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
  194. };
  195. static const SOC_ENUM_SINGLE_DECL(eq4_bw, WM8985_EQ4_PEAK_3, 8, eq_bw_text);
  196. static const SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8985_EQ4_PEAK_3, 5,
  197. eq4_cutoff_text);
  198. static const char *eq5_cutoff_text[] = {
  199. "5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
  200. };
  201. static const SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8985_EQ5_HIGH_SHELF, 5,
  202. eq5_cutoff_text);
  203. static const char *speaker_mode_text[] = { "Class A/B", "Class D" };
  204. static const SOC_ENUM_SINGLE_DECL(speaker_mode, 0x17, 8, speaker_mode_text);
  205. static const char *depth_3d_text[] = {
  206. "Off",
  207. "6.67%",
  208. "13.3%",
  209. "20%",
  210. "26.7%",
  211. "33.3%",
  212. "40%",
  213. "46.6%",
  214. "53.3%",
  215. "60%",
  216. "66.7%",
  217. "73.3%",
  218. "80%",
  219. "86.7%",
  220. "93.3%",
  221. "100%"
  222. };
  223. static const SOC_ENUM_SINGLE_DECL(depth_3d, WM8985_3D_CONTROL, 0,
  224. depth_3d_text);
  225. static const struct snd_kcontrol_new wm8985_snd_controls[] = {
  226. SOC_SINGLE("Digital Loopback Switch", WM8985_COMPANDING_CONTROL,
  227. 0, 1, 0),
  228. SOC_ENUM("ALC Capture Function", alc_sel),
  229. SOC_SINGLE_TLV("ALC Capture Max Volume", WM8985_ALC_CONTROL_1,
  230. 3, 7, 0, alc_max_tlv),
  231. SOC_SINGLE_TLV("ALC Capture Min Volume", WM8985_ALC_CONTROL_1,
  232. 0, 7, 0, alc_min_tlv),
  233. SOC_SINGLE_TLV("ALC Capture Target Volume", WM8985_ALC_CONTROL_2,
  234. 0, 15, 0, alc_tar_tlv),
  235. SOC_SINGLE("ALC Capture Attack", WM8985_ALC_CONTROL_3, 0, 10, 0),
  236. SOC_SINGLE("ALC Capture Hold", WM8985_ALC_CONTROL_2, 4, 10, 0),
  237. SOC_SINGLE("ALC Capture Decay", WM8985_ALC_CONTROL_3, 4, 10, 0),
  238. SOC_ENUM("ALC Mode", alc_mode),
  239. SOC_SINGLE("ALC Capture NG Switch", WM8985_NOISE_GATE,
  240. 3, 1, 0),
  241. SOC_SINGLE("ALC Capture NG Threshold", WM8985_NOISE_GATE,
  242. 0, 7, 1),
  243. SOC_DOUBLE_R_TLV("Capture Volume", WM8985_LEFT_ADC_DIGITAL_VOL,
  244. WM8985_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
  245. SOC_DOUBLE_R("Capture PGA ZC Switch", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  246. WM8985_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
  247. SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  248. WM8985_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
  249. SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
  250. WM8985_LEFT_ADC_BOOST_CTRL, WM8985_RIGHT_ADC_BOOST_CTRL,
  251. 8, 1, 0, pga_boost_tlv),
  252. SOC_DOUBLE("ADC Inversion Switch", WM8985_ADC_CONTROL, 0, 1, 1, 0),
  253. SOC_SINGLE("ADC 128x Oversampling Switch", WM8985_ADC_CONTROL, 8, 1, 0),
  254. SOC_DOUBLE_R_TLV("Playback Volume", WM8985_LEFT_DAC_DIGITAL_VOL,
  255. WM8985_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
  256. SOC_SINGLE("DAC Playback Limiter Switch", WM8985_DAC_LIMITER_1, 8, 1, 0),
  257. SOC_SINGLE("DAC Playback Limiter Decay", WM8985_DAC_LIMITER_1, 4, 10, 0),
  258. SOC_SINGLE("DAC Playback Limiter Attack", WM8985_DAC_LIMITER_1, 0, 11, 0),
  259. SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8985_DAC_LIMITER_2,
  260. 4, 7, 1, lim_thresh_tlv),
  261. SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8985_DAC_LIMITER_2,
  262. 0, 12, 0, lim_boost_tlv),
  263. SOC_DOUBLE("DAC Inversion Switch", WM8985_DAC_CONTROL, 0, 1, 1, 0),
  264. SOC_SINGLE("DAC Auto Mute Switch", WM8985_DAC_CONTROL, 2, 1, 0),
  265. SOC_SINGLE("DAC 128x Oversampling Switch", WM8985_DAC_CONTROL, 3, 1, 0),
  266. SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8985_LOUT1_HP_VOLUME_CTRL,
  267. WM8985_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
  268. SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
  269. WM8985_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
  270. SOC_DOUBLE_R("Headphone Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
  271. WM8985_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
  272. SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8985_LOUT2_SPK_VOLUME_CTRL,
  273. WM8985_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
  274. SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
  275. WM8985_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
  276. SOC_DOUBLE_R("Speaker Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
  277. WM8985_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
  278. SOC_SINGLE("High Pass Filter Switch", WM8985_ADC_CONTROL, 8, 1, 0),
  279. SOC_ENUM("High Pass Filter Mode", filter_mode),
  280. SOC_SINGLE("High Pass Filter Cutoff", WM8985_ADC_CONTROL, 4, 7, 0),
  281. SOC_DOUBLE_R_TLV("Aux Bypass Volume",
  282. WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 6, 7, 0,
  283. aux_tlv),
  284. SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
  285. WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 2, 7, 0,
  286. bypass_tlv),
  287. SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
  288. SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
  289. SOC_SINGLE_TLV("EQ1 Volume", WM8985_EQ1_LOW_SHELF, 0, 24, 1, eq_tlv),
  290. SOC_ENUM("EQ2 Bandwith", eq2_bw),
  291. SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
  292. SOC_SINGLE_TLV("EQ2 Volume", WM8985_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
  293. SOC_ENUM("EQ3 Bandwith", eq3_bw),
  294. SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
  295. SOC_SINGLE_TLV("EQ3 Volume", WM8985_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
  296. SOC_ENUM("EQ4 Bandwith", eq4_bw),
  297. SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
  298. SOC_SINGLE_TLV("EQ4 Volume", WM8985_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
  299. SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
  300. SOC_SINGLE_TLV("EQ5 Volume", WM8985_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
  301. SOC_ENUM("3D Depth", depth_3d),
  302. SOC_ENUM("Speaker Mode", speaker_mode)
  303. };
  304. static const struct snd_kcontrol_new left_out_mixer[] = {
  305. SOC_DAPM_SINGLE("Line Switch", WM8985_LEFT_MIXER_CTRL, 1, 1, 0),
  306. SOC_DAPM_SINGLE("Aux Switch", WM8985_LEFT_MIXER_CTRL, 5, 1, 0),
  307. SOC_DAPM_SINGLE("PCM Switch", WM8985_LEFT_MIXER_CTRL, 0, 1, 0),
  308. };
  309. static const struct snd_kcontrol_new right_out_mixer[] = {
  310. SOC_DAPM_SINGLE("Line Switch", WM8985_RIGHT_MIXER_CTRL, 1, 1, 0),
  311. SOC_DAPM_SINGLE("Aux Switch", WM8985_RIGHT_MIXER_CTRL, 5, 1, 0),
  312. SOC_DAPM_SINGLE("PCM Switch", WM8985_RIGHT_MIXER_CTRL, 0, 1, 0),
  313. };
  314. static const struct snd_kcontrol_new left_input_mixer[] = {
  315. SOC_DAPM_SINGLE("L2 Switch", WM8985_INPUT_CTRL, 2, 1, 0),
  316. SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 1, 1, 0),
  317. SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 0, 1, 0),
  318. };
  319. static const struct snd_kcontrol_new right_input_mixer[] = {
  320. SOC_DAPM_SINGLE("R2 Switch", WM8985_INPUT_CTRL, 6, 1, 0),
  321. SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 5, 1, 0),
  322. SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 4, 1, 0),
  323. };
  324. static const struct snd_kcontrol_new left_boost_mixer[] = {
  325. SOC_DAPM_SINGLE_TLV("L2 Volume", WM8985_LEFT_ADC_BOOST_CTRL,
  326. 4, 7, 0, boost_tlv),
  327. SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8985_LEFT_ADC_BOOST_CTRL,
  328. 0, 7, 0, boost_tlv)
  329. };
  330. static const struct snd_kcontrol_new right_boost_mixer[] = {
  331. SOC_DAPM_SINGLE_TLV("R2 Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
  332. 4, 7, 0, boost_tlv),
  333. SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
  334. 0, 7, 0, boost_tlv)
  335. };
  336. static const struct snd_soc_dapm_widget wm8985_dapm_widgets[] = {
  337. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8985_POWER_MANAGEMENT_3,
  338. 0, 0),
  339. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8985_POWER_MANAGEMENT_3,
  340. 1, 0),
  341. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8985_POWER_MANAGEMENT_2,
  342. 0, 0),
  343. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8985_POWER_MANAGEMENT_2,
  344. 1, 0),
  345. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8985_POWER_MANAGEMENT_3,
  346. 2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
  347. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8985_POWER_MANAGEMENT_3,
  348. 3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
  349. SND_SOC_DAPM_MIXER("Left Input Mixer", WM8985_POWER_MANAGEMENT_2,
  350. 2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
  351. SND_SOC_DAPM_MIXER("Right Input Mixer", WM8985_POWER_MANAGEMENT_2,
  352. 3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
  353. SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8985_POWER_MANAGEMENT_2,
  354. 4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
  355. SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8985_POWER_MANAGEMENT_2,
  356. 5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
  357. SND_SOC_DAPM_PGA("Left Capture PGA", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  358. 6, 1, NULL, 0),
  359. SND_SOC_DAPM_PGA("Right Capture PGA", WM8985_RIGHT_INP_PGA_GAIN_CTRL,
  360. 6, 1, NULL, 0),
  361. SND_SOC_DAPM_PGA("Left Headphone Out", WM8985_POWER_MANAGEMENT_2,
  362. 7, 0, NULL, 0),
  363. SND_SOC_DAPM_PGA("Right Headphone Out", WM8985_POWER_MANAGEMENT_2,
  364. 8, 0, NULL, 0),
  365. SND_SOC_DAPM_PGA("Left Speaker Out", WM8985_POWER_MANAGEMENT_3,
  366. 5, 0, NULL, 0),
  367. SND_SOC_DAPM_PGA("Right Speaker Out", WM8985_POWER_MANAGEMENT_3,
  368. 6, 0, NULL, 0),
  369. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8985_POWER_MANAGEMENT_1, 4, 0),
  370. SND_SOC_DAPM_INPUT("LIN"),
  371. SND_SOC_DAPM_INPUT("LIP"),
  372. SND_SOC_DAPM_INPUT("RIN"),
  373. SND_SOC_DAPM_INPUT("RIP"),
  374. SND_SOC_DAPM_INPUT("AUXL"),
  375. SND_SOC_DAPM_INPUT("AUXR"),
  376. SND_SOC_DAPM_INPUT("L2"),
  377. SND_SOC_DAPM_INPUT("R2"),
  378. SND_SOC_DAPM_OUTPUT("HPL"),
  379. SND_SOC_DAPM_OUTPUT("HPR"),
  380. SND_SOC_DAPM_OUTPUT("SPKL"),
  381. SND_SOC_DAPM_OUTPUT("SPKR")
  382. };
  383. static const struct snd_soc_dapm_route audio_map[] = {
  384. { "Right Output Mixer", "PCM Switch", "Right DAC" },
  385. { "Right Output Mixer", "Aux Switch", "AUXR" },
  386. { "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
  387. { "Left Output Mixer", "PCM Switch", "Left DAC" },
  388. { "Left Output Mixer", "Aux Switch", "AUXL" },
  389. { "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
  390. { "Right Headphone Out", NULL, "Right Output Mixer" },
  391. { "HPR", NULL, "Right Headphone Out" },
  392. { "Left Headphone Out", NULL, "Left Output Mixer" },
  393. { "HPL", NULL, "Left Headphone Out" },
  394. { "Right Speaker Out", NULL, "Right Output Mixer" },
  395. { "SPKR", NULL, "Right Speaker Out" },
  396. { "Left Speaker Out", NULL, "Left Output Mixer" },
  397. { "SPKL", NULL, "Left Speaker Out" },
  398. { "Right ADC", NULL, "Right Boost Mixer" },
  399. { "Right Boost Mixer", "AUXR Volume", "AUXR" },
  400. { "Right Boost Mixer", NULL, "Right Capture PGA" },
  401. { "Right Boost Mixer", "R2 Volume", "R2" },
  402. { "Left ADC", NULL, "Left Boost Mixer" },
  403. { "Left Boost Mixer", "AUXL Volume", "AUXL" },
  404. { "Left Boost Mixer", NULL, "Left Capture PGA" },
  405. { "Left Boost Mixer", "L2 Volume", "L2" },
  406. { "Right Capture PGA", NULL, "Right Input Mixer" },
  407. { "Left Capture PGA", NULL, "Left Input Mixer" },
  408. { "Right Input Mixer", "R2 Switch", "R2" },
  409. { "Right Input Mixer", "MicN Switch", "RIN" },
  410. { "Right Input Mixer", "MicP Switch", "RIP" },
  411. { "Left Input Mixer", "L2 Switch", "L2" },
  412. { "Left Input Mixer", "MicN Switch", "LIN" },
  413. { "Left Input Mixer", "MicP Switch", "LIP" },
  414. };
  415. static int eqmode_get(struct snd_kcontrol *kcontrol,
  416. struct snd_ctl_elem_value *ucontrol)
  417. {
  418. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  419. unsigned int reg;
  420. reg = snd_soc_read(codec, WM8985_EQ1_LOW_SHELF);
  421. if (reg & WM8985_EQ3DMODE)
  422. ucontrol->value.integer.value[0] = 1;
  423. else
  424. ucontrol->value.integer.value[0] = 0;
  425. return 0;
  426. }
  427. static int eqmode_put(struct snd_kcontrol *kcontrol,
  428. struct snd_ctl_elem_value *ucontrol)
  429. {
  430. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  431. unsigned int regpwr2, regpwr3;
  432. unsigned int reg_eq;
  433. if (ucontrol->value.integer.value[0] != 0
  434. && ucontrol->value.integer.value[0] != 1)
  435. return -EINVAL;
  436. reg_eq = snd_soc_read(codec, WM8985_EQ1_LOW_SHELF);
  437. switch ((reg_eq & WM8985_EQ3DMODE) >> WM8985_EQ3DMODE_SHIFT) {
  438. case 0:
  439. if (!ucontrol->value.integer.value[0])
  440. return 0;
  441. break;
  442. case 1:
  443. if (ucontrol->value.integer.value[0])
  444. return 0;
  445. break;
  446. }
  447. regpwr2 = snd_soc_read(codec, WM8985_POWER_MANAGEMENT_2);
  448. regpwr3 = snd_soc_read(codec, WM8985_POWER_MANAGEMENT_3);
  449. /* disable the DACs and ADCs */
  450. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_2,
  451. WM8985_ADCENR_MASK | WM8985_ADCENL_MASK, 0);
  452. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_3,
  453. WM8985_DACENR_MASK | WM8985_DACENL_MASK, 0);
  454. snd_soc_update_bits(codec, WM8985_ADDITIONAL_CONTROL,
  455. WM8985_M128ENB_MASK, WM8985_M128ENB);
  456. /* set the desired eqmode */
  457. snd_soc_update_bits(codec, WM8985_EQ1_LOW_SHELF,
  458. WM8985_EQ3DMODE_MASK,
  459. ucontrol->value.integer.value[0]
  460. << WM8985_EQ3DMODE_SHIFT);
  461. /* restore DAC/ADC configuration */
  462. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_2, regpwr2);
  463. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_3, regpwr3);
  464. return 0;
  465. }
  466. static int wm8985_add_widgets(struct snd_soc_codec *codec)
  467. {
  468. snd_soc_dapm_new_controls(codec, wm8985_dapm_widgets,
  469. ARRAY_SIZE(wm8985_dapm_widgets));
  470. snd_soc_dapm_add_routes(codec, audio_map,
  471. ARRAY_SIZE(audio_map));
  472. return 0;
  473. }
  474. static int wm8985_reset(struct snd_soc_codec *codec)
  475. {
  476. return snd_soc_write(codec, WM8985_SOFTWARE_RESET, 0x0);
  477. }
  478. static int wm8985_dac_mute(struct snd_soc_dai *dai, int mute)
  479. {
  480. struct snd_soc_codec *codec = dai->codec;
  481. return snd_soc_update_bits(codec, WM8985_DAC_CONTROL,
  482. WM8985_SOFTMUTE_MASK,
  483. !!mute << WM8985_SOFTMUTE_SHIFT);
  484. }
  485. static int wm8985_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  486. {
  487. struct wm8985_priv *wm8985;
  488. struct snd_soc_codec *codec;
  489. u16 format, master, bcp, lrp;
  490. codec = dai->codec;
  491. wm8985 = snd_soc_codec_get_drvdata(codec);
  492. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  493. case SND_SOC_DAIFMT_I2S:
  494. format = 0x2;
  495. break;
  496. case SND_SOC_DAIFMT_RIGHT_J:
  497. format = 0x0;
  498. break;
  499. case SND_SOC_DAIFMT_LEFT_J:
  500. format = 0x1;
  501. break;
  502. case SND_SOC_DAIFMT_DSP_A:
  503. case SND_SOC_DAIFMT_DSP_B:
  504. format = 0x3;
  505. break;
  506. default:
  507. dev_err(dai->dev, "Unknown dai format\n");
  508. return -EINVAL;
  509. }
  510. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  511. WM8985_FMT_MASK, format << WM8985_FMT_SHIFT);
  512. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  513. case SND_SOC_DAIFMT_CBM_CFM:
  514. master = 1;
  515. break;
  516. case SND_SOC_DAIFMT_CBS_CFS:
  517. master = 0;
  518. break;
  519. default:
  520. dev_err(dai->dev, "Unknown master/slave configuration\n");
  521. return -EINVAL;
  522. }
  523. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  524. WM8985_MS_MASK, master << WM8985_MS_SHIFT);
  525. /* frame inversion is not valid for dsp modes */
  526. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  527. case SND_SOC_DAIFMT_DSP_A:
  528. case SND_SOC_DAIFMT_DSP_B:
  529. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  530. case SND_SOC_DAIFMT_IB_IF:
  531. case SND_SOC_DAIFMT_NB_IF:
  532. return -EINVAL;
  533. default:
  534. break;
  535. }
  536. break;
  537. default:
  538. break;
  539. }
  540. bcp = lrp = 0;
  541. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  542. case SND_SOC_DAIFMT_NB_NF:
  543. break;
  544. case SND_SOC_DAIFMT_IB_IF:
  545. bcp = lrp = 1;
  546. break;
  547. case SND_SOC_DAIFMT_IB_NF:
  548. bcp = 1;
  549. break;
  550. case SND_SOC_DAIFMT_NB_IF:
  551. lrp = 1;
  552. break;
  553. default:
  554. dev_err(dai->dev, "Unknown polarity configuration\n");
  555. return -EINVAL;
  556. }
  557. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  558. WM8985_LRP_MASK, lrp << WM8985_LRP_SHIFT);
  559. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  560. WM8985_BCP_MASK, bcp << WM8985_BCP_SHIFT);
  561. return 0;
  562. }
  563. static int wm8985_hw_params(struct snd_pcm_substream *substream,
  564. struct snd_pcm_hw_params *params,
  565. struct snd_soc_dai *dai)
  566. {
  567. size_t i;
  568. struct snd_soc_codec *codec;
  569. struct wm8985_priv *wm8985;
  570. u16 blen, srate_idx;
  571. unsigned int tmp;
  572. int srate_best;
  573. codec = dai->codec;
  574. wm8985 = snd_soc_codec_get_drvdata(codec);
  575. wm8985->bclk = snd_soc_params_to_bclk(params);
  576. if ((int)wm8985->bclk < 0)
  577. return wm8985->bclk;
  578. switch (params_format(params)) {
  579. case SNDRV_PCM_FORMAT_S16_LE:
  580. blen = 0x0;
  581. break;
  582. case SNDRV_PCM_FORMAT_S20_3LE:
  583. blen = 0x1;
  584. break;
  585. case SNDRV_PCM_FORMAT_S24_LE:
  586. blen = 0x2;
  587. break;
  588. case SNDRV_PCM_FORMAT_S32_LE:
  589. blen = 0x3;
  590. break;
  591. default:
  592. dev_err(dai->dev, "Unsupported word length %u\n",
  593. params_format(params));
  594. return -EINVAL;
  595. }
  596. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  597. WM8985_WL_MASK, blen << WM8985_WL_SHIFT);
  598. /*
  599. * match to the nearest possible sample rate and rely
  600. * on the array index to configure the SR register
  601. */
  602. srate_idx = 0;
  603. srate_best = abs(srates[0] - params_rate(params));
  604. for (i = 1; i < ARRAY_SIZE(srates); ++i) {
  605. if (abs(srates[i] - params_rate(params)) >= srate_best)
  606. continue;
  607. srate_idx = i;
  608. srate_best = abs(srates[i] - params_rate(params));
  609. }
  610. dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
  611. snd_soc_update_bits(codec, WM8985_ADDITIONAL_CONTROL,
  612. WM8985_SR_MASK, srate_idx << WM8985_SR_SHIFT);
  613. dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8985->bclk);
  614. dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8985->sysclk);
  615. for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
  616. if (wm8985->sysclk / params_rate(params)
  617. == fs_ratios[i].ratio)
  618. break;
  619. }
  620. if (i == ARRAY_SIZE(fs_ratios)) {
  621. dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
  622. wm8985->sysclk, params_rate(params));
  623. return -EINVAL;
  624. }
  625. dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
  626. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  627. WM8985_MCLKDIV_MASK, i << WM8985_MCLKDIV_SHIFT);
  628. /* select the appropriate bclk divider */
  629. tmp = (wm8985->sysclk / fs_ratios[i].div) * 10;
  630. for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
  631. if (wm8985->bclk == tmp / bclk_divs[i])
  632. break;
  633. }
  634. if (i == ARRAY_SIZE(bclk_divs)) {
  635. dev_err(dai->dev, "No matching BCLK divider found\n");
  636. return -EINVAL;
  637. }
  638. dev_dbg(dai->dev, "BCLK div = %d\n", i);
  639. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  640. WM8985_BCLKDIV_MASK, i << WM8985_BCLKDIV_SHIFT);
  641. return 0;
  642. }
  643. struct pll_div {
  644. u32 div2:1;
  645. u32 n:4;
  646. u32 k:24;
  647. };
  648. #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
  649. static int pll_factors(struct pll_div *pll_div, unsigned int target,
  650. unsigned int source)
  651. {
  652. u64 Kpart;
  653. unsigned long int K, Ndiv, Nmod;
  654. pll_div->div2 = 0;
  655. Ndiv = target / source;
  656. if (Ndiv < 6) {
  657. source >>= 1;
  658. pll_div->div2 = 1;
  659. Ndiv = target / source;
  660. }
  661. if (Ndiv < 6 || Ndiv > 12) {
  662. printk(KERN_ERR "%s: WM8985 N value is not within"
  663. " the recommended range: %lu\n", __func__, Ndiv);
  664. return -EINVAL;
  665. }
  666. pll_div->n = Ndiv;
  667. Nmod = target % source;
  668. Kpart = FIXED_PLL_SIZE * (u64)Nmod;
  669. do_div(Kpart, source);
  670. K = Kpart & 0xffffffff;
  671. if ((K % 10) >= 5)
  672. K += 5;
  673. K /= 10;
  674. pll_div->k = K;
  675. return 0;
  676. }
  677. static int wm8985_set_pll(struct snd_soc_dai *dai, int pll_id,
  678. int source, unsigned int freq_in,
  679. unsigned int freq_out)
  680. {
  681. int ret;
  682. struct snd_soc_codec *codec;
  683. struct pll_div pll_div;
  684. codec = dai->codec;
  685. if (freq_in && freq_out) {
  686. ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
  687. if (ret)
  688. return ret;
  689. }
  690. /* disable the PLL before reprogramming it */
  691. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  692. WM8985_PLLEN_MASK, 0);
  693. if (!freq_in || !freq_out)
  694. return 0;
  695. /* set PLLN and PRESCALE */
  696. snd_soc_write(codec, WM8985_PLL_N,
  697. (pll_div.div2 << WM8985_PLL_PRESCALE_SHIFT)
  698. | pll_div.n);
  699. /* set PLLK */
  700. snd_soc_write(codec, WM8985_PLL_K_3, pll_div.k & 0x1ff);
  701. snd_soc_write(codec, WM8985_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
  702. snd_soc_write(codec, WM8985_PLL_K_1, (pll_div.k >> 18));
  703. /* set the source of the clock to be the PLL */
  704. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  705. WM8985_CLKSEL_MASK, WM8985_CLKSEL);
  706. /* enable the PLL */
  707. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  708. WM8985_PLLEN_MASK, WM8985_PLLEN);
  709. return 0;
  710. }
  711. static int wm8985_set_sysclk(struct snd_soc_dai *dai,
  712. int clk_id, unsigned int freq, int dir)
  713. {
  714. struct snd_soc_codec *codec;
  715. struct wm8985_priv *wm8985;
  716. codec = dai->codec;
  717. wm8985 = snd_soc_codec_get_drvdata(codec);
  718. switch (clk_id) {
  719. case WM8985_CLKSRC_MCLK:
  720. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  721. WM8985_CLKSEL_MASK, 0);
  722. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  723. WM8985_PLLEN_MASK, 0);
  724. break;
  725. case WM8985_CLKSRC_PLL:
  726. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  727. WM8985_CLKSEL_MASK, WM8985_CLKSEL);
  728. break;
  729. default:
  730. dev_err(dai->dev, "Unknown clock source %d\n", clk_id);
  731. return -EINVAL;
  732. }
  733. wm8985->sysclk = freq;
  734. return 0;
  735. }
  736. static void wm8985_sync_cache(struct snd_soc_codec *codec)
  737. {
  738. short i;
  739. u16 *cache;
  740. if (!codec->cache_sync)
  741. return;
  742. codec->cache_only = 0;
  743. /* restore cache */
  744. cache = codec->reg_cache;
  745. for (i = 0; i < codec->driver->reg_cache_size; i++) {
  746. if (i == WM8985_SOFTWARE_RESET
  747. || cache[i] == wm8985_reg_defs[i])
  748. continue;
  749. snd_soc_write(codec, i, cache[i]);
  750. }
  751. codec->cache_sync = 0;
  752. }
  753. static int wm8985_set_bias_level(struct snd_soc_codec *codec,
  754. enum snd_soc_bias_level level)
  755. {
  756. int ret;
  757. struct wm8985_priv *wm8985;
  758. wm8985 = snd_soc_codec_get_drvdata(codec);
  759. switch (level) {
  760. case SND_SOC_BIAS_ON:
  761. case SND_SOC_BIAS_PREPARE:
  762. /* VMID at 75k */
  763. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  764. WM8985_VMIDSEL_MASK,
  765. 1 << WM8985_VMIDSEL_SHIFT);
  766. break;
  767. case SND_SOC_BIAS_STANDBY:
  768. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  769. ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
  770. wm8985->supplies);
  771. if (ret) {
  772. dev_err(codec->dev,
  773. "Failed to enable supplies: %d\n",
  774. ret);
  775. return ret;
  776. }
  777. wm8985_sync_cache(codec);
  778. /* enable anti-pop features */
  779. snd_soc_update_bits(codec, WM8985_OUT4_TO_ADC,
  780. WM8985_POBCTRL_MASK,
  781. WM8985_POBCTRL);
  782. /* enable thermal shutdown */
  783. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  784. WM8985_TSDEN_MASK, WM8985_TSDEN);
  785. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  786. WM8985_TSOPCTRL_MASK,
  787. WM8985_TSOPCTRL);
  788. /* enable BIASEN */
  789. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  790. WM8985_BIASEN_MASK, WM8985_BIASEN);
  791. /* VMID at 75k */
  792. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  793. WM8985_VMIDSEL_MASK,
  794. 1 << WM8985_VMIDSEL_SHIFT);
  795. msleep(500);
  796. /* disable anti-pop features */
  797. snd_soc_update_bits(codec, WM8985_OUT4_TO_ADC,
  798. WM8985_POBCTRL_MASK, 0);
  799. }
  800. /* VMID at 300k */
  801. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  802. WM8985_VMIDSEL_MASK,
  803. 2 << WM8985_VMIDSEL_SHIFT);
  804. break;
  805. case SND_SOC_BIAS_OFF:
  806. /* disable thermal shutdown */
  807. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  808. WM8985_TSOPCTRL_MASK, 0);
  809. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  810. WM8985_TSDEN_MASK, 0);
  811. /* disable VMIDSEL and BIASEN */
  812. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  813. WM8985_VMIDSEL_MASK | WM8985_BIASEN_MASK,
  814. 0);
  815. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_1, 0);
  816. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_2, 0);
  817. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_3, 0);
  818. codec->cache_sync = 1;
  819. regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies),
  820. wm8985->supplies);
  821. break;
  822. }
  823. codec->bias_level = level;
  824. return 0;
  825. }
  826. #ifdef CONFIG_PM
  827. static int wm8985_suspend(struct snd_soc_codec *codec, pm_message_t state)
  828. {
  829. wm8985_set_bias_level(codec, SND_SOC_BIAS_OFF);
  830. return 0;
  831. }
  832. static int wm8985_resume(struct snd_soc_codec *codec)
  833. {
  834. wm8985_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  835. return 0;
  836. }
  837. #else
  838. #define wm8985_suspend NULL
  839. #define wm8985_resume NULL
  840. #endif
  841. static int wm8985_remove(struct snd_soc_codec *codec)
  842. {
  843. struct wm8985_priv *wm8985;
  844. wm8985 = snd_soc_codec_get_drvdata(codec);
  845. wm8985_set_bias_level(codec, SND_SOC_BIAS_OFF);
  846. regulator_bulk_free(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  847. return 0;
  848. }
  849. static int wm8985_probe(struct snd_soc_codec *codec)
  850. {
  851. size_t i;
  852. struct wm8985_priv *wm8985;
  853. int ret;
  854. u16 *cache;
  855. wm8985 = snd_soc_codec_get_drvdata(codec);
  856. ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8985->control_type);
  857. if (ret < 0) {
  858. dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
  859. return ret;
  860. }
  861. for (i = 0; i < ARRAY_SIZE(wm8985->supplies); i++)
  862. wm8985->supplies[i].supply = wm8985_supply_names[i];
  863. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8985->supplies),
  864. wm8985->supplies);
  865. if (ret) {
  866. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  867. return ret;
  868. }
  869. ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
  870. wm8985->supplies);
  871. if (ret) {
  872. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  873. goto err_reg_get;
  874. }
  875. ret = wm8985_reset(codec);
  876. if (ret < 0) {
  877. dev_err(codec->dev, "Failed to issue reset: %d\n", ret);
  878. goto err_reg_enable;
  879. }
  880. cache = codec->reg_cache;
  881. /* latch volume update bits */
  882. for (i = 0; i < ARRAY_SIZE(volume_update_regs); ++i)
  883. cache[volume_update_regs[i]] |= 0x100;
  884. /* enable BIASCUT */
  885. cache[WM8985_BIAS_CTRL] |= WM8985_BIASCUT;
  886. codec->cache_sync = 1;
  887. snd_soc_add_controls(codec, wm8985_snd_controls,
  888. ARRAY_SIZE(wm8985_snd_controls));
  889. wm8985_add_widgets(codec);
  890. wm8985_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  891. return 0;
  892. err_reg_enable:
  893. regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  894. err_reg_get:
  895. regulator_bulk_free(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  896. return ret;
  897. }
  898. static struct snd_soc_dai_ops wm8985_dai_ops = {
  899. .digital_mute = wm8985_dac_mute,
  900. .hw_params = wm8985_hw_params,
  901. .set_fmt = wm8985_set_fmt,
  902. .set_sysclk = wm8985_set_sysclk,
  903. .set_pll = wm8985_set_pll
  904. };
  905. #define WM8985_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  906. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  907. static struct snd_soc_dai_driver wm8985_dai = {
  908. .name = "wm8985-hifi",
  909. .playback = {
  910. .stream_name = "Playback",
  911. .channels_min = 2,
  912. .channels_max = 2,
  913. .rates = SNDRV_PCM_RATE_8000_48000,
  914. .formats = WM8985_FORMATS,
  915. },
  916. .capture = {
  917. .stream_name = "Capture",
  918. .channels_min = 2,
  919. .channels_max = 2,
  920. .rates = SNDRV_PCM_RATE_8000_48000,
  921. .formats = WM8985_FORMATS,
  922. },
  923. .ops = &wm8985_dai_ops,
  924. .symmetric_rates = 1
  925. };
  926. static struct snd_soc_codec_driver soc_codec_dev_wm8985 = {
  927. .probe = wm8985_probe,
  928. .remove = wm8985_remove,
  929. .suspend = wm8985_suspend,
  930. .resume = wm8985_resume,
  931. .set_bias_level = wm8985_set_bias_level,
  932. .reg_cache_size = ARRAY_SIZE(wm8985_reg_defs),
  933. .reg_word_size = sizeof(u16),
  934. .reg_cache_default = wm8985_reg_defs
  935. };
  936. #if defined(CONFIG_SPI_MASTER)
  937. static int __devinit wm8985_spi_probe(struct spi_device *spi)
  938. {
  939. struct wm8985_priv *wm8985;
  940. int ret;
  941. wm8985 = kzalloc(sizeof *wm8985, GFP_KERNEL);
  942. if (IS_ERR(wm8985))
  943. return PTR_ERR(wm8985);
  944. wm8985->control_type = SND_SOC_SPI;
  945. spi_set_drvdata(spi, wm8985);
  946. ret = snd_soc_register_codec(&spi->dev,
  947. &soc_codec_dev_wm8985, &wm8985_dai, 1);
  948. if (ret < 0)
  949. kfree(wm8985);
  950. return ret;
  951. }
  952. static int __devexit wm8985_spi_remove(struct spi_device *spi)
  953. {
  954. snd_soc_unregister_codec(&spi->dev);
  955. kfree(spi_get_drvdata(spi));
  956. return 0;
  957. }
  958. static struct spi_driver wm8985_spi_driver = {
  959. .driver = {
  960. .name = "wm8985",
  961. .bus = &spi_bus_type,
  962. .owner = THIS_MODULE,
  963. },
  964. .probe = wm8985_spi_probe,
  965. .remove = __devexit_p(wm8985_spi_remove)
  966. };
  967. #endif
  968. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  969. static __devinit int wm8985_i2c_probe(struct i2c_client *i2c,
  970. const struct i2c_device_id *id)
  971. {
  972. struct wm8985_priv *wm8985;
  973. int ret;
  974. wm8985 = kzalloc(sizeof *wm8985, GFP_KERNEL);
  975. if (IS_ERR(wm8985))
  976. return PTR_ERR(wm8985);
  977. wm8985->control_type = SND_SOC_I2C;
  978. i2c_set_clientdata(i2c, wm8985);
  979. ret = snd_soc_register_codec(&i2c->dev,
  980. &soc_codec_dev_wm8985, &wm8985_dai, 1);
  981. if (ret < 0)
  982. kfree(wm8985);
  983. return ret;
  984. }
  985. static __devexit int wm8985_i2c_remove(struct i2c_client *client)
  986. {
  987. snd_soc_unregister_codec(&client->dev);
  988. kfree(i2c_get_clientdata(client));
  989. return 0;
  990. }
  991. static const struct i2c_device_id wm8985_i2c_id[] = {
  992. { "wm8985", 0 },
  993. { }
  994. };
  995. MODULE_DEVICE_TABLE(i2c, wm8985_i2c_id);
  996. static struct i2c_driver wm8985_i2c_driver = {
  997. .driver = {
  998. .name = "wm8985",
  999. .owner = THIS_MODULE,
  1000. },
  1001. .probe = wm8985_i2c_probe,
  1002. .remove = __devexit_p(wm8985_i2c_remove),
  1003. .id_table = wm8985_i2c_id
  1004. };
  1005. #endif
  1006. static int __init wm8985_modinit(void)
  1007. {
  1008. int ret = 0;
  1009. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1010. ret = i2c_add_driver(&wm8985_i2c_driver);
  1011. if (ret) {
  1012. printk(KERN_ERR "Failed to register wm8985 I2C driver: %d\n",
  1013. ret);
  1014. }
  1015. #endif
  1016. #if defined(CONFIG_SPI_MASTER)
  1017. ret = spi_register_driver(&wm8985_spi_driver);
  1018. if (ret != 0) {
  1019. printk(KERN_ERR "Failed to register wm8985 SPI driver: %d\n",
  1020. ret);
  1021. }
  1022. #endif
  1023. return ret;
  1024. }
  1025. module_init(wm8985_modinit);
  1026. static void __exit wm8985_exit(void)
  1027. {
  1028. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1029. i2c_del_driver(&wm8985_i2c_driver);
  1030. #endif
  1031. #if defined(CONFIG_SPI_MASTER)
  1032. spi_unregister_driver(&wm8985_spi_driver);
  1033. #endif
  1034. }
  1035. module_exit(wm8985_exit);
  1036. MODULE_DESCRIPTION("ASoC WM8985 driver");
  1037. MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
  1038. MODULE_LICENSE("GPL");