nouveau_state.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nv04_fifo_fini;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. engine->pm.clock_get = nv04_pm_clock_get;
  94. engine->pm.clock_pre = nv04_pm_clock_pre;
  95. engine->pm.clock_set = nv04_pm_clock_set;
  96. engine->crypt.init = nouveau_stub_init;
  97. engine->crypt.takedown = nouveau_stub_takedown;
  98. break;
  99. case 0x10:
  100. engine->instmem.init = nv04_instmem_init;
  101. engine->instmem.takedown = nv04_instmem_takedown;
  102. engine->instmem.suspend = nv04_instmem_suspend;
  103. engine->instmem.resume = nv04_instmem_resume;
  104. engine->instmem.get = nv04_instmem_get;
  105. engine->instmem.put = nv04_instmem_put;
  106. engine->instmem.map = nv04_instmem_map;
  107. engine->instmem.unmap = nv04_instmem_unmap;
  108. engine->instmem.flush = nv04_instmem_flush;
  109. engine->mc.init = nv04_mc_init;
  110. engine->mc.takedown = nv04_mc_takedown;
  111. engine->timer.init = nv04_timer_init;
  112. engine->timer.read = nv04_timer_read;
  113. engine->timer.takedown = nv04_timer_takedown;
  114. engine->fb.init = nv10_fb_init;
  115. engine->fb.takedown = nv10_fb_takedown;
  116. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  117. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  118. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  119. engine->graph.init = nv10_graph_init;
  120. engine->graph.takedown = nv10_graph_takedown;
  121. engine->graph.channel = nv10_graph_channel;
  122. engine->graph.create_context = nv10_graph_create_context;
  123. engine->graph.destroy_context = nv10_graph_destroy_context;
  124. engine->graph.fifo_access = nv04_graph_fifo_access;
  125. engine->graph.load_context = nv10_graph_load_context;
  126. engine->graph.unload_context = nv10_graph_unload_context;
  127. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  128. engine->fifo.channels = 32;
  129. engine->fifo.init = nv10_fifo_init;
  130. engine->fifo.takedown = nv04_fifo_fini;
  131. engine->fifo.disable = nv04_fifo_disable;
  132. engine->fifo.enable = nv04_fifo_enable;
  133. engine->fifo.reassign = nv04_fifo_reassign;
  134. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  135. engine->fifo.channel_id = nv10_fifo_channel_id;
  136. engine->fifo.create_context = nv10_fifo_create_context;
  137. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  138. engine->fifo.load_context = nv10_fifo_load_context;
  139. engine->fifo.unload_context = nv10_fifo_unload_context;
  140. engine->display.early_init = nv04_display_early_init;
  141. engine->display.late_takedown = nv04_display_late_takedown;
  142. engine->display.create = nv04_display_create;
  143. engine->display.init = nv04_display_init;
  144. engine->display.destroy = nv04_display_destroy;
  145. engine->gpio.init = nouveau_stub_init;
  146. engine->gpio.takedown = nouveau_stub_takedown;
  147. engine->gpio.get = nv10_gpio_get;
  148. engine->gpio.set = nv10_gpio_set;
  149. engine->gpio.irq_enable = NULL;
  150. engine->pm.clock_get = nv04_pm_clock_get;
  151. engine->pm.clock_pre = nv04_pm_clock_pre;
  152. engine->pm.clock_set = nv04_pm_clock_set;
  153. engine->crypt.init = nouveau_stub_init;
  154. engine->crypt.takedown = nouveau_stub_takedown;
  155. break;
  156. case 0x20:
  157. engine->instmem.init = nv04_instmem_init;
  158. engine->instmem.takedown = nv04_instmem_takedown;
  159. engine->instmem.suspend = nv04_instmem_suspend;
  160. engine->instmem.resume = nv04_instmem_resume;
  161. engine->instmem.get = nv04_instmem_get;
  162. engine->instmem.put = nv04_instmem_put;
  163. engine->instmem.map = nv04_instmem_map;
  164. engine->instmem.unmap = nv04_instmem_unmap;
  165. engine->instmem.flush = nv04_instmem_flush;
  166. engine->mc.init = nv04_mc_init;
  167. engine->mc.takedown = nv04_mc_takedown;
  168. engine->timer.init = nv04_timer_init;
  169. engine->timer.read = nv04_timer_read;
  170. engine->timer.takedown = nv04_timer_takedown;
  171. engine->fb.init = nv10_fb_init;
  172. engine->fb.takedown = nv10_fb_takedown;
  173. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  174. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  175. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  176. engine->graph.init = nv20_graph_init;
  177. engine->graph.takedown = nv20_graph_takedown;
  178. engine->graph.channel = nv10_graph_channel;
  179. engine->graph.create_context = nv20_graph_create_context;
  180. engine->graph.destroy_context = nv20_graph_destroy_context;
  181. engine->graph.fifo_access = nv04_graph_fifo_access;
  182. engine->graph.load_context = nv20_graph_load_context;
  183. engine->graph.unload_context = nv20_graph_unload_context;
  184. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  185. engine->fifo.channels = 32;
  186. engine->fifo.init = nv10_fifo_init;
  187. engine->fifo.takedown = nv04_fifo_fini;
  188. engine->fifo.disable = nv04_fifo_disable;
  189. engine->fifo.enable = nv04_fifo_enable;
  190. engine->fifo.reassign = nv04_fifo_reassign;
  191. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  192. engine->fifo.channel_id = nv10_fifo_channel_id;
  193. engine->fifo.create_context = nv10_fifo_create_context;
  194. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  195. engine->fifo.load_context = nv10_fifo_load_context;
  196. engine->fifo.unload_context = nv10_fifo_unload_context;
  197. engine->display.early_init = nv04_display_early_init;
  198. engine->display.late_takedown = nv04_display_late_takedown;
  199. engine->display.create = nv04_display_create;
  200. engine->display.init = nv04_display_init;
  201. engine->display.destroy = nv04_display_destroy;
  202. engine->gpio.init = nouveau_stub_init;
  203. engine->gpio.takedown = nouveau_stub_takedown;
  204. engine->gpio.get = nv10_gpio_get;
  205. engine->gpio.set = nv10_gpio_set;
  206. engine->gpio.irq_enable = NULL;
  207. engine->pm.clock_get = nv04_pm_clock_get;
  208. engine->pm.clock_pre = nv04_pm_clock_pre;
  209. engine->pm.clock_set = nv04_pm_clock_set;
  210. engine->crypt.init = nouveau_stub_init;
  211. engine->crypt.takedown = nouveau_stub_takedown;
  212. break;
  213. case 0x30:
  214. engine->instmem.init = nv04_instmem_init;
  215. engine->instmem.takedown = nv04_instmem_takedown;
  216. engine->instmem.suspend = nv04_instmem_suspend;
  217. engine->instmem.resume = nv04_instmem_resume;
  218. engine->instmem.get = nv04_instmem_get;
  219. engine->instmem.put = nv04_instmem_put;
  220. engine->instmem.map = nv04_instmem_map;
  221. engine->instmem.unmap = nv04_instmem_unmap;
  222. engine->instmem.flush = nv04_instmem_flush;
  223. engine->mc.init = nv04_mc_init;
  224. engine->mc.takedown = nv04_mc_takedown;
  225. engine->timer.init = nv04_timer_init;
  226. engine->timer.read = nv04_timer_read;
  227. engine->timer.takedown = nv04_timer_takedown;
  228. engine->fb.init = nv30_fb_init;
  229. engine->fb.takedown = nv30_fb_takedown;
  230. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  231. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  232. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  233. engine->graph.init = nv30_graph_init;
  234. engine->graph.takedown = nv20_graph_takedown;
  235. engine->graph.fifo_access = nv04_graph_fifo_access;
  236. engine->graph.channel = nv10_graph_channel;
  237. engine->graph.create_context = nv20_graph_create_context;
  238. engine->graph.destroy_context = nv20_graph_destroy_context;
  239. engine->graph.load_context = nv20_graph_load_context;
  240. engine->graph.unload_context = nv20_graph_unload_context;
  241. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  242. engine->fifo.channels = 32;
  243. engine->fifo.init = nv10_fifo_init;
  244. engine->fifo.takedown = nv04_fifo_fini;
  245. engine->fifo.disable = nv04_fifo_disable;
  246. engine->fifo.enable = nv04_fifo_enable;
  247. engine->fifo.reassign = nv04_fifo_reassign;
  248. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  249. engine->fifo.channel_id = nv10_fifo_channel_id;
  250. engine->fifo.create_context = nv10_fifo_create_context;
  251. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  252. engine->fifo.load_context = nv10_fifo_load_context;
  253. engine->fifo.unload_context = nv10_fifo_unload_context;
  254. engine->display.early_init = nv04_display_early_init;
  255. engine->display.late_takedown = nv04_display_late_takedown;
  256. engine->display.create = nv04_display_create;
  257. engine->display.init = nv04_display_init;
  258. engine->display.destroy = nv04_display_destroy;
  259. engine->gpio.init = nouveau_stub_init;
  260. engine->gpio.takedown = nouveau_stub_takedown;
  261. engine->gpio.get = nv10_gpio_get;
  262. engine->gpio.set = nv10_gpio_set;
  263. engine->gpio.irq_enable = NULL;
  264. engine->pm.clock_get = nv04_pm_clock_get;
  265. engine->pm.clock_pre = nv04_pm_clock_pre;
  266. engine->pm.clock_set = nv04_pm_clock_set;
  267. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  268. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  269. engine->crypt.init = nouveau_stub_init;
  270. engine->crypt.takedown = nouveau_stub_takedown;
  271. break;
  272. case 0x40:
  273. case 0x60:
  274. engine->instmem.init = nv04_instmem_init;
  275. engine->instmem.takedown = nv04_instmem_takedown;
  276. engine->instmem.suspend = nv04_instmem_suspend;
  277. engine->instmem.resume = nv04_instmem_resume;
  278. engine->instmem.get = nv04_instmem_get;
  279. engine->instmem.put = nv04_instmem_put;
  280. engine->instmem.map = nv04_instmem_map;
  281. engine->instmem.unmap = nv04_instmem_unmap;
  282. engine->instmem.flush = nv04_instmem_flush;
  283. engine->mc.init = nv40_mc_init;
  284. engine->mc.takedown = nv40_mc_takedown;
  285. engine->timer.init = nv04_timer_init;
  286. engine->timer.read = nv04_timer_read;
  287. engine->timer.takedown = nv04_timer_takedown;
  288. engine->fb.init = nv40_fb_init;
  289. engine->fb.takedown = nv40_fb_takedown;
  290. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  291. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  292. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  293. engine->graph.init = nv40_graph_init;
  294. engine->graph.takedown = nv40_graph_takedown;
  295. engine->graph.fifo_access = nv04_graph_fifo_access;
  296. engine->graph.channel = nv40_graph_channel;
  297. engine->graph.create_context = nv40_graph_create_context;
  298. engine->graph.destroy_context = nv40_graph_destroy_context;
  299. engine->graph.load_context = nv40_graph_load_context;
  300. engine->graph.unload_context = nv40_graph_unload_context;
  301. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  302. engine->fifo.channels = 32;
  303. engine->fifo.init = nv40_fifo_init;
  304. engine->fifo.takedown = nv04_fifo_fini;
  305. engine->fifo.disable = nv04_fifo_disable;
  306. engine->fifo.enable = nv04_fifo_enable;
  307. engine->fifo.reassign = nv04_fifo_reassign;
  308. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  309. engine->fifo.channel_id = nv10_fifo_channel_id;
  310. engine->fifo.create_context = nv40_fifo_create_context;
  311. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  312. engine->fifo.load_context = nv40_fifo_load_context;
  313. engine->fifo.unload_context = nv40_fifo_unload_context;
  314. engine->display.early_init = nv04_display_early_init;
  315. engine->display.late_takedown = nv04_display_late_takedown;
  316. engine->display.create = nv04_display_create;
  317. engine->display.init = nv04_display_init;
  318. engine->display.destroy = nv04_display_destroy;
  319. engine->gpio.init = nouveau_stub_init;
  320. engine->gpio.takedown = nouveau_stub_takedown;
  321. engine->gpio.get = nv10_gpio_get;
  322. engine->gpio.set = nv10_gpio_set;
  323. engine->gpio.irq_enable = NULL;
  324. engine->pm.clock_get = nv04_pm_clock_get;
  325. engine->pm.clock_pre = nv04_pm_clock_pre;
  326. engine->pm.clock_set = nv04_pm_clock_set;
  327. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  328. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  329. engine->pm.temp_get = nv40_temp_get;
  330. engine->crypt.init = nouveau_stub_init;
  331. engine->crypt.takedown = nouveau_stub_takedown;
  332. break;
  333. case 0x50:
  334. case 0x80: /* gotta love NVIDIA's consistency.. */
  335. case 0x90:
  336. case 0xA0:
  337. engine->instmem.init = nv50_instmem_init;
  338. engine->instmem.takedown = nv50_instmem_takedown;
  339. engine->instmem.suspend = nv50_instmem_suspend;
  340. engine->instmem.resume = nv50_instmem_resume;
  341. engine->instmem.get = nv50_instmem_get;
  342. engine->instmem.put = nv50_instmem_put;
  343. engine->instmem.map = nv50_instmem_map;
  344. engine->instmem.unmap = nv50_instmem_unmap;
  345. if (dev_priv->chipset == 0x50)
  346. engine->instmem.flush = nv50_instmem_flush;
  347. else
  348. engine->instmem.flush = nv84_instmem_flush;
  349. engine->mc.init = nv50_mc_init;
  350. engine->mc.takedown = nv50_mc_takedown;
  351. engine->timer.init = nv04_timer_init;
  352. engine->timer.read = nv04_timer_read;
  353. engine->timer.takedown = nv04_timer_takedown;
  354. engine->fb.init = nv50_fb_init;
  355. engine->fb.takedown = nv50_fb_takedown;
  356. engine->graph.init = nv50_graph_init;
  357. engine->graph.takedown = nv50_graph_takedown;
  358. engine->graph.fifo_access = nv50_graph_fifo_access;
  359. engine->graph.channel = nv50_graph_channel;
  360. engine->graph.create_context = nv50_graph_create_context;
  361. engine->graph.destroy_context = nv50_graph_destroy_context;
  362. engine->graph.load_context = nv50_graph_load_context;
  363. engine->graph.unload_context = nv50_graph_unload_context;
  364. if (dev_priv->chipset != 0x86)
  365. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  366. else {
  367. /* from what i can see nvidia do this on every
  368. * pre-NVA3 board except NVAC, but, we've only
  369. * ever seen problems on NV86
  370. */
  371. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  372. }
  373. engine->fifo.channels = 128;
  374. engine->fifo.init = nv50_fifo_init;
  375. engine->fifo.takedown = nv50_fifo_takedown;
  376. engine->fifo.disable = nv04_fifo_disable;
  377. engine->fifo.enable = nv04_fifo_enable;
  378. engine->fifo.reassign = nv04_fifo_reassign;
  379. engine->fifo.channel_id = nv50_fifo_channel_id;
  380. engine->fifo.create_context = nv50_fifo_create_context;
  381. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  382. engine->fifo.load_context = nv50_fifo_load_context;
  383. engine->fifo.unload_context = nv50_fifo_unload_context;
  384. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  385. engine->display.early_init = nv50_display_early_init;
  386. engine->display.late_takedown = nv50_display_late_takedown;
  387. engine->display.create = nv50_display_create;
  388. engine->display.init = nv50_display_init;
  389. engine->display.destroy = nv50_display_destroy;
  390. engine->gpio.init = nv50_gpio_init;
  391. engine->gpio.takedown = nv50_gpio_fini;
  392. engine->gpio.get = nv50_gpio_get;
  393. engine->gpio.set = nv50_gpio_set;
  394. engine->gpio.irq_register = nv50_gpio_irq_register;
  395. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  396. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  397. switch (dev_priv->chipset) {
  398. case 0x84:
  399. case 0x86:
  400. case 0x92:
  401. case 0x94:
  402. case 0x96:
  403. case 0x98:
  404. case 0xa0:
  405. case 0xaa:
  406. case 0xac:
  407. case 0x50:
  408. engine->pm.clock_get = nv50_pm_clock_get;
  409. engine->pm.clock_pre = nv50_pm_clock_pre;
  410. engine->pm.clock_set = nv50_pm_clock_set;
  411. break;
  412. default:
  413. engine->pm.clock_get = nva3_pm_clock_get;
  414. engine->pm.clock_pre = nva3_pm_clock_pre;
  415. engine->pm.clock_set = nva3_pm_clock_set;
  416. break;
  417. }
  418. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  419. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  420. if (dev_priv->chipset >= 0x84)
  421. engine->pm.temp_get = nv84_temp_get;
  422. else
  423. engine->pm.temp_get = nv40_temp_get;
  424. switch (dev_priv->chipset) {
  425. case 0x84:
  426. case 0x86:
  427. case 0x92:
  428. case 0x94:
  429. case 0x96:
  430. case 0xa0:
  431. engine->crypt.init = nv84_crypt_init;
  432. engine->crypt.takedown = nv84_crypt_fini;
  433. engine->crypt.create_context = nv84_crypt_create_context;
  434. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  435. engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
  436. break;
  437. default:
  438. engine->crypt.init = nouveau_stub_init;
  439. engine->crypt.takedown = nouveau_stub_takedown;
  440. break;
  441. }
  442. break;
  443. case 0xC0:
  444. engine->instmem.init = nvc0_instmem_init;
  445. engine->instmem.takedown = nvc0_instmem_takedown;
  446. engine->instmem.suspend = nvc0_instmem_suspend;
  447. engine->instmem.resume = nvc0_instmem_resume;
  448. engine->instmem.get = nvc0_instmem_get;
  449. engine->instmem.put = nvc0_instmem_put;
  450. engine->instmem.map = nvc0_instmem_map;
  451. engine->instmem.unmap = nvc0_instmem_unmap;
  452. engine->instmem.flush = nvc0_instmem_flush;
  453. engine->mc.init = nv50_mc_init;
  454. engine->mc.takedown = nv50_mc_takedown;
  455. engine->timer.init = nv04_timer_init;
  456. engine->timer.read = nv04_timer_read;
  457. engine->timer.takedown = nv04_timer_takedown;
  458. engine->fb.init = nvc0_fb_init;
  459. engine->fb.takedown = nvc0_fb_takedown;
  460. engine->graph.init = nvc0_graph_init;
  461. engine->graph.takedown = nvc0_graph_takedown;
  462. engine->graph.fifo_access = nvc0_graph_fifo_access;
  463. engine->graph.channel = nvc0_graph_channel;
  464. engine->graph.create_context = nvc0_graph_create_context;
  465. engine->graph.destroy_context = nvc0_graph_destroy_context;
  466. engine->graph.load_context = nvc0_graph_load_context;
  467. engine->graph.unload_context = nvc0_graph_unload_context;
  468. engine->fifo.channels = 128;
  469. engine->fifo.init = nvc0_fifo_init;
  470. engine->fifo.takedown = nvc0_fifo_takedown;
  471. engine->fifo.disable = nvc0_fifo_disable;
  472. engine->fifo.enable = nvc0_fifo_enable;
  473. engine->fifo.reassign = nvc0_fifo_reassign;
  474. engine->fifo.channel_id = nvc0_fifo_channel_id;
  475. engine->fifo.create_context = nvc0_fifo_create_context;
  476. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  477. engine->fifo.load_context = nvc0_fifo_load_context;
  478. engine->fifo.unload_context = nvc0_fifo_unload_context;
  479. engine->display.early_init = nv50_display_early_init;
  480. engine->display.late_takedown = nv50_display_late_takedown;
  481. engine->display.create = nv50_display_create;
  482. engine->display.init = nv50_display_init;
  483. engine->display.destroy = nv50_display_destroy;
  484. engine->gpio.init = nv50_gpio_init;
  485. engine->gpio.takedown = nouveau_stub_takedown;
  486. engine->gpio.get = nv50_gpio_get;
  487. engine->gpio.set = nv50_gpio_set;
  488. engine->gpio.irq_register = nv50_gpio_irq_register;
  489. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  490. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  491. engine->crypt.init = nouveau_stub_init;
  492. engine->crypt.takedown = nouveau_stub_takedown;
  493. break;
  494. default:
  495. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  496. return 1;
  497. }
  498. return 0;
  499. }
  500. static unsigned int
  501. nouveau_vga_set_decode(void *priv, bool state)
  502. {
  503. struct drm_device *dev = priv;
  504. struct drm_nouveau_private *dev_priv = dev->dev_private;
  505. if (dev_priv->chipset >= 0x40)
  506. nv_wr32(dev, 0x88054, state);
  507. else
  508. nv_wr32(dev, 0x1854, state);
  509. if (state)
  510. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  511. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  512. else
  513. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  514. }
  515. static int
  516. nouveau_card_init_channel(struct drm_device *dev)
  517. {
  518. struct drm_nouveau_private *dev_priv = dev->dev_private;
  519. struct nouveau_gpuobj *gpuobj = NULL;
  520. int ret;
  521. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  522. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  523. if (ret)
  524. return ret;
  525. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  526. 0, dev_priv->vram_size,
  527. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  528. &gpuobj);
  529. if (ret)
  530. goto out_err;
  531. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  532. nouveau_gpuobj_ref(NULL, &gpuobj);
  533. if (ret)
  534. goto out_err;
  535. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  536. dev_priv->gart_info.aper_size,
  537. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  538. if (ret)
  539. goto out_err;
  540. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  541. nouveau_gpuobj_ref(NULL, &gpuobj);
  542. if (ret)
  543. goto out_err;
  544. mutex_unlock(&dev_priv->channel->mutex);
  545. return 0;
  546. out_err:
  547. nouveau_channel_put(&dev_priv->channel);
  548. return ret;
  549. }
  550. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  551. enum vga_switcheroo_state state)
  552. {
  553. struct drm_device *dev = pci_get_drvdata(pdev);
  554. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  555. if (state == VGA_SWITCHEROO_ON) {
  556. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  557. nouveau_pci_resume(pdev);
  558. drm_kms_helper_poll_enable(dev);
  559. } else {
  560. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  561. drm_kms_helper_poll_disable(dev);
  562. nouveau_pci_suspend(pdev, pmm);
  563. }
  564. }
  565. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  566. {
  567. struct drm_device *dev = pci_get_drvdata(pdev);
  568. bool can_switch;
  569. spin_lock(&dev->count_lock);
  570. can_switch = (dev->open_count == 0);
  571. spin_unlock(&dev->count_lock);
  572. return can_switch;
  573. }
  574. int
  575. nouveau_card_init(struct drm_device *dev)
  576. {
  577. struct drm_nouveau_private *dev_priv = dev->dev_private;
  578. struct nouveau_engine *engine;
  579. int ret;
  580. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  581. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  582. nouveau_switcheroo_can_switch);
  583. /* Initialise internal driver API hooks */
  584. ret = nouveau_init_engine_ptrs(dev);
  585. if (ret)
  586. goto out;
  587. engine = &dev_priv->engine;
  588. spin_lock_init(&dev_priv->channels.lock);
  589. spin_lock_init(&dev_priv->tile.lock);
  590. spin_lock_init(&dev_priv->context_switch_lock);
  591. /* Make the CRTCs and I2C buses accessible */
  592. ret = engine->display.early_init(dev);
  593. if (ret)
  594. goto out;
  595. /* Parse BIOS tables / Run init tables if card not POSTed */
  596. ret = nouveau_bios_init(dev);
  597. if (ret)
  598. goto out_display_early;
  599. nouveau_pm_init(dev);
  600. ret = nouveau_mem_vram_init(dev);
  601. if (ret)
  602. goto out_bios;
  603. ret = nouveau_gpuobj_init(dev);
  604. if (ret)
  605. goto out_vram;
  606. ret = engine->instmem.init(dev);
  607. if (ret)
  608. goto out_gpuobj;
  609. ret = nouveau_mem_gart_init(dev);
  610. if (ret)
  611. goto out_instmem;
  612. /* PMC */
  613. ret = engine->mc.init(dev);
  614. if (ret)
  615. goto out_gart;
  616. /* PGPIO */
  617. ret = engine->gpio.init(dev);
  618. if (ret)
  619. goto out_mc;
  620. /* PTIMER */
  621. ret = engine->timer.init(dev);
  622. if (ret)
  623. goto out_gpio;
  624. /* PFB */
  625. ret = engine->fb.init(dev);
  626. if (ret)
  627. goto out_timer;
  628. if (nouveau_noaccel)
  629. engine->graph.accel_blocked = true;
  630. else {
  631. /* PGRAPH */
  632. ret = engine->graph.init(dev);
  633. if (ret)
  634. goto out_fb;
  635. /* PCRYPT */
  636. ret = engine->crypt.init(dev);
  637. if (ret)
  638. goto out_graph;
  639. /* PFIFO */
  640. ret = engine->fifo.init(dev);
  641. if (ret)
  642. goto out_crypt;
  643. }
  644. ret = engine->display.create(dev);
  645. if (ret)
  646. goto out_fifo;
  647. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  648. if (ret)
  649. goto out_vblank;
  650. ret = nouveau_irq_init(dev);
  651. if (ret)
  652. goto out_vblank;
  653. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  654. if (!engine->graph.accel_blocked) {
  655. ret = nouveau_fence_init(dev);
  656. if (ret)
  657. goto out_irq;
  658. ret = nouveau_card_init_channel(dev);
  659. if (ret)
  660. goto out_fence;
  661. }
  662. ret = nouveau_backlight_init(dev);
  663. if (ret)
  664. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  665. nouveau_fbcon_init(dev);
  666. drm_kms_helper_poll_init(dev);
  667. return 0;
  668. out_fence:
  669. nouveau_fence_fini(dev);
  670. out_irq:
  671. nouveau_irq_fini(dev);
  672. out_vblank:
  673. drm_vblank_cleanup(dev);
  674. engine->display.destroy(dev);
  675. out_fifo:
  676. if (!nouveau_noaccel)
  677. engine->fifo.takedown(dev);
  678. out_crypt:
  679. if (!nouveau_noaccel)
  680. engine->crypt.takedown(dev);
  681. out_graph:
  682. if (!nouveau_noaccel)
  683. engine->graph.takedown(dev);
  684. out_fb:
  685. engine->fb.takedown(dev);
  686. out_timer:
  687. engine->timer.takedown(dev);
  688. out_gpio:
  689. engine->gpio.takedown(dev);
  690. out_mc:
  691. engine->mc.takedown(dev);
  692. out_gart:
  693. nouveau_mem_gart_fini(dev);
  694. out_instmem:
  695. engine->instmem.takedown(dev);
  696. out_gpuobj:
  697. nouveau_gpuobj_takedown(dev);
  698. out_vram:
  699. nouveau_mem_vram_fini(dev);
  700. out_bios:
  701. nouveau_pm_fini(dev);
  702. nouveau_bios_takedown(dev);
  703. out_display_early:
  704. engine->display.late_takedown(dev);
  705. out:
  706. vga_client_register(dev->pdev, NULL, NULL, NULL);
  707. return ret;
  708. }
  709. static void nouveau_card_takedown(struct drm_device *dev)
  710. {
  711. struct drm_nouveau_private *dev_priv = dev->dev_private;
  712. struct nouveau_engine *engine = &dev_priv->engine;
  713. nouveau_backlight_exit(dev);
  714. if (!engine->graph.accel_blocked) {
  715. nouveau_fence_fini(dev);
  716. nouveau_channel_put_unlocked(&dev_priv->channel);
  717. }
  718. if (!nouveau_noaccel) {
  719. engine->fifo.takedown(dev);
  720. engine->crypt.takedown(dev);
  721. engine->graph.takedown(dev);
  722. }
  723. engine->fb.takedown(dev);
  724. engine->timer.takedown(dev);
  725. engine->gpio.takedown(dev);
  726. engine->mc.takedown(dev);
  727. engine->display.late_takedown(dev);
  728. mutex_lock(&dev->struct_mutex);
  729. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  730. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  731. mutex_unlock(&dev->struct_mutex);
  732. nouveau_mem_gart_fini(dev);
  733. engine->instmem.takedown(dev);
  734. nouveau_gpuobj_takedown(dev);
  735. nouveau_mem_vram_fini(dev);
  736. nouveau_irq_fini(dev);
  737. drm_vblank_cleanup(dev);
  738. nouveau_pm_fini(dev);
  739. nouveau_bios_takedown(dev);
  740. vga_client_register(dev->pdev, NULL, NULL, NULL);
  741. }
  742. /* here a client dies, release the stuff that was allocated for its
  743. * file_priv */
  744. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  745. {
  746. nouveau_channel_cleanup(dev, file_priv);
  747. }
  748. /* first module load, setup the mmio/fb mapping */
  749. /* KMS: we need mmio at load time, not when the first drm client opens. */
  750. int nouveau_firstopen(struct drm_device *dev)
  751. {
  752. return 0;
  753. }
  754. /* if we have an OF card, copy vbios to RAMIN */
  755. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  756. {
  757. #if defined(__powerpc__)
  758. int size, i;
  759. const uint32_t *bios;
  760. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  761. if (!dn) {
  762. NV_INFO(dev, "Unable to get the OF node\n");
  763. return;
  764. }
  765. bios = of_get_property(dn, "NVDA,BMP", &size);
  766. if (bios) {
  767. for (i = 0; i < size; i += 4)
  768. nv_wi32(dev, i, bios[i/4]);
  769. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  770. } else {
  771. NV_INFO(dev, "Unable to get the OF bios\n");
  772. }
  773. #endif
  774. }
  775. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  776. {
  777. struct pci_dev *pdev = dev->pdev;
  778. struct apertures_struct *aper = alloc_apertures(3);
  779. if (!aper)
  780. return NULL;
  781. aper->ranges[0].base = pci_resource_start(pdev, 1);
  782. aper->ranges[0].size = pci_resource_len(pdev, 1);
  783. aper->count = 1;
  784. if (pci_resource_len(pdev, 2)) {
  785. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  786. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  787. aper->count++;
  788. }
  789. if (pci_resource_len(pdev, 3)) {
  790. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  791. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  792. aper->count++;
  793. }
  794. return aper;
  795. }
  796. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  797. {
  798. struct drm_nouveau_private *dev_priv = dev->dev_private;
  799. bool primary = false;
  800. dev_priv->apertures = nouveau_get_apertures(dev);
  801. if (!dev_priv->apertures)
  802. return -ENOMEM;
  803. #ifdef CONFIG_X86
  804. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  805. #endif
  806. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  807. return 0;
  808. }
  809. int nouveau_load(struct drm_device *dev, unsigned long flags)
  810. {
  811. struct drm_nouveau_private *dev_priv;
  812. uint32_t reg0;
  813. resource_size_t mmio_start_offs;
  814. int ret;
  815. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  816. if (!dev_priv) {
  817. ret = -ENOMEM;
  818. goto err_out;
  819. }
  820. dev->dev_private = dev_priv;
  821. dev_priv->dev = dev;
  822. dev_priv->flags = flags & NOUVEAU_FLAGS;
  823. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  824. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  825. dev_priv->wq = create_workqueue("nouveau");
  826. if (!dev_priv->wq) {
  827. ret = -EINVAL;
  828. goto err_priv;
  829. }
  830. /* resource 0 is mmio regs */
  831. /* resource 1 is linear FB */
  832. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  833. /* resource 6 is bios */
  834. /* map the mmio regs */
  835. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  836. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  837. if (!dev_priv->mmio) {
  838. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  839. "Please report your setup to " DRIVER_EMAIL "\n");
  840. ret = -EINVAL;
  841. goto err_wq;
  842. }
  843. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  844. (unsigned long long)mmio_start_offs);
  845. #ifdef __BIG_ENDIAN
  846. /* Put the card in BE mode if it's not */
  847. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  848. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  849. DRM_MEMORYBARRIER();
  850. #endif
  851. /* Time to determine the card architecture */
  852. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  853. /* We're dealing with >=NV10 */
  854. if ((reg0 & 0x0f000000) > 0) {
  855. /* Bit 27-20 contain the architecture in hex */
  856. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  857. /* NV04 or NV05 */
  858. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  859. if (reg0 & 0x00f00000)
  860. dev_priv->chipset = 0x05;
  861. else
  862. dev_priv->chipset = 0x04;
  863. } else
  864. dev_priv->chipset = 0xff;
  865. switch (dev_priv->chipset & 0xf0) {
  866. case 0x00:
  867. case 0x10:
  868. case 0x20:
  869. case 0x30:
  870. dev_priv->card_type = dev_priv->chipset & 0xf0;
  871. break;
  872. case 0x40:
  873. case 0x60:
  874. dev_priv->card_type = NV_40;
  875. break;
  876. case 0x50:
  877. case 0x80:
  878. case 0x90:
  879. case 0xa0:
  880. dev_priv->card_type = NV_50;
  881. break;
  882. case 0xc0:
  883. dev_priv->card_type = NV_C0;
  884. break;
  885. default:
  886. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  887. ret = -EINVAL;
  888. goto err_mmio;
  889. }
  890. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  891. dev_priv->card_type, reg0);
  892. ret = nouveau_remove_conflicting_drivers(dev);
  893. if (ret)
  894. goto err_mmio;
  895. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  896. if (dev_priv->card_type >= NV_40) {
  897. int ramin_bar = 2;
  898. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  899. ramin_bar = 3;
  900. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  901. dev_priv->ramin =
  902. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  903. dev_priv->ramin_size);
  904. if (!dev_priv->ramin) {
  905. NV_ERROR(dev, "Failed to PRAMIN BAR");
  906. ret = -ENOMEM;
  907. goto err_mmio;
  908. }
  909. } else {
  910. dev_priv->ramin_size = 1 * 1024 * 1024;
  911. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  912. dev_priv->ramin_size);
  913. if (!dev_priv->ramin) {
  914. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  915. ret = -ENOMEM;
  916. goto err_mmio;
  917. }
  918. }
  919. nouveau_OF_copy_vbios_to_ramin(dev);
  920. /* Special flags */
  921. if (dev->pci_device == 0x01a0)
  922. dev_priv->flags |= NV_NFORCE;
  923. else if (dev->pci_device == 0x01f0)
  924. dev_priv->flags |= NV_NFORCE2;
  925. /* For kernel modesetting, init card now and bring up fbcon */
  926. ret = nouveau_card_init(dev);
  927. if (ret)
  928. goto err_ramin;
  929. return 0;
  930. err_ramin:
  931. iounmap(dev_priv->ramin);
  932. err_mmio:
  933. iounmap(dev_priv->mmio);
  934. err_wq:
  935. destroy_workqueue(dev_priv->wq);
  936. err_priv:
  937. kfree(dev_priv);
  938. dev->dev_private = NULL;
  939. err_out:
  940. return ret;
  941. }
  942. void nouveau_lastclose(struct drm_device *dev)
  943. {
  944. }
  945. int nouveau_unload(struct drm_device *dev)
  946. {
  947. struct drm_nouveau_private *dev_priv = dev->dev_private;
  948. struct nouveau_engine *engine = &dev_priv->engine;
  949. drm_kms_helper_poll_fini(dev);
  950. nouveau_fbcon_fini(dev);
  951. engine->display.destroy(dev);
  952. nouveau_card_takedown(dev);
  953. iounmap(dev_priv->mmio);
  954. iounmap(dev_priv->ramin);
  955. kfree(dev_priv);
  956. dev->dev_private = NULL;
  957. return 0;
  958. }
  959. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  960. struct drm_file *file_priv)
  961. {
  962. struct drm_nouveau_private *dev_priv = dev->dev_private;
  963. struct drm_nouveau_getparam *getparam = data;
  964. switch (getparam->param) {
  965. case NOUVEAU_GETPARAM_CHIPSET_ID:
  966. getparam->value = dev_priv->chipset;
  967. break;
  968. case NOUVEAU_GETPARAM_PCI_VENDOR:
  969. getparam->value = dev->pci_vendor;
  970. break;
  971. case NOUVEAU_GETPARAM_PCI_DEVICE:
  972. getparam->value = dev->pci_device;
  973. break;
  974. case NOUVEAU_GETPARAM_BUS_TYPE:
  975. if (drm_device_is_agp(dev))
  976. getparam->value = NV_AGP;
  977. else if (drm_device_is_pcie(dev))
  978. getparam->value = NV_PCIE;
  979. else
  980. getparam->value = NV_PCI;
  981. break;
  982. case NOUVEAU_GETPARAM_FB_SIZE:
  983. getparam->value = dev_priv->fb_available_size;
  984. break;
  985. case NOUVEAU_GETPARAM_AGP_SIZE:
  986. getparam->value = dev_priv->gart_info.aper_size;
  987. break;
  988. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  989. getparam->value = 0; /* deprecated */
  990. break;
  991. case NOUVEAU_GETPARAM_PTIMER_TIME:
  992. getparam->value = dev_priv->engine.timer.read(dev);
  993. break;
  994. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  995. getparam->value = 1;
  996. break;
  997. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  998. getparam->value = (dev_priv->card_type < NV_50);
  999. break;
  1000. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1001. /* NV40 and NV50 versions are quite different, but register
  1002. * address is the same. User is supposed to know the card
  1003. * family anyway... */
  1004. if (dev_priv->chipset >= 0x40) {
  1005. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1006. break;
  1007. }
  1008. /* FALLTHRU */
  1009. default:
  1010. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1011. return -EINVAL;
  1012. }
  1013. return 0;
  1014. }
  1015. int
  1016. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1017. struct drm_file *file_priv)
  1018. {
  1019. struct drm_nouveau_setparam *setparam = data;
  1020. switch (setparam->param) {
  1021. default:
  1022. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1023. return -EINVAL;
  1024. }
  1025. return 0;
  1026. }
  1027. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1028. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  1029. uint32_t reg, uint32_t mask, uint32_t val)
  1030. {
  1031. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1032. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1033. uint64_t start = ptimer->read(dev);
  1034. do {
  1035. if ((nv_rd32(dev, reg) & mask) == val)
  1036. return true;
  1037. } while (ptimer->read(dev) - start < timeout);
  1038. return false;
  1039. }
  1040. /* Waits for PGRAPH to go completely idle */
  1041. bool nouveau_wait_for_idle(struct drm_device *dev)
  1042. {
  1043. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1044. uint32_t mask = ~0;
  1045. if (dev_priv->card_type == NV_40)
  1046. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1047. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1048. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1049. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1050. return false;
  1051. }
  1052. return true;
  1053. }