nouveau_state.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nv04_fb_vram_init;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. if (dev_priv->chipset == 0x1a ||
  133. dev_priv->chipset == 0x1f)
  134. engine->vram.init = nv1a_fb_vram_init;
  135. else
  136. engine->vram.init = nv10_fb_vram_init;
  137. engine->vram.takedown = nouveau_stub_takedown;
  138. engine->vram.flags_valid = nouveau_mem_flags_valid;
  139. break;
  140. case 0x20:
  141. engine->instmem.init = nv04_instmem_init;
  142. engine->instmem.takedown = nv04_instmem_takedown;
  143. engine->instmem.suspend = nv04_instmem_suspend;
  144. engine->instmem.resume = nv04_instmem_resume;
  145. engine->instmem.get = nv04_instmem_get;
  146. engine->instmem.put = nv04_instmem_put;
  147. engine->instmem.map = nv04_instmem_map;
  148. engine->instmem.unmap = nv04_instmem_unmap;
  149. engine->instmem.flush = nv04_instmem_flush;
  150. engine->mc.init = nv04_mc_init;
  151. engine->mc.takedown = nv04_mc_takedown;
  152. engine->timer.init = nv04_timer_init;
  153. engine->timer.read = nv04_timer_read;
  154. engine->timer.takedown = nv04_timer_takedown;
  155. engine->fb.init = nv20_fb_init;
  156. engine->fb.takedown = nv20_fb_takedown;
  157. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  158. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  159. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  160. engine->fifo.channels = 32;
  161. engine->fifo.init = nv10_fifo_init;
  162. engine->fifo.takedown = nv04_fifo_fini;
  163. engine->fifo.disable = nv04_fifo_disable;
  164. engine->fifo.enable = nv04_fifo_enable;
  165. engine->fifo.reassign = nv04_fifo_reassign;
  166. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  167. engine->fifo.channel_id = nv10_fifo_channel_id;
  168. engine->fifo.create_context = nv10_fifo_create_context;
  169. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  170. engine->fifo.load_context = nv10_fifo_load_context;
  171. engine->fifo.unload_context = nv10_fifo_unload_context;
  172. engine->display.early_init = nv04_display_early_init;
  173. engine->display.late_takedown = nv04_display_late_takedown;
  174. engine->display.create = nv04_display_create;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->display.init = nv04_display_init;
  177. engine->display.fini = nv04_display_fini;
  178. engine->gpio.drive = nv10_gpio_drive;
  179. engine->gpio.sense = nv10_gpio_sense;
  180. engine->pm.clocks_get = nv04_pm_clocks_get;
  181. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  182. engine->pm.clocks_set = nv04_pm_clocks_set;
  183. engine->vram.init = nv20_fb_vram_init;
  184. engine->vram.takedown = nouveau_stub_takedown;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.destroy = nv04_display_destroy;
  223. engine->display.init = nv04_display_init;
  224. engine->display.fini = nv04_display_fini;
  225. engine->gpio.drive = nv10_gpio_drive;
  226. engine->gpio.sense = nv10_gpio_sense;
  227. engine->pm.clocks_get = nv04_pm_clocks_get;
  228. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  229. engine->pm.clocks_set = nv04_pm_clocks_set;
  230. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  231. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  232. engine->vram.init = nv20_fb_vram_init;
  233. engine->vram.takedown = nouveau_stub_takedown;
  234. engine->vram.flags_valid = nouveau_mem_flags_valid;
  235. break;
  236. case 0x40:
  237. case 0x60:
  238. engine->instmem.init = nv04_instmem_init;
  239. engine->instmem.takedown = nv04_instmem_takedown;
  240. engine->instmem.suspend = nv04_instmem_suspend;
  241. engine->instmem.resume = nv04_instmem_resume;
  242. engine->instmem.get = nv04_instmem_get;
  243. engine->instmem.put = nv04_instmem_put;
  244. engine->instmem.map = nv04_instmem_map;
  245. engine->instmem.unmap = nv04_instmem_unmap;
  246. engine->instmem.flush = nv04_instmem_flush;
  247. engine->mc.init = nv40_mc_init;
  248. engine->mc.takedown = nv40_mc_takedown;
  249. engine->timer.init = nv04_timer_init;
  250. engine->timer.read = nv04_timer_read;
  251. engine->timer.takedown = nv04_timer_takedown;
  252. engine->fb.init = nv40_fb_init;
  253. engine->fb.takedown = nv40_fb_takedown;
  254. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  255. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  256. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  257. engine->fifo.channels = 32;
  258. engine->fifo.init = nv40_fifo_init;
  259. engine->fifo.takedown = nv04_fifo_fini;
  260. engine->fifo.disable = nv04_fifo_disable;
  261. engine->fifo.enable = nv04_fifo_enable;
  262. engine->fifo.reassign = nv04_fifo_reassign;
  263. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  264. engine->fifo.channel_id = nv10_fifo_channel_id;
  265. engine->fifo.create_context = nv40_fifo_create_context;
  266. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  267. engine->fifo.load_context = nv40_fifo_load_context;
  268. engine->fifo.unload_context = nv40_fifo_unload_context;
  269. engine->display.early_init = nv04_display_early_init;
  270. engine->display.late_takedown = nv04_display_late_takedown;
  271. engine->display.create = nv04_display_create;
  272. engine->display.destroy = nv04_display_destroy;
  273. engine->display.init = nv04_display_init;
  274. engine->display.fini = nv04_display_fini;
  275. engine->gpio.init = nv10_gpio_init;
  276. engine->gpio.fini = nv10_gpio_fini;
  277. engine->gpio.drive = nv10_gpio_drive;
  278. engine->gpio.sense = nv10_gpio_sense;
  279. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  280. engine->pm.clocks_get = nv40_pm_clocks_get;
  281. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  282. engine->pm.clocks_set = nv40_pm_clocks_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->pm.pwm_get = nv40_pm_pwm_get;
  287. engine->pm.pwm_set = nv40_pm_pwm_set;
  288. engine->vram.init = nv40_fb_vram_init;
  289. engine->vram.takedown = nouveau_stub_takedown;
  290. engine->vram.flags_valid = nouveau_mem_flags_valid;
  291. break;
  292. case 0x50:
  293. case 0x80: /* gotta love NVIDIA's consistency.. */
  294. case 0x90:
  295. case 0xa0:
  296. engine->instmem.init = nv50_instmem_init;
  297. engine->instmem.takedown = nv50_instmem_takedown;
  298. engine->instmem.suspend = nv50_instmem_suspend;
  299. engine->instmem.resume = nv50_instmem_resume;
  300. engine->instmem.get = nv50_instmem_get;
  301. engine->instmem.put = nv50_instmem_put;
  302. engine->instmem.map = nv50_instmem_map;
  303. engine->instmem.unmap = nv50_instmem_unmap;
  304. if (dev_priv->chipset == 0x50)
  305. engine->instmem.flush = nv50_instmem_flush;
  306. else
  307. engine->instmem.flush = nv84_instmem_flush;
  308. engine->mc.init = nv50_mc_init;
  309. engine->mc.takedown = nv50_mc_takedown;
  310. engine->timer.init = nv04_timer_init;
  311. engine->timer.read = nv04_timer_read;
  312. engine->timer.takedown = nv04_timer_takedown;
  313. engine->fb.init = nv50_fb_init;
  314. engine->fb.takedown = nv50_fb_takedown;
  315. engine->fifo.channels = 128;
  316. engine->fifo.init = nv50_fifo_init;
  317. engine->fifo.takedown = nv50_fifo_takedown;
  318. engine->fifo.disable = nv04_fifo_disable;
  319. engine->fifo.enable = nv04_fifo_enable;
  320. engine->fifo.reassign = nv04_fifo_reassign;
  321. engine->fifo.channel_id = nv50_fifo_channel_id;
  322. engine->fifo.create_context = nv50_fifo_create_context;
  323. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  324. engine->fifo.load_context = nv50_fifo_load_context;
  325. engine->fifo.unload_context = nv50_fifo_unload_context;
  326. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  327. engine->display.early_init = nv50_display_early_init;
  328. engine->display.late_takedown = nv50_display_late_takedown;
  329. engine->display.create = nv50_display_create;
  330. engine->display.destroy = nv50_display_destroy;
  331. engine->display.init = nv50_display_init;
  332. engine->display.fini = nv50_display_fini;
  333. engine->gpio.init = nv50_gpio_init;
  334. engine->gpio.fini = nv50_gpio_fini;
  335. engine->gpio.drive = nv50_gpio_drive;
  336. engine->gpio.sense = nv50_gpio_sense;
  337. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  338. switch (dev_priv->chipset) {
  339. case 0x84:
  340. case 0x86:
  341. case 0x92:
  342. case 0x94:
  343. case 0x96:
  344. case 0x98:
  345. case 0xa0:
  346. case 0xaa:
  347. case 0xac:
  348. case 0x50:
  349. engine->pm.clocks_get = nv50_pm_clocks_get;
  350. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  351. engine->pm.clocks_set = nv50_pm_clocks_set;
  352. break;
  353. default:
  354. engine->pm.clocks_get = nva3_pm_clocks_get;
  355. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  356. engine->pm.clocks_set = nva3_pm_clocks_set;
  357. break;
  358. }
  359. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  360. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  361. if (dev_priv->chipset >= 0x84)
  362. engine->pm.temp_get = nv84_temp_get;
  363. else
  364. engine->pm.temp_get = nv40_temp_get;
  365. engine->pm.pwm_get = nv50_pm_pwm_get;
  366. engine->pm.pwm_set = nv50_pm_pwm_set;
  367. engine->vram.init = nv50_vram_init;
  368. engine->vram.takedown = nv50_vram_fini;
  369. engine->vram.get = nv50_vram_new;
  370. engine->vram.put = nv50_vram_del;
  371. engine->vram.flags_valid = nv50_vram_flags_valid;
  372. break;
  373. case 0xc0:
  374. engine->instmem.init = nvc0_instmem_init;
  375. engine->instmem.takedown = nvc0_instmem_takedown;
  376. engine->instmem.suspend = nvc0_instmem_suspend;
  377. engine->instmem.resume = nvc0_instmem_resume;
  378. engine->instmem.get = nv50_instmem_get;
  379. engine->instmem.put = nv50_instmem_put;
  380. engine->instmem.map = nv50_instmem_map;
  381. engine->instmem.unmap = nv50_instmem_unmap;
  382. engine->instmem.flush = nv84_instmem_flush;
  383. engine->mc.init = nv50_mc_init;
  384. engine->mc.takedown = nv50_mc_takedown;
  385. engine->timer.init = nv04_timer_init;
  386. engine->timer.read = nv04_timer_read;
  387. engine->timer.takedown = nv04_timer_takedown;
  388. engine->fb.init = nvc0_fb_init;
  389. engine->fb.takedown = nvc0_fb_takedown;
  390. engine->fifo.channels = 128;
  391. engine->fifo.init = nvc0_fifo_init;
  392. engine->fifo.takedown = nvc0_fifo_takedown;
  393. engine->fifo.disable = nvc0_fifo_disable;
  394. engine->fifo.enable = nvc0_fifo_enable;
  395. engine->fifo.reassign = nvc0_fifo_reassign;
  396. engine->fifo.channel_id = nvc0_fifo_channel_id;
  397. engine->fifo.create_context = nvc0_fifo_create_context;
  398. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  399. engine->fifo.load_context = nvc0_fifo_load_context;
  400. engine->fifo.unload_context = nvc0_fifo_unload_context;
  401. engine->display.early_init = nv50_display_early_init;
  402. engine->display.late_takedown = nv50_display_late_takedown;
  403. engine->display.create = nv50_display_create;
  404. engine->display.destroy = nv50_display_destroy;
  405. engine->display.init = nv50_display_init;
  406. engine->display.fini = nv50_display_fini;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.fini = nv50_gpio_fini;
  409. engine->gpio.drive = nv50_gpio_drive;
  410. engine->gpio.sense = nv50_gpio_sense;
  411. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  412. engine->vram.init = nvc0_vram_init;
  413. engine->vram.takedown = nv50_vram_fini;
  414. engine->vram.get = nvc0_vram_new;
  415. engine->vram.put = nv50_vram_del;
  416. engine->vram.flags_valid = nvc0_vram_flags_valid;
  417. engine->pm.temp_get = nv84_temp_get;
  418. engine->pm.clocks_get = nvc0_pm_clocks_get;
  419. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  420. engine->pm.clocks_set = nvc0_pm_clocks_set;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. engine->pm.pwm_get = nv50_pm_pwm_get;
  424. engine->pm.pwm_set = nv50_pm_pwm_set;
  425. break;
  426. case 0xd0:
  427. engine->instmem.init = nvc0_instmem_init;
  428. engine->instmem.takedown = nvc0_instmem_takedown;
  429. engine->instmem.suspend = nvc0_instmem_suspend;
  430. engine->instmem.resume = nvc0_instmem_resume;
  431. engine->instmem.get = nv50_instmem_get;
  432. engine->instmem.put = nv50_instmem_put;
  433. engine->instmem.map = nv50_instmem_map;
  434. engine->instmem.unmap = nv50_instmem_unmap;
  435. engine->instmem.flush = nv84_instmem_flush;
  436. engine->mc.init = nv50_mc_init;
  437. engine->mc.takedown = nv50_mc_takedown;
  438. engine->timer.init = nv04_timer_init;
  439. engine->timer.read = nv04_timer_read;
  440. engine->timer.takedown = nv04_timer_takedown;
  441. engine->fb.init = nvc0_fb_init;
  442. engine->fb.takedown = nvc0_fb_takedown;
  443. engine->fifo.channels = 128;
  444. engine->fifo.init = nvc0_fifo_init;
  445. engine->fifo.takedown = nvc0_fifo_takedown;
  446. engine->fifo.disable = nvc0_fifo_disable;
  447. engine->fifo.enable = nvc0_fifo_enable;
  448. engine->fifo.reassign = nvc0_fifo_reassign;
  449. engine->fifo.channel_id = nvc0_fifo_channel_id;
  450. engine->fifo.create_context = nvc0_fifo_create_context;
  451. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  452. engine->fifo.load_context = nvc0_fifo_load_context;
  453. engine->fifo.unload_context = nvc0_fifo_unload_context;
  454. engine->display.early_init = nouveau_stub_init;
  455. engine->display.late_takedown = nouveau_stub_takedown;
  456. engine->display.create = nvd0_display_create;
  457. engine->display.destroy = nvd0_display_destroy;
  458. engine->display.init = nvd0_display_init;
  459. engine->display.fini = nvd0_display_fini;
  460. engine->gpio.init = nv50_gpio_init;
  461. engine->gpio.fini = nv50_gpio_fini;
  462. engine->gpio.drive = nvd0_gpio_drive;
  463. engine->gpio.sense = nvd0_gpio_sense;
  464. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  465. engine->vram.init = nvc0_vram_init;
  466. engine->vram.takedown = nv50_vram_fini;
  467. engine->vram.get = nvc0_vram_new;
  468. engine->vram.put = nv50_vram_del;
  469. engine->vram.flags_valid = nvc0_vram_flags_valid;
  470. engine->pm.temp_get = nv84_temp_get;
  471. engine->pm.clocks_get = nvc0_pm_clocks_get;
  472. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  473. engine->pm.clocks_set = nvc0_pm_clocks_set;
  474. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  475. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  476. break;
  477. case 0xe0:
  478. engine->instmem.init = nvc0_instmem_init;
  479. engine->instmem.takedown = nvc0_instmem_takedown;
  480. engine->instmem.suspend = nvc0_instmem_suspend;
  481. engine->instmem.resume = nvc0_instmem_resume;
  482. engine->instmem.get = nv50_instmem_get;
  483. engine->instmem.put = nv50_instmem_put;
  484. engine->instmem.map = nv50_instmem_map;
  485. engine->instmem.unmap = nv50_instmem_unmap;
  486. engine->instmem.flush = nv84_instmem_flush;
  487. engine->mc.init = nv50_mc_init;
  488. engine->mc.takedown = nv50_mc_takedown;
  489. engine->timer.init = nv04_timer_init;
  490. engine->timer.read = nv04_timer_read;
  491. engine->timer.takedown = nv04_timer_takedown;
  492. engine->fb.init = nvc0_fb_init;
  493. engine->fb.takedown = nvc0_fb_takedown;
  494. engine->fifo.channels = 4096;
  495. engine->fifo.init = nve0_fifo_init;
  496. engine->fifo.takedown = nve0_fifo_takedown;
  497. engine->fifo.disable = nvc0_fifo_disable;
  498. engine->fifo.enable = nvc0_fifo_enable;
  499. engine->fifo.reassign = nvc0_fifo_reassign;
  500. engine->fifo.channel_id = nve0_fifo_channel_id;
  501. engine->fifo.create_context = nve0_fifo_create_context;
  502. engine->fifo.destroy_context = nve0_fifo_destroy_context;
  503. engine->fifo.load_context = nvc0_fifo_load_context;
  504. engine->fifo.unload_context = nve0_fifo_unload_context;
  505. engine->display.early_init = nouveau_stub_init;
  506. engine->display.late_takedown = nouveau_stub_takedown;
  507. engine->display.create = nvd0_display_create;
  508. engine->display.destroy = nvd0_display_destroy;
  509. engine->display.init = nvd0_display_init;
  510. engine->display.fini = nvd0_display_fini;
  511. engine->gpio.init = nv50_gpio_init;
  512. engine->gpio.fini = nv50_gpio_fini;
  513. engine->gpio.drive = nvd0_gpio_drive;
  514. engine->gpio.sense = nvd0_gpio_sense;
  515. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  516. engine->vram.init = nvc0_vram_init;
  517. engine->vram.takedown = nv50_vram_fini;
  518. engine->vram.get = nvc0_vram_new;
  519. engine->vram.put = nv50_vram_del;
  520. engine->vram.flags_valid = nvc0_vram_flags_valid;
  521. break;
  522. default:
  523. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  524. return 1;
  525. }
  526. /* headless mode */
  527. if (nouveau_modeset == 2) {
  528. engine->display.early_init = nouveau_stub_init;
  529. engine->display.late_takedown = nouveau_stub_takedown;
  530. engine->display.create = nouveau_stub_init;
  531. engine->display.init = nouveau_stub_init;
  532. engine->display.destroy = nouveau_stub_takedown;
  533. }
  534. return 0;
  535. }
  536. static unsigned int
  537. nouveau_vga_set_decode(void *priv, bool state)
  538. {
  539. struct drm_device *dev = priv;
  540. struct drm_nouveau_private *dev_priv = dev->dev_private;
  541. if (dev_priv->chipset >= 0x40)
  542. nv_wr32(dev, 0x88054, state);
  543. else
  544. nv_wr32(dev, 0x1854, state);
  545. if (state)
  546. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  547. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  548. else
  549. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  550. }
  551. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  552. enum vga_switcheroo_state state)
  553. {
  554. struct drm_device *dev = pci_get_drvdata(pdev);
  555. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  556. if (state == VGA_SWITCHEROO_ON) {
  557. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  558. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  559. nouveau_pci_resume(pdev);
  560. drm_kms_helper_poll_enable(dev);
  561. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  562. } else {
  563. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  564. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  565. drm_kms_helper_poll_disable(dev);
  566. nouveau_switcheroo_optimus_dsm();
  567. nouveau_pci_suspend(pdev, pmm);
  568. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  569. }
  570. }
  571. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  572. {
  573. struct drm_device *dev = pci_get_drvdata(pdev);
  574. nouveau_fbcon_output_poll_changed(dev);
  575. }
  576. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  577. {
  578. struct drm_device *dev = pci_get_drvdata(pdev);
  579. bool can_switch;
  580. spin_lock(&dev->count_lock);
  581. can_switch = (dev->open_count == 0);
  582. spin_unlock(&dev->count_lock);
  583. return can_switch;
  584. }
  585. static void
  586. nouveau_card_channel_fini(struct drm_device *dev)
  587. {
  588. struct drm_nouveau_private *dev_priv = dev->dev_private;
  589. if (dev_priv->channel)
  590. nouveau_channel_put_unlocked(&dev_priv->channel);
  591. }
  592. static int
  593. nouveau_card_channel_init(struct drm_device *dev)
  594. {
  595. struct drm_nouveau_private *dev_priv = dev->dev_private;
  596. struct nouveau_channel *chan;
  597. int ret, oclass;
  598. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  599. dev_priv->channel = chan;
  600. if (ret)
  601. return ret;
  602. mutex_unlock(&dev_priv->channel->mutex);
  603. if (dev_priv->card_type <= NV_50) {
  604. if (dev_priv->card_type < NV_50)
  605. oclass = 0x0039;
  606. else
  607. oclass = 0x5039;
  608. ret = nouveau_gpuobj_gr_new(chan, NvM2MF, oclass);
  609. if (ret)
  610. goto error;
  611. ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfe0, 0x1000,
  612. &chan->m2mf_ntfy);
  613. if (ret)
  614. goto error;
  615. ret = RING_SPACE(chan, 6);
  616. if (ret)
  617. goto error;
  618. BEGIN_NV04(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NAME, 1);
  619. OUT_RING (chan, NvM2MF);
  620. BEGIN_NV04(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 3);
  621. OUT_RING (chan, NvNotify0);
  622. OUT_RING (chan, chan->vram_handle);
  623. OUT_RING (chan, chan->gart_handle);
  624. } else
  625. if (dev_priv->card_type <= NV_D0) {
  626. ret = nouveau_gpuobj_gr_new(chan, 0x9039, 0x9039);
  627. if (ret)
  628. goto error;
  629. ret = RING_SPACE(chan, 2);
  630. if (ret)
  631. goto error;
  632. BEGIN_NVC0(chan, NvSubM2MF, 0x0000, 1);
  633. OUT_RING (chan, 0x00009039);
  634. } else
  635. if (dev_priv->card_type <= NV_E0) {
  636. /* not used, but created to get a graph context */
  637. ret = nouveau_gpuobj_gr_new(chan, 0xa040, 0xa040);
  638. if (ret)
  639. goto error;
  640. /* bind strange copy engine to subchannel 4 (fixed...) */
  641. ret = RING_SPACE(chan, 2);
  642. if (ret)
  643. goto error;
  644. BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
  645. OUT_RING (chan, 0x0000a0b5);
  646. }
  647. FIRE_RING (chan);
  648. error:
  649. if (ret)
  650. nouveau_card_channel_fini(dev);
  651. return ret;
  652. }
  653. static const struct vga_switcheroo_client_ops nouveau_switcheroo_ops = {
  654. .set_gpu_state = nouveau_switcheroo_set_state,
  655. .reprobe = nouveau_switcheroo_reprobe,
  656. .can_switch = nouveau_switcheroo_can_switch,
  657. };
  658. int
  659. nouveau_card_init(struct drm_device *dev)
  660. {
  661. struct drm_nouveau_private *dev_priv = dev->dev_private;
  662. struct nouveau_engine *engine;
  663. int ret, e = 0;
  664. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  665. vga_switcheroo_register_client(dev->pdev, &nouveau_switcheroo_ops);
  666. /* Initialise internal driver API hooks */
  667. ret = nouveau_init_engine_ptrs(dev);
  668. if (ret)
  669. goto out;
  670. engine = &dev_priv->engine;
  671. spin_lock_init(&dev_priv->channels.lock);
  672. spin_lock_init(&dev_priv->tile.lock);
  673. spin_lock_init(&dev_priv->context_switch_lock);
  674. spin_lock_init(&dev_priv->vm_lock);
  675. /* Make the CRTCs and I2C buses accessible */
  676. ret = engine->display.early_init(dev);
  677. if (ret)
  678. goto out;
  679. /* Parse BIOS tables / Run init tables if card not POSTed */
  680. ret = nouveau_bios_init(dev);
  681. if (ret)
  682. goto out_display_early;
  683. /* workaround an odd issue on nvc1 by disabling the device's
  684. * nosnoop capability. hopefully won't cause issues until a
  685. * better fix is found - assuming there is one...
  686. */
  687. if (dev_priv->chipset == 0xc1) {
  688. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  689. }
  690. /* PMC */
  691. ret = engine->mc.init(dev);
  692. if (ret)
  693. goto out_bios;
  694. /* PTIMER */
  695. ret = engine->timer.init(dev);
  696. if (ret)
  697. goto out_mc;
  698. /* PFB */
  699. ret = engine->fb.init(dev);
  700. if (ret)
  701. goto out_timer;
  702. ret = engine->vram.init(dev);
  703. if (ret)
  704. goto out_fb;
  705. /* PGPIO */
  706. ret = nouveau_gpio_create(dev);
  707. if (ret)
  708. goto out_vram;
  709. ret = nouveau_gpuobj_init(dev);
  710. if (ret)
  711. goto out_gpio;
  712. ret = engine->instmem.init(dev);
  713. if (ret)
  714. goto out_gpuobj;
  715. ret = nouveau_mem_vram_init(dev);
  716. if (ret)
  717. goto out_instmem;
  718. ret = nouveau_mem_gart_init(dev);
  719. if (ret)
  720. goto out_ttmvram;
  721. if (!dev_priv->noaccel) {
  722. switch (dev_priv->card_type) {
  723. case NV_04:
  724. nv04_graph_create(dev);
  725. break;
  726. case NV_10:
  727. nv10_graph_create(dev);
  728. break;
  729. case NV_20:
  730. case NV_30:
  731. nv20_graph_create(dev);
  732. break;
  733. case NV_40:
  734. nv40_graph_create(dev);
  735. break;
  736. case NV_50:
  737. nv50_graph_create(dev);
  738. break;
  739. case NV_C0:
  740. case NV_D0:
  741. nvc0_graph_create(dev);
  742. break;
  743. case NV_E0:
  744. nve0_graph_create(dev);
  745. break;
  746. default:
  747. break;
  748. }
  749. switch (dev_priv->chipset) {
  750. case 0x84:
  751. case 0x86:
  752. case 0x92:
  753. case 0x94:
  754. case 0x96:
  755. case 0xa0:
  756. nv84_crypt_create(dev);
  757. break;
  758. case 0x98:
  759. case 0xaa:
  760. case 0xac:
  761. nv98_crypt_create(dev);
  762. break;
  763. }
  764. switch (dev_priv->card_type) {
  765. case NV_50:
  766. switch (dev_priv->chipset) {
  767. case 0xa3:
  768. case 0xa5:
  769. case 0xa8:
  770. case 0xaf:
  771. nva3_copy_create(dev);
  772. break;
  773. }
  774. break;
  775. case NV_C0:
  776. nvc0_copy_create(dev, 0);
  777. nvc0_copy_create(dev, 1);
  778. break;
  779. default:
  780. break;
  781. }
  782. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  783. nv84_bsp_create(dev);
  784. nv84_vp_create(dev);
  785. nv98_ppp_create(dev);
  786. } else
  787. if (dev_priv->chipset >= 0x84) {
  788. nv50_mpeg_create(dev);
  789. nv84_bsp_create(dev);
  790. nv84_vp_create(dev);
  791. } else
  792. if (dev_priv->chipset >= 0x50) {
  793. nv50_mpeg_create(dev);
  794. } else
  795. if (dev_priv->card_type == NV_40 ||
  796. dev_priv->chipset == 0x31 ||
  797. dev_priv->chipset == 0x34 ||
  798. dev_priv->chipset == 0x36) {
  799. nv31_mpeg_create(dev);
  800. }
  801. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  802. if (dev_priv->eng[e]) {
  803. ret = dev_priv->eng[e]->init(dev, e);
  804. if (ret)
  805. goto out_engine;
  806. }
  807. }
  808. /* PFIFO */
  809. ret = engine->fifo.init(dev);
  810. if (ret)
  811. goto out_engine;
  812. }
  813. ret = nouveau_irq_init(dev);
  814. if (ret)
  815. goto out_fifo;
  816. ret = nouveau_display_create(dev);
  817. if (ret)
  818. goto out_irq;
  819. nouveau_backlight_init(dev);
  820. nouveau_pm_init(dev);
  821. ret = nouveau_fence_init(dev);
  822. if (ret)
  823. goto out_pm;
  824. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  825. ret = nouveau_card_channel_init(dev);
  826. if (ret)
  827. goto out_fence;
  828. }
  829. if (dev->mode_config.num_crtc) {
  830. ret = nouveau_display_init(dev);
  831. if (ret)
  832. goto out_chan;
  833. nouveau_fbcon_init(dev);
  834. }
  835. return 0;
  836. out_chan:
  837. nouveau_card_channel_fini(dev);
  838. out_fence:
  839. nouveau_fence_fini(dev);
  840. out_pm:
  841. nouveau_pm_fini(dev);
  842. nouveau_backlight_exit(dev);
  843. nouveau_display_destroy(dev);
  844. out_irq:
  845. nouveau_irq_fini(dev);
  846. out_fifo:
  847. if (!dev_priv->noaccel)
  848. engine->fifo.takedown(dev);
  849. out_engine:
  850. if (!dev_priv->noaccel) {
  851. for (e = e - 1; e >= 0; e--) {
  852. if (!dev_priv->eng[e])
  853. continue;
  854. dev_priv->eng[e]->fini(dev, e, false);
  855. dev_priv->eng[e]->destroy(dev,e );
  856. }
  857. }
  858. nouveau_mem_gart_fini(dev);
  859. out_ttmvram:
  860. nouveau_mem_vram_fini(dev);
  861. out_instmem:
  862. engine->instmem.takedown(dev);
  863. out_gpuobj:
  864. nouveau_gpuobj_takedown(dev);
  865. out_gpio:
  866. nouveau_gpio_destroy(dev);
  867. out_vram:
  868. engine->vram.takedown(dev);
  869. out_fb:
  870. engine->fb.takedown(dev);
  871. out_timer:
  872. engine->timer.takedown(dev);
  873. out_mc:
  874. engine->mc.takedown(dev);
  875. out_bios:
  876. nouveau_bios_takedown(dev);
  877. out_display_early:
  878. engine->display.late_takedown(dev);
  879. out:
  880. vga_client_register(dev->pdev, NULL, NULL, NULL);
  881. return ret;
  882. }
  883. static void nouveau_card_takedown(struct drm_device *dev)
  884. {
  885. struct drm_nouveau_private *dev_priv = dev->dev_private;
  886. struct nouveau_engine *engine = &dev_priv->engine;
  887. int e;
  888. if (dev->mode_config.num_crtc) {
  889. nouveau_fbcon_fini(dev);
  890. nouveau_display_fini(dev);
  891. }
  892. nouveau_card_channel_fini(dev);
  893. nouveau_fence_fini(dev);
  894. nouveau_pm_fini(dev);
  895. nouveau_backlight_exit(dev);
  896. nouveau_display_destroy(dev);
  897. if (!dev_priv->noaccel) {
  898. engine->fifo.takedown(dev);
  899. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  900. if (dev_priv->eng[e]) {
  901. dev_priv->eng[e]->fini(dev, e, false);
  902. dev_priv->eng[e]->destroy(dev,e );
  903. }
  904. }
  905. }
  906. if (dev_priv->vga_ram) {
  907. nouveau_bo_unpin(dev_priv->vga_ram);
  908. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  909. }
  910. mutex_lock(&dev->struct_mutex);
  911. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  912. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  913. mutex_unlock(&dev->struct_mutex);
  914. nouveau_mem_gart_fini(dev);
  915. nouveau_mem_vram_fini(dev);
  916. engine->instmem.takedown(dev);
  917. nouveau_gpuobj_takedown(dev);
  918. nouveau_gpio_destroy(dev);
  919. engine->vram.takedown(dev);
  920. engine->fb.takedown(dev);
  921. engine->timer.takedown(dev);
  922. engine->mc.takedown(dev);
  923. nouveau_bios_takedown(dev);
  924. engine->display.late_takedown(dev);
  925. nouveau_irq_fini(dev);
  926. vga_client_register(dev->pdev, NULL, NULL, NULL);
  927. }
  928. int
  929. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  930. {
  931. struct drm_nouveau_private *dev_priv = dev->dev_private;
  932. struct nouveau_fpriv *fpriv;
  933. int ret;
  934. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  935. if (unlikely(!fpriv))
  936. return -ENOMEM;
  937. spin_lock_init(&fpriv->lock);
  938. INIT_LIST_HEAD(&fpriv->channels);
  939. if (dev_priv->card_type == NV_50) {
  940. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  941. &fpriv->vm);
  942. if (ret) {
  943. kfree(fpriv);
  944. return ret;
  945. }
  946. } else
  947. if (dev_priv->card_type >= NV_C0) {
  948. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  949. &fpriv->vm);
  950. if (ret) {
  951. kfree(fpriv);
  952. return ret;
  953. }
  954. }
  955. file_priv->driver_priv = fpriv;
  956. return 0;
  957. }
  958. /* here a client dies, release the stuff that was allocated for its
  959. * file_priv */
  960. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  961. {
  962. nouveau_channel_cleanup(dev, file_priv);
  963. }
  964. void
  965. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  966. {
  967. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  968. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  969. kfree(fpriv);
  970. }
  971. /* first module load, setup the mmio/fb mapping */
  972. /* KMS: we need mmio at load time, not when the first drm client opens. */
  973. int nouveau_firstopen(struct drm_device *dev)
  974. {
  975. return 0;
  976. }
  977. /* if we have an OF card, copy vbios to RAMIN */
  978. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  979. {
  980. #if defined(__powerpc__)
  981. int size, i;
  982. const uint32_t *bios;
  983. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  984. if (!dn) {
  985. NV_INFO(dev, "Unable to get the OF node\n");
  986. return;
  987. }
  988. bios = of_get_property(dn, "NVDA,BMP", &size);
  989. if (bios) {
  990. for (i = 0; i < size; i += 4)
  991. nv_wi32(dev, i, bios[i/4]);
  992. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  993. } else {
  994. NV_INFO(dev, "Unable to get the OF bios\n");
  995. }
  996. #endif
  997. }
  998. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  999. {
  1000. struct pci_dev *pdev = dev->pdev;
  1001. struct apertures_struct *aper = alloc_apertures(3);
  1002. if (!aper)
  1003. return NULL;
  1004. aper->ranges[0].base = pci_resource_start(pdev, 1);
  1005. aper->ranges[0].size = pci_resource_len(pdev, 1);
  1006. aper->count = 1;
  1007. if (pci_resource_len(pdev, 2)) {
  1008. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  1009. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  1010. aper->count++;
  1011. }
  1012. if (pci_resource_len(pdev, 3)) {
  1013. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  1014. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  1015. aper->count++;
  1016. }
  1017. return aper;
  1018. }
  1019. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  1020. {
  1021. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1022. bool primary = false;
  1023. dev_priv->apertures = nouveau_get_apertures(dev);
  1024. if (!dev_priv->apertures)
  1025. return -ENOMEM;
  1026. #ifdef CONFIG_X86
  1027. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1028. #endif
  1029. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  1030. return 0;
  1031. }
  1032. int nouveau_load(struct drm_device *dev, unsigned long flags)
  1033. {
  1034. struct drm_nouveau_private *dev_priv;
  1035. unsigned long long offset, length;
  1036. uint32_t reg0 = ~0, strap;
  1037. int ret;
  1038. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1039. if (!dev_priv) {
  1040. ret = -ENOMEM;
  1041. goto err_out;
  1042. }
  1043. dev->dev_private = dev_priv;
  1044. dev_priv->dev = dev;
  1045. pci_set_master(dev->pdev);
  1046. dev_priv->flags = flags & NOUVEAU_FLAGS;
  1047. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  1048. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  1049. /* first up, map the start of mmio and determine the chipset */
  1050. dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
  1051. if (dev_priv->mmio) {
  1052. #ifdef __BIG_ENDIAN
  1053. /* put the card into big-endian mode if it's not */
  1054. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  1055. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  1056. DRM_MEMORYBARRIER();
  1057. #endif
  1058. /* determine chipset and derive architecture from it */
  1059. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  1060. if ((reg0 & 0x0f000000) > 0) {
  1061. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  1062. switch (dev_priv->chipset & 0xf0) {
  1063. case 0x10:
  1064. case 0x20:
  1065. case 0x30:
  1066. dev_priv->card_type = dev_priv->chipset & 0xf0;
  1067. break;
  1068. case 0x40:
  1069. case 0x60:
  1070. dev_priv->card_type = NV_40;
  1071. break;
  1072. case 0x50:
  1073. case 0x80:
  1074. case 0x90:
  1075. case 0xa0:
  1076. dev_priv->card_type = NV_50;
  1077. break;
  1078. case 0xc0:
  1079. dev_priv->card_type = NV_C0;
  1080. break;
  1081. case 0xd0:
  1082. dev_priv->card_type = NV_D0;
  1083. break;
  1084. case 0xe0:
  1085. dev_priv->card_type = NV_E0;
  1086. break;
  1087. default:
  1088. break;
  1089. }
  1090. } else
  1091. if ((reg0 & 0xff00fff0) == 0x20004000) {
  1092. if (reg0 & 0x00f00000)
  1093. dev_priv->chipset = 0x05;
  1094. else
  1095. dev_priv->chipset = 0x04;
  1096. dev_priv->card_type = NV_04;
  1097. }
  1098. iounmap(dev_priv->mmio);
  1099. }
  1100. if (!dev_priv->card_type) {
  1101. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  1102. ret = -EINVAL;
  1103. goto err_priv;
  1104. }
  1105. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1106. dev_priv->card_type, reg0);
  1107. /* map the mmio regs, limiting the amount to preserve vmap space */
  1108. offset = pci_resource_start(dev->pdev, 0);
  1109. length = pci_resource_len(dev->pdev, 0);
  1110. if (dev_priv->card_type < NV_E0)
  1111. length = min(length, (unsigned long long)0x00800000);
  1112. dev_priv->mmio = ioremap(offset, length);
  1113. if (!dev_priv->mmio) {
  1114. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  1115. "Please report your setup to " DRIVER_EMAIL "\n");
  1116. ret = -EINVAL;
  1117. goto err_priv;
  1118. }
  1119. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n", offset);
  1120. /* determine frequency of timing crystal */
  1121. strap = nv_rd32(dev, 0x101000);
  1122. if ( dev_priv->chipset < 0x17 ||
  1123. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1124. strap &= 0x00000040;
  1125. else
  1126. strap &= 0x00400040;
  1127. switch (strap) {
  1128. case 0x00000000: dev_priv->crystal = 13500; break;
  1129. case 0x00000040: dev_priv->crystal = 14318; break;
  1130. case 0x00400000: dev_priv->crystal = 27000; break;
  1131. case 0x00400040: dev_priv->crystal = 25000; break;
  1132. }
  1133. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1134. /* Determine whether we'll attempt acceleration or not, some
  1135. * cards are disabled by default here due to them being known
  1136. * non-functional, or never been tested due to lack of hw.
  1137. */
  1138. dev_priv->noaccel = !!nouveau_noaccel;
  1139. if (nouveau_noaccel == -1) {
  1140. switch (dev_priv->chipset) {
  1141. case 0xd9: /* known broken */
  1142. case 0xe4: /* needs binary driver firmware */
  1143. case 0xe7: /* needs binary driver firmware */
  1144. NV_INFO(dev, "acceleration disabled by default, pass "
  1145. "noaccel=0 to force enable\n");
  1146. dev_priv->noaccel = true;
  1147. break;
  1148. default:
  1149. dev_priv->noaccel = false;
  1150. break;
  1151. }
  1152. }
  1153. ret = nouveau_remove_conflicting_drivers(dev);
  1154. if (ret)
  1155. goto err_mmio;
  1156. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1157. if (dev_priv->card_type >= NV_40) {
  1158. int ramin_bar = 2;
  1159. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1160. ramin_bar = 3;
  1161. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1162. dev_priv->ramin =
  1163. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1164. dev_priv->ramin_size);
  1165. if (!dev_priv->ramin) {
  1166. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1167. ret = -ENOMEM;
  1168. goto err_mmio;
  1169. }
  1170. } else {
  1171. dev_priv->ramin_size = 1 * 1024 * 1024;
  1172. dev_priv->ramin = ioremap(offset + NV_RAMIN,
  1173. dev_priv->ramin_size);
  1174. if (!dev_priv->ramin) {
  1175. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1176. ret = -ENOMEM;
  1177. goto err_mmio;
  1178. }
  1179. }
  1180. nouveau_OF_copy_vbios_to_ramin(dev);
  1181. /* Special flags */
  1182. if (dev->pci_device == 0x01a0)
  1183. dev_priv->flags |= NV_NFORCE;
  1184. else if (dev->pci_device == 0x01f0)
  1185. dev_priv->flags |= NV_NFORCE2;
  1186. /* For kernel modesetting, init card now and bring up fbcon */
  1187. ret = nouveau_card_init(dev);
  1188. if (ret)
  1189. goto err_ramin;
  1190. return 0;
  1191. err_ramin:
  1192. iounmap(dev_priv->ramin);
  1193. err_mmio:
  1194. iounmap(dev_priv->mmio);
  1195. err_priv:
  1196. kfree(dev_priv);
  1197. dev->dev_private = NULL;
  1198. err_out:
  1199. return ret;
  1200. }
  1201. void nouveau_lastclose(struct drm_device *dev)
  1202. {
  1203. vga_switcheroo_process_delayed_switch();
  1204. }
  1205. int nouveau_unload(struct drm_device *dev)
  1206. {
  1207. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1208. nouveau_card_takedown(dev);
  1209. iounmap(dev_priv->mmio);
  1210. iounmap(dev_priv->ramin);
  1211. kfree(dev_priv);
  1212. dev->dev_private = NULL;
  1213. return 0;
  1214. }
  1215. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1216. struct drm_file *file_priv)
  1217. {
  1218. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1219. struct drm_nouveau_getparam *getparam = data;
  1220. switch (getparam->param) {
  1221. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1222. getparam->value = dev_priv->chipset;
  1223. break;
  1224. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1225. getparam->value = dev->pci_vendor;
  1226. break;
  1227. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1228. getparam->value = dev->pci_device;
  1229. break;
  1230. case NOUVEAU_GETPARAM_BUS_TYPE:
  1231. if (drm_pci_device_is_agp(dev))
  1232. getparam->value = NV_AGP;
  1233. else if (pci_is_pcie(dev->pdev))
  1234. getparam->value = NV_PCIE;
  1235. else
  1236. getparam->value = NV_PCI;
  1237. break;
  1238. case NOUVEAU_GETPARAM_FB_SIZE:
  1239. getparam->value = dev_priv->fb_available_size;
  1240. break;
  1241. case NOUVEAU_GETPARAM_AGP_SIZE:
  1242. getparam->value = dev_priv->gart_info.aper_size;
  1243. break;
  1244. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1245. getparam->value = 0; /* deprecated */
  1246. break;
  1247. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1248. getparam->value = dev_priv->engine.timer.read(dev);
  1249. break;
  1250. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1251. getparam->value = 1;
  1252. break;
  1253. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1254. getparam->value = 1;
  1255. break;
  1256. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1257. /* NV40 and NV50 versions are quite different, but register
  1258. * address is the same. User is supposed to know the card
  1259. * family anyway... */
  1260. if (dev_priv->chipset >= 0x40) {
  1261. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1262. break;
  1263. }
  1264. /* FALLTHRU */
  1265. default:
  1266. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1267. return -EINVAL;
  1268. }
  1269. return 0;
  1270. }
  1271. int
  1272. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1273. struct drm_file *file_priv)
  1274. {
  1275. struct drm_nouveau_setparam *setparam = data;
  1276. switch (setparam->param) {
  1277. default:
  1278. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1279. return -EINVAL;
  1280. }
  1281. return 0;
  1282. }
  1283. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1284. bool
  1285. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1286. uint32_t reg, uint32_t mask, uint32_t val)
  1287. {
  1288. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1289. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1290. uint64_t start = ptimer->read(dev);
  1291. do {
  1292. if ((nv_rd32(dev, reg) & mask) == val)
  1293. return true;
  1294. } while (ptimer->read(dev) - start < timeout);
  1295. return false;
  1296. }
  1297. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1298. bool
  1299. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1300. uint32_t reg, uint32_t mask, uint32_t val)
  1301. {
  1302. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1303. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1304. uint64_t start = ptimer->read(dev);
  1305. do {
  1306. if ((nv_rd32(dev, reg) & mask) != val)
  1307. return true;
  1308. } while (ptimer->read(dev) - start < timeout);
  1309. return false;
  1310. }
  1311. /* Wait until cond(data) == true, up until timeout has hit */
  1312. bool
  1313. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1314. bool (*cond)(void *), void *data)
  1315. {
  1316. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1317. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1318. u64 start = ptimer->read(dev);
  1319. do {
  1320. if (cond(data) == true)
  1321. return true;
  1322. } while (ptimer->read(dev) - start < timeout);
  1323. return false;
  1324. }
  1325. /* Waits for PGRAPH to go completely idle */
  1326. bool nouveau_wait_for_idle(struct drm_device *dev)
  1327. {
  1328. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1329. uint32_t mask = ~0;
  1330. if (dev_priv->card_type == NV_40)
  1331. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1332. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1333. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1334. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1335. return false;
  1336. }
  1337. return true;
  1338. }