board-dt-tegra20.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /*
  2. * nVidia Tegra device tree board support
  3. *
  4. * Copyright (C) 2010 Secret Lab Technologies, Ltd.
  5. * Copyright (C) 2010 Google, Inc.
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/serial_8250.h>
  21. #include <linux/clk.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/irqdomain.h>
  24. #include <linux/of.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_fdt.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/pda_power.h>
  30. #include <linux/io.h>
  31. #include <linux/i2c.h>
  32. #include <linux/i2c-tegra.h>
  33. #include <asm/hardware/gic.h>
  34. #include <asm/mach-types.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/mach/time.h>
  37. #include <asm/setup.h>
  38. #include <mach/iomap.h>
  39. #include <mach/irqs.h>
  40. #include "board.h"
  41. #include "clock.h"
  42. #include "devices.h"
  43. struct of_dev_auxdata tegra20_auxdata_lookup[] __initdata = {
  44. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC1_BASE, "sdhci-tegra.0", NULL),
  45. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC2_BASE, "sdhci-tegra.1", NULL),
  46. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC3_BASE, "sdhci-tegra.2", NULL),
  47. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC4_BASE, "sdhci-tegra.3", NULL),
  48. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C_BASE, "tegra-i2c.0", NULL),
  49. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C2_BASE, "tegra-i2c.1", NULL),
  50. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C3_BASE, "tegra-i2c.2", NULL),
  51. OF_DEV_AUXDATA("nvidia,tegra20-i2c-dvc", TEGRA_DVC_BASE, "tegra-i2c.3", NULL),
  52. OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S1_BASE, "tegra20-i2s.0", NULL),
  53. OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S2_BASE, "tegra20-i2s.1", NULL),
  54. OF_DEV_AUXDATA("nvidia,tegra20-das", TEGRA_APB_MISC_DAS_BASE, "tegra20-das", NULL),
  55. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB_BASE, "tegra-ehci.0",
  56. &tegra_ehci1_pdata),
  57. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB2_BASE, "tegra-ehci.1",
  58. &tegra_ehci2_pdata),
  59. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB3_BASE, "tegra-ehci.2",
  60. &tegra_ehci3_pdata),
  61. OF_DEV_AUXDATA("nvidia,tegra20-apbdma", TEGRA_APB_DMA_BASE, "tegra-apbdma", NULL),
  62. OF_DEV_AUXDATA("nvidia,tegra20-pwm", TEGRA_PWFM_BASE, "tegra-pwm", NULL),
  63. {}
  64. };
  65. static __initdata struct tegra_clk_init_table tegra_dt_clk_init_table[] = {
  66. /* name parent rate enabled */
  67. { "uarta", "pll_p", 216000000, true },
  68. { "uartd", "pll_p", 216000000, true },
  69. { "usbd", "clk_m", 12000000, false },
  70. { "usb2", "clk_m", 12000000, false },
  71. { "usb3", "clk_m", 12000000, false },
  72. { "pll_a", "pll_p_out1", 56448000, true },
  73. { "pll_a_out0", "pll_a", 11289600, true },
  74. { "cdev1", NULL, 0, true },
  75. { "i2s1", "pll_a_out0", 11289600, false},
  76. { "i2s2", "pll_a_out0", 11289600, false},
  77. { NULL, NULL, 0, 0},
  78. };
  79. static void __init tegra_dt_init(void)
  80. {
  81. tegra_clk_init_from_table(tegra_dt_clk_init_table);
  82. /*
  83. * Finished with the static registrations now; fill in the missing
  84. * devices
  85. */
  86. of_platform_populate(NULL, of_default_bus_match_table,
  87. tegra20_auxdata_lookup, NULL);
  88. }
  89. static void __init trimslice_init(void)
  90. {
  91. #ifdef CONFIG_TEGRA_PCI
  92. int ret;
  93. ret = tegra_pcie_init(true, true);
  94. if (ret)
  95. pr_err("tegra_pci_init() failed: %d\n", ret);
  96. #endif
  97. }
  98. static void __init harmony_init(void)
  99. {
  100. #ifdef CONFIG_TEGRA_PCI
  101. int ret;
  102. ret = harmony_pcie_init();
  103. if (ret)
  104. pr_err("harmony_pcie_init() failed: %d\n", ret);
  105. #endif
  106. }
  107. static void __init paz00_init(void)
  108. {
  109. tegra_paz00_wifikill_init();
  110. }
  111. static struct {
  112. char *machine;
  113. void (*init)(void);
  114. } board_init_funcs[] = {
  115. { "compulab,trimslice", trimslice_init },
  116. { "nvidia,harmony", harmony_init },
  117. { "compal,paz00", paz00_init },
  118. };
  119. static void __init tegra_dt_init_late(void)
  120. {
  121. int i;
  122. tegra_init_late();
  123. for (i = 0; i < ARRAY_SIZE(board_init_funcs); i++) {
  124. if (of_machine_is_compatible(board_init_funcs[i].machine)) {
  125. board_init_funcs[i].init();
  126. break;
  127. }
  128. }
  129. }
  130. static const char *tegra20_dt_board_compat[] = {
  131. "nvidia,tegra20",
  132. NULL
  133. };
  134. DT_MACHINE_START(TEGRA_DT, "nVidia Tegra20 (Flattened Device Tree)")
  135. .map_io = tegra_map_common_io,
  136. .init_early = tegra20_init_early,
  137. .init_irq = tegra_dt_init_irq,
  138. .handle_irq = gic_handle_irq,
  139. .timer = &tegra_timer,
  140. .init_machine = tegra_dt_init,
  141. .init_late = tegra_dt_init_late,
  142. .restart = tegra_assert_system_reset,
  143. .dt_compat = tegra20_dt_board_compat,
  144. MACHINE_END