musb_core.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293
  1. /*
  2. * MUSB OTG driver core code
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. /*
  35. * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
  36. *
  37. * This consists of a Host Controller Driver (HCD) and a peripheral
  38. * controller driver implementing the "Gadget" API; OTG support is
  39. * in the works. These are normal Linux-USB controller drivers which
  40. * use IRQs and have no dedicated thread.
  41. *
  42. * This version of the driver has only been used with products from
  43. * Texas Instruments. Those products integrate the Inventra logic
  44. * with other DMA, IRQ, and bus modules, as well as other logic that
  45. * needs to be reflected in this driver.
  46. *
  47. *
  48. * NOTE: the original Mentor code here was pretty much a collection
  49. * of mechanisms that don't seem to have been fully integrated/working
  50. * for *any* Linux kernel version. This version aims at Linux 2.6.now,
  51. * Key open issues include:
  52. *
  53. * - Lack of host-side transaction scheduling, for all transfer types.
  54. * The hardware doesn't do it; instead, software must.
  55. *
  56. * This is not an issue for OTG devices that don't support external
  57. * hubs, but for more "normal" USB hosts it's a user issue that the
  58. * "multipoint" support doesn't scale in the expected ways. That
  59. * includes DaVinci EVM in a common non-OTG mode.
  60. *
  61. * * Control and bulk use dedicated endpoints, and there's as
  62. * yet no mechanism to either (a) reclaim the hardware when
  63. * peripherals are NAKing, which gets complicated with bulk
  64. * endpoints, or (b) use more than a single bulk endpoint in
  65. * each direction.
  66. *
  67. * RESULT: one device may be perceived as blocking another one.
  68. *
  69. * * Interrupt and isochronous will dynamically allocate endpoint
  70. * hardware, but (a) there's no record keeping for bandwidth;
  71. * (b) in the common case that few endpoints are available, there
  72. * is no mechanism to reuse endpoints to talk to multiple devices.
  73. *
  74. * RESULT: At one extreme, bandwidth can be overcommitted in
  75. * some hardware configurations, no faults will be reported.
  76. * At the other extreme, the bandwidth capabilities which do
  77. * exist tend to be severely undercommitted. You can't yet hook
  78. * up both a keyboard and a mouse to an external USB hub.
  79. */
  80. /*
  81. * This gets many kinds of configuration information:
  82. * - Kconfig for everything user-configurable
  83. * - platform_device for addressing, irq, and platform_data
  84. * - platform_data is mostly for board-specific informarion
  85. * (plus recentrly, SOC or family details)
  86. *
  87. * Most of the conditional compilation will (someday) vanish.
  88. */
  89. #include <linux/module.h>
  90. #include <linux/kernel.h>
  91. #include <linux/sched.h>
  92. #include <linux/slab.h>
  93. #include <linux/init.h>
  94. #include <linux/list.h>
  95. #include <linux/kobject.h>
  96. #include <linux/prefetch.h>
  97. #include <linux/platform_device.h>
  98. #include <linux/io.h>
  99. #include <linux/idr.h>
  100. #include <linux/dma-mapping.h>
  101. #include "musb_core.h"
  102. #define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
  103. #define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
  104. #define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
  105. #define MUSB_VERSION "6.0"
  106. #define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
  107. #define MUSB_DRIVER_NAME "musb-hdrc"
  108. const char musb_driver_name[] = MUSB_DRIVER_NAME;
  109. MODULE_DESCRIPTION(DRIVER_INFO);
  110. MODULE_AUTHOR(DRIVER_AUTHOR);
  111. MODULE_LICENSE("GPL");
  112. MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
  113. /*-------------------------------------------------------------------------*/
  114. static inline struct musb *dev_to_musb(struct device *dev)
  115. {
  116. return dev_get_drvdata(dev);
  117. }
  118. /*-------------------------------------------------------------------------*/
  119. #ifndef CONFIG_BLACKFIN
  120. static int musb_ulpi_read(struct usb_phy *phy, u32 offset)
  121. {
  122. void __iomem *addr = phy->io_priv;
  123. int i = 0;
  124. u8 r;
  125. u8 power;
  126. int ret;
  127. pm_runtime_get_sync(phy->io_dev);
  128. /* Make sure the transceiver is not in low power mode */
  129. power = musb_readb(addr, MUSB_POWER);
  130. power &= ~MUSB_POWER_SUSPENDM;
  131. musb_writeb(addr, MUSB_POWER, power);
  132. /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
  133. * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
  134. */
  135. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  136. musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
  137. MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
  138. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  139. & MUSB_ULPI_REG_CMPLT)) {
  140. i++;
  141. if (i == 10000) {
  142. ret = -ETIMEDOUT;
  143. goto out;
  144. }
  145. }
  146. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  147. r &= ~MUSB_ULPI_REG_CMPLT;
  148. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  149. ret = musb_readb(addr, MUSB_ULPI_REG_DATA);
  150. out:
  151. pm_runtime_put(phy->io_dev);
  152. return ret;
  153. }
  154. static int musb_ulpi_write(struct usb_phy *phy, u32 offset, u32 data)
  155. {
  156. void __iomem *addr = phy->io_priv;
  157. int i = 0;
  158. u8 r = 0;
  159. u8 power;
  160. int ret = 0;
  161. pm_runtime_get_sync(phy->io_dev);
  162. /* Make sure the transceiver is not in low power mode */
  163. power = musb_readb(addr, MUSB_POWER);
  164. power &= ~MUSB_POWER_SUSPENDM;
  165. musb_writeb(addr, MUSB_POWER, power);
  166. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  167. musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)data);
  168. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
  169. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  170. & MUSB_ULPI_REG_CMPLT)) {
  171. i++;
  172. if (i == 10000) {
  173. ret = -ETIMEDOUT;
  174. goto out;
  175. }
  176. }
  177. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  178. r &= ~MUSB_ULPI_REG_CMPLT;
  179. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  180. out:
  181. pm_runtime_put(phy->io_dev);
  182. return ret;
  183. }
  184. #else
  185. #define musb_ulpi_read NULL
  186. #define musb_ulpi_write NULL
  187. #endif
  188. static struct usb_phy_io_ops musb_ulpi_access = {
  189. .read = musb_ulpi_read,
  190. .write = musb_ulpi_write,
  191. };
  192. /*-------------------------------------------------------------------------*/
  193. #if !defined(CONFIG_USB_MUSB_TUSB6010) && !defined(CONFIG_USB_MUSB_BLACKFIN)
  194. /*
  195. * Load an endpoint's FIFO
  196. */
  197. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  198. {
  199. struct musb *musb = hw_ep->musb;
  200. void __iomem *fifo = hw_ep->fifo;
  201. if (unlikely(len == 0))
  202. return;
  203. prefetch((u8 *)src);
  204. dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
  205. 'T', hw_ep->epnum, fifo, len, src);
  206. /* we can't assume unaligned reads work */
  207. if (likely((0x01 & (unsigned long) src) == 0)) {
  208. u16 index = 0;
  209. /* best case is 32bit-aligned source address */
  210. if ((0x02 & (unsigned long) src) == 0) {
  211. if (len >= 4) {
  212. iowrite32_rep(fifo, src + index, len >> 2);
  213. index += len & ~0x03;
  214. }
  215. if (len & 0x02) {
  216. musb_writew(fifo, 0, *(u16 *)&src[index]);
  217. index += 2;
  218. }
  219. } else {
  220. if (len >= 2) {
  221. iowrite16_rep(fifo, src + index, len >> 1);
  222. index += len & ~0x01;
  223. }
  224. }
  225. if (len & 0x01)
  226. musb_writeb(fifo, 0, src[index]);
  227. } else {
  228. /* byte aligned */
  229. iowrite8_rep(fifo, src, len);
  230. }
  231. }
  232. #if !defined(CONFIG_USB_MUSB_AM35X)
  233. /*
  234. * Unload an endpoint's FIFO
  235. */
  236. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  237. {
  238. struct musb *musb = hw_ep->musb;
  239. void __iomem *fifo = hw_ep->fifo;
  240. if (unlikely(len == 0))
  241. return;
  242. dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
  243. 'R', hw_ep->epnum, fifo, len, dst);
  244. /* we can't assume unaligned writes work */
  245. if (likely((0x01 & (unsigned long) dst) == 0)) {
  246. u16 index = 0;
  247. /* best case is 32bit-aligned destination address */
  248. if ((0x02 & (unsigned long) dst) == 0) {
  249. if (len >= 4) {
  250. ioread32_rep(fifo, dst, len >> 2);
  251. index = len & ~0x03;
  252. }
  253. if (len & 0x02) {
  254. *(u16 *)&dst[index] = musb_readw(fifo, 0);
  255. index += 2;
  256. }
  257. } else {
  258. if (len >= 2) {
  259. ioread16_rep(fifo, dst, len >> 1);
  260. index = len & ~0x01;
  261. }
  262. }
  263. if (len & 0x01)
  264. dst[index] = musb_readb(fifo, 0);
  265. } else {
  266. /* byte aligned */
  267. ioread8_rep(fifo, dst, len);
  268. }
  269. }
  270. #endif
  271. #endif /* normal PIO */
  272. /*-------------------------------------------------------------------------*/
  273. /* for high speed test mode; see USB 2.0 spec 7.1.20 */
  274. static const u8 musb_test_packet[53] = {
  275. /* implicit SYNC then DATA0 to start */
  276. /* JKJKJKJK x9 */
  277. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  278. /* JJKKJJKK x8 */
  279. 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
  280. /* JJJJKKKK x8 */
  281. 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
  282. /* JJJJJJJKKKKKKK x8 */
  283. 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  284. /* JJJJJJJK x8 */
  285. 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
  286. /* JKKKKKKK x10, JK */
  287. 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
  288. /* implicit CRC16 then EOP to end */
  289. };
  290. void musb_load_testpacket(struct musb *musb)
  291. {
  292. void __iomem *regs = musb->endpoints[0].regs;
  293. musb_ep_select(musb->mregs, 0);
  294. musb_write_fifo(musb->control_ep,
  295. sizeof(musb_test_packet), musb_test_packet);
  296. musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
  297. }
  298. /*-------------------------------------------------------------------------*/
  299. /*
  300. * Handles OTG hnp timeouts, such as b_ase0_brst
  301. */
  302. static void musb_otg_timer_func(unsigned long data)
  303. {
  304. struct musb *musb = (struct musb *)data;
  305. unsigned long flags;
  306. spin_lock_irqsave(&musb->lock, flags);
  307. switch (musb->xceiv->state) {
  308. case OTG_STATE_B_WAIT_ACON:
  309. dev_dbg(musb->controller, "HNP: b_wait_acon timeout; back to b_peripheral\n");
  310. musb_g_disconnect(musb);
  311. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  312. musb->is_active = 0;
  313. break;
  314. case OTG_STATE_A_SUSPEND:
  315. case OTG_STATE_A_WAIT_BCON:
  316. dev_dbg(musb->controller, "HNP: %s timeout\n",
  317. usb_otg_state_string(musb->xceiv->state));
  318. musb_platform_set_vbus(musb, 0);
  319. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  320. break;
  321. default:
  322. dev_dbg(musb->controller, "HNP: Unhandled mode %s\n",
  323. usb_otg_state_string(musb->xceiv->state));
  324. }
  325. spin_unlock_irqrestore(&musb->lock, flags);
  326. }
  327. /*
  328. * Stops the HNP transition. Caller must take care of locking.
  329. */
  330. void musb_hnp_stop(struct musb *musb)
  331. {
  332. struct usb_hcd *hcd = musb_to_hcd(musb);
  333. void __iomem *mbase = musb->mregs;
  334. u8 reg;
  335. dev_dbg(musb->controller, "HNP: stop from %s\n",
  336. usb_otg_state_string(musb->xceiv->state));
  337. switch (musb->xceiv->state) {
  338. case OTG_STATE_A_PERIPHERAL:
  339. musb_g_disconnect(musb);
  340. dev_dbg(musb->controller, "HNP: back to %s\n",
  341. usb_otg_state_string(musb->xceiv->state));
  342. break;
  343. case OTG_STATE_B_HOST:
  344. dev_dbg(musb->controller, "HNP: Disabling HR\n");
  345. hcd->self.is_b_host = 0;
  346. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  347. MUSB_DEV_MODE(musb);
  348. reg = musb_readb(mbase, MUSB_POWER);
  349. reg |= MUSB_POWER_SUSPENDM;
  350. musb_writeb(mbase, MUSB_POWER, reg);
  351. /* REVISIT: Start SESSION_REQUEST here? */
  352. break;
  353. default:
  354. dev_dbg(musb->controller, "HNP: Stopping in unknown state %s\n",
  355. usb_otg_state_string(musb->xceiv->state));
  356. }
  357. /*
  358. * When returning to A state after HNP, avoid hub_port_rebounce(),
  359. * which cause occasional OPT A "Did not receive reset after connect"
  360. * errors.
  361. */
  362. musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
  363. }
  364. /*
  365. * Interrupt Service Routine to record USB "global" interrupts.
  366. * Since these do not happen often and signify things of
  367. * paramount importance, it seems OK to check them individually;
  368. * the order of the tests is specified in the manual
  369. *
  370. * @param musb instance pointer
  371. * @param int_usb register contents
  372. * @param devctl
  373. * @param power
  374. */
  375. static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
  376. u8 devctl)
  377. {
  378. struct usb_otg *otg = musb->xceiv->otg;
  379. irqreturn_t handled = IRQ_NONE;
  380. dev_dbg(musb->controller, "<== DevCtl=%02x, int_usb=0x%x\n", devctl,
  381. int_usb);
  382. /* in host mode, the peripheral may issue remote wakeup.
  383. * in peripheral mode, the host may resume the link.
  384. * spurious RESUME irqs happen too, paired with SUSPEND.
  385. */
  386. if (int_usb & MUSB_INTR_RESUME) {
  387. handled = IRQ_HANDLED;
  388. dev_dbg(musb->controller, "RESUME (%s)\n", usb_otg_state_string(musb->xceiv->state));
  389. if (devctl & MUSB_DEVCTL_HM) {
  390. void __iomem *mbase = musb->mregs;
  391. u8 power;
  392. switch (musb->xceiv->state) {
  393. case OTG_STATE_A_SUSPEND:
  394. /* remote wakeup? later, GetPortStatus
  395. * will stop RESUME signaling
  396. */
  397. power = musb_readb(musb->mregs, MUSB_POWER);
  398. if (power & MUSB_POWER_SUSPENDM) {
  399. /* spurious */
  400. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  401. dev_dbg(musb->controller, "Spurious SUSPENDM\n");
  402. break;
  403. }
  404. power &= ~MUSB_POWER_SUSPENDM;
  405. musb_writeb(mbase, MUSB_POWER,
  406. power | MUSB_POWER_RESUME);
  407. musb->port1_status |=
  408. (USB_PORT_STAT_C_SUSPEND << 16)
  409. | MUSB_PORT_STAT_RESUME;
  410. musb->rh_timer = jiffies
  411. + msecs_to_jiffies(20);
  412. musb->xceiv->state = OTG_STATE_A_HOST;
  413. musb->is_active = 1;
  414. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  415. break;
  416. case OTG_STATE_B_WAIT_ACON:
  417. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  418. musb->is_active = 1;
  419. MUSB_DEV_MODE(musb);
  420. break;
  421. default:
  422. WARNING("bogus %s RESUME (%s)\n",
  423. "host",
  424. usb_otg_state_string(musb->xceiv->state));
  425. }
  426. } else {
  427. switch (musb->xceiv->state) {
  428. case OTG_STATE_A_SUSPEND:
  429. /* possibly DISCONNECT is upcoming */
  430. musb->xceiv->state = OTG_STATE_A_HOST;
  431. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  432. break;
  433. case OTG_STATE_B_WAIT_ACON:
  434. case OTG_STATE_B_PERIPHERAL:
  435. /* disconnect while suspended? we may
  436. * not get a disconnect irq...
  437. */
  438. if ((devctl & MUSB_DEVCTL_VBUS)
  439. != (3 << MUSB_DEVCTL_VBUS_SHIFT)
  440. ) {
  441. musb->int_usb |= MUSB_INTR_DISCONNECT;
  442. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  443. break;
  444. }
  445. musb_g_resume(musb);
  446. break;
  447. case OTG_STATE_B_IDLE:
  448. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  449. break;
  450. default:
  451. WARNING("bogus %s RESUME (%s)\n",
  452. "peripheral",
  453. usb_otg_state_string(musb->xceiv->state));
  454. }
  455. }
  456. }
  457. /* see manual for the order of the tests */
  458. if (int_usb & MUSB_INTR_SESSREQ) {
  459. void __iomem *mbase = musb->mregs;
  460. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS
  461. && (devctl & MUSB_DEVCTL_BDEVICE)) {
  462. dev_dbg(musb->controller, "SessReq while on B state\n");
  463. return IRQ_HANDLED;
  464. }
  465. dev_dbg(musb->controller, "SESSION_REQUEST (%s)\n",
  466. usb_otg_state_string(musb->xceiv->state));
  467. /* IRQ arrives from ID pin sense or (later, if VBUS power
  468. * is removed) SRP. responses are time critical:
  469. * - turn on VBUS (with silicon-specific mechanism)
  470. * - go through A_WAIT_VRISE
  471. * - ... to A_WAIT_BCON.
  472. * a_wait_vrise_tmout triggers VBUS_ERROR transitions
  473. */
  474. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  475. musb->ep0_stage = MUSB_EP0_START;
  476. musb->xceiv->state = OTG_STATE_A_IDLE;
  477. MUSB_HST_MODE(musb);
  478. musb_platform_set_vbus(musb, 1);
  479. handled = IRQ_HANDLED;
  480. }
  481. if (int_usb & MUSB_INTR_VBUSERROR) {
  482. int ignore = 0;
  483. /* During connection as an A-Device, we may see a short
  484. * current spikes causing voltage drop, because of cable
  485. * and peripheral capacitance combined with vbus draw.
  486. * (So: less common with truly self-powered devices, where
  487. * vbus doesn't act like a power supply.)
  488. *
  489. * Such spikes are short; usually less than ~500 usec, max
  490. * of ~2 msec. That is, they're not sustained overcurrent
  491. * errors, though they're reported using VBUSERROR irqs.
  492. *
  493. * Workarounds: (a) hardware: use self powered devices.
  494. * (b) software: ignore non-repeated VBUS errors.
  495. *
  496. * REVISIT: do delays from lots of DEBUG_KERNEL checks
  497. * make trouble here, keeping VBUS < 4.4V ?
  498. */
  499. switch (musb->xceiv->state) {
  500. case OTG_STATE_A_HOST:
  501. /* recovery is dicey once we've gotten past the
  502. * initial stages of enumeration, but if VBUS
  503. * stayed ok at the other end of the link, and
  504. * another reset is due (at least for high speed,
  505. * to redo the chirp etc), it might work OK...
  506. */
  507. case OTG_STATE_A_WAIT_BCON:
  508. case OTG_STATE_A_WAIT_VRISE:
  509. if (musb->vbuserr_retry) {
  510. void __iomem *mbase = musb->mregs;
  511. musb->vbuserr_retry--;
  512. ignore = 1;
  513. devctl |= MUSB_DEVCTL_SESSION;
  514. musb_writeb(mbase, MUSB_DEVCTL, devctl);
  515. } else {
  516. musb->port1_status |=
  517. USB_PORT_STAT_OVERCURRENT
  518. | (USB_PORT_STAT_C_OVERCURRENT << 16);
  519. }
  520. break;
  521. default:
  522. break;
  523. }
  524. dev_printk(ignore ? KERN_DEBUG : KERN_ERR, musb->controller,
  525. "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
  526. usb_otg_state_string(musb->xceiv->state),
  527. devctl,
  528. ({ char *s;
  529. switch (devctl & MUSB_DEVCTL_VBUS) {
  530. case 0 << MUSB_DEVCTL_VBUS_SHIFT:
  531. s = "<SessEnd"; break;
  532. case 1 << MUSB_DEVCTL_VBUS_SHIFT:
  533. s = "<AValid"; break;
  534. case 2 << MUSB_DEVCTL_VBUS_SHIFT:
  535. s = "<VBusValid"; break;
  536. /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
  537. default:
  538. s = "VALID"; break;
  539. }; s; }),
  540. VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
  541. musb->port1_status);
  542. /* go through A_WAIT_VFALL then start a new session */
  543. if (!ignore)
  544. musb_platform_set_vbus(musb, 0);
  545. handled = IRQ_HANDLED;
  546. }
  547. if (int_usb & MUSB_INTR_SUSPEND) {
  548. dev_dbg(musb->controller, "SUSPEND (%s) devctl %02x\n",
  549. usb_otg_state_string(musb->xceiv->state), devctl);
  550. handled = IRQ_HANDLED;
  551. switch (musb->xceiv->state) {
  552. case OTG_STATE_A_PERIPHERAL:
  553. /* We also come here if the cable is removed, since
  554. * this silicon doesn't report ID-no-longer-grounded.
  555. *
  556. * We depend on T(a_wait_bcon) to shut us down, and
  557. * hope users don't do anything dicey during this
  558. * undesired detour through A_WAIT_BCON.
  559. */
  560. musb_hnp_stop(musb);
  561. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  562. musb_root_disconnect(musb);
  563. musb_platform_try_idle(musb, jiffies
  564. + msecs_to_jiffies(musb->a_wait_bcon
  565. ? : OTG_TIME_A_WAIT_BCON));
  566. break;
  567. case OTG_STATE_B_IDLE:
  568. if (!musb->is_active)
  569. break;
  570. case OTG_STATE_B_PERIPHERAL:
  571. musb_g_suspend(musb);
  572. musb->is_active = otg->gadget->b_hnp_enable;
  573. if (musb->is_active) {
  574. musb->xceiv->state = OTG_STATE_B_WAIT_ACON;
  575. dev_dbg(musb->controller, "HNP: Setting timer for b_ase0_brst\n");
  576. mod_timer(&musb->otg_timer, jiffies
  577. + msecs_to_jiffies(
  578. OTG_TIME_B_ASE0_BRST));
  579. }
  580. break;
  581. case OTG_STATE_A_WAIT_BCON:
  582. if (musb->a_wait_bcon != 0)
  583. musb_platform_try_idle(musb, jiffies
  584. + msecs_to_jiffies(musb->a_wait_bcon));
  585. break;
  586. case OTG_STATE_A_HOST:
  587. musb->xceiv->state = OTG_STATE_A_SUSPEND;
  588. musb->is_active = otg->host->b_hnp_enable;
  589. break;
  590. case OTG_STATE_B_HOST:
  591. /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
  592. dev_dbg(musb->controller, "REVISIT: SUSPEND as B_HOST\n");
  593. break;
  594. default:
  595. /* "should not happen" */
  596. musb->is_active = 0;
  597. break;
  598. }
  599. }
  600. if (int_usb & MUSB_INTR_CONNECT) {
  601. struct usb_hcd *hcd = musb_to_hcd(musb);
  602. handled = IRQ_HANDLED;
  603. musb->is_active = 1;
  604. musb->ep0_stage = MUSB_EP0_START;
  605. /* flush endpoints when transitioning from Device Mode */
  606. if (is_peripheral_active(musb)) {
  607. /* REVISIT HNP; just force disconnect */
  608. }
  609. musb->intrtxe = musb->epmask;
  610. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  611. musb->intrrxe = musb->epmask & 0xfffe;
  612. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  613. musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
  614. musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
  615. |USB_PORT_STAT_HIGH_SPEED
  616. |USB_PORT_STAT_ENABLE
  617. );
  618. musb->port1_status |= USB_PORT_STAT_CONNECTION
  619. |(USB_PORT_STAT_C_CONNECTION << 16);
  620. /* high vs full speed is just a guess until after reset */
  621. if (devctl & MUSB_DEVCTL_LSDEV)
  622. musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
  623. /* indicate new connection to OTG machine */
  624. switch (musb->xceiv->state) {
  625. case OTG_STATE_B_PERIPHERAL:
  626. if (int_usb & MUSB_INTR_SUSPEND) {
  627. dev_dbg(musb->controller, "HNP: SUSPEND+CONNECT, now b_host\n");
  628. int_usb &= ~MUSB_INTR_SUSPEND;
  629. goto b_host;
  630. } else
  631. dev_dbg(musb->controller, "CONNECT as b_peripheral???\n");
  632. break;
  633. case OTG_STATE_B_WAIT_ACON:
  634. dev_dbg(musb->controller, "HNP: CONNECT, now b_host\n");
  635. b_host:
  636. musb->xceiv->state = OTG_STATE_B_HOST;
  637. hcd->self.is_b_host = 1;
  638. del_timer(&musb->otg_timer);
  639. break;
  640. default:
  641. if ((devctl & MUSB_DEVCTL_VBUS)
  642. == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
  643. musb->xceiv->state = OTG_STATE_A_HOST;
  644. hcd->self.is_b_host = 0;
  645. }
  646. break;
  647. }
  648. /* poke the root hub */
  649. MUSB_HST_MODE(musb);
  650. if (hcd->status_urb)
  651. usb_hcd_poll_rh_status(hcd);
  652. else
  653. usb_hcd_resume_root_hub(hcd);
  654. dev_dbg(musb->controller, "CONNECT (%s) devctl %02x\n",
  655. usb_otg_state_string(musb->xceiv->state), devctl);
  656. }
  657. if (int_usb & MUSB_INTR_DISCONNECT) {
  658. dev_dbg(musb->controller, "DISCONNECT (%s) as %s, devctl %02x\n",
  659. usb_otg_state_string(musb->xceiv->state),
  660. MUSB_MODE(musb), devctl);
  661. handled = IRQ_HANDLED;
  662. switch (musb->xceiv->state) {
  663. case OTG_STATE_A_HOST:
  664. case OTG_STATE_A_SUSPEND:
  665. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  666. musb_root_disconnect(musb);
  667. if (musb->a_wait_bcon != 0)
  668. musb_platform_try_idle(musb, jiffies
  669. + msecs_to_jiffies(musb->a_wait_bcon));
  670. break;
  671. case OTG_STATE_B_HOST:
  672. /* REVISIT this behaves for "real disconnect"
  673. * cases; make sure the other transitions from
  674. * from B_HOST act right too. The B_HOST code
  675. * in hnp_stop() is currently not used...
  676. */
  677. musb_root_disconnect(musb);
  678. musb_to_hcd(musb)->self.is_b_host = 0;
  679. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  680. MUSB_DEV_MODE(musb);
  681. musb_g_disconnect(musb);
  682. break;
  683. case OTG_STATE_A_PERIPHERAL:
  684. musb_hnp_stop(musb);
  685. musb_root_disconnect(musb);
  686. /* FALLTHROUGH */
  687. case OTG_STATE_B_WAIT_ACON:
  688. /* FALLTHROUGH */
  689. case OTG_STATE_B_PERIPHERAL:
  690. case OTG_STATE_B_IDLE:
  691. musb_g_disconnect(musb);
  692. break;
  693. default:
  694. WARNING("unhandled DISCONNECT transition (%s)\n",
  695. usb_otg_state_string(musb->xceiv->state));
  696. break;
  697. }
  698. }
  699. /* mentor saves a bit: bus reset and babble share the same irq.
  700. * only host sees babble; only peripheral sees bus reset.
  701. */
  702. if (int_usb & MUSB_INTR_RESET) {
  703. handled = IRQ_HANDLED;
  704. if ((devctl & MUSB_DEVCTL_HM) != 0) {
  705. /*
  706. * Looks like non-HS BABBLE can be ignored, but
  707. * HS BABBLE is an error condition. For HS the solution
  708. * is to avoid babble in the first place and fix what
  709. * caused BABBLE. When HS BABBLE happens we can only
  710. * stop the session.
  711. */
  712. if (devctl & (MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV))
  713. dev_dbg(musb->controller, "BABBLE devctl: %02x\n", devctl);
  714. else {
  715. ERR("Stopping host session -- babble\n");
  716. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  717. }
  718. } else {
  719. dev_dbg(musb->controller, "BUS RESET as %s\n",
  720. usb_otg_state_string(musb->xceiv->state));
  721. switch (musb->xceiv->state) {
  722. case OTG_STATE_A_SUSPEND:
  723. musb_g_reset(musb);
  724. /* FALLTHROUGH */
  725. case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
  726. /* never use invalid T(a_wait_bcon) */
  727. dev_dbg(musb->controller, "HNP: in %s, %d msec timeout\n",
  728. usb_otg_state_string(musb->xceiv->state),
  729. TA_WAIT_BCON(musb));
  730. mod_timer(&musb->otg_timer, jiffies
  731. + msecs_to_jiffies(TA_WAIT_BCON(musb)));
  732. break;
  733. case OTG_STATE_A_PERIPHERAL:
  734. del_timer(&musb->otg_timer);
  735. musb_g_reset(musb);
  736. break;
  737. case OTG_STATE_B_WAIT_ACON:
  738. dev_dbg(musb->controller, "HNP: RESET (%s), to b_peripheral\n",
  739. usb_otg_state_string(musb->xceiv->state));
  740. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  741. musb_g_reset(musb);
  742. break;
  743. case OTG_STATE_B_IDLE:
  744. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  745. /* FALLTHROUGH */
  746. case OTG_STATE_B_PERIPHERAL:
  747. musb_g_reset(musb);
  748. break;
  749. default:
  750. dev_dbg(musb->controller, "Unhandled BUS RESET as %s\n",
  751. usb_otg_state_string(musb->xceiv->state));
  752. }
  753. }
  754. }
  755. #if 0
  756. /* REVISIT ... this would be for multiplexing periodic endpoints, or
  757. * supporting transfer phasing to prevent exceeding ISO bandwidth
  758. * limits of a given frame or microframe.
  759. *
  760. * It's not needed for peripheral side, which dedicates endpoints;
  761. * though it _might_ use SOF irqs for other purposes.
  762. *
  763. * And it's not currently needed for host side, which also dedicates
  764. * endpoints, relies on TX/RX interval registers, and isn't claimed
  765. * to support ISO transfers yet.
  766. */
  767. if (int_usb & MUSB_INTR_SOF) {
  768. void __iomem *mbase = musb->mregs;
  769. struct musb_hw_ep *ep;
  770. u8 epnum;
  771. u16 frame;
  772. dev_dbg(musb->controller, "START_OF_FRAME\n");
  773. handled = IRQ_HANDLED;
  774. /* start any periodic Tx transfers waiting for current frame */
  775. frame = musb_readw(mbase, MUSB_FRAME);
  776. ep = musb->endpoints;
  777. for (epnum = 1; (epnum < musb->nr_endpoints)
  778. && (musb->epmask >= (1 << epnum));
  779. epnum++, ep++) {
  780. /*
  781. * FIXME handle framecounter wraps (12 bits)
  782. * eliminate duplicated StartUrb logic
  783. */
  784. if (ep->dwWaitFrame >= frame) {
  785. ep->dwWaitFrame = 0;
  786. pr_debug("SOF --> periodic TX%s on %d\n",
  787. ep->tx_channel ? " DMA" : "",
  788. epnum);
  789. if (!ep->tx_channel)
  790. musb_h_tx_start(musb, epnum);
  791. else
  792. cppi_hostdma_start(musb, epnum);
  793. }
  794. } /* end of for loop */
  795. }
  796. #endif
  797. schedule_work(&musb->irq_work);
  798. return handled;
  799. }
  800. /*-------------------------------------------------------------------------*/
  801. /*
  802. * Program the HDRC to start (enable interrupts, dma, etc.).
  803. */
  804. void musb_start(struct musb *musb)
  805. {
  806. void __iomem *regs = musb->mregs;
  807. u8 devctl = musb_readb(regs, MUSB_DEVCTL);
  808. dev_dbg(musb->controller, "<== devctl %02x\n", devctl);
  809. /* Set INT enable registers, enable interrupts */
  810. musb->intrtxe = musb->epmask;
  811. musb_writew(regs, MUSB_INTRTXE, musb->intrtxe);
  812. musb->intrrxe = musb->epmask & 0xfffe;
  813. musb_writew(regs, MUSB_INTRRXE, musb->intrrxe);
  814. musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
  815. musb_writeb(regs, MUSB_TESTMODE, 0);
  816. /* put into basic highspeed mode and start session */
  817. musb_writeb(regs, MUSB_POWER, MUSB_POWER_ISOUPDATE
  818. | MUSB_POWER_HSENAB
  819. /* ENSUSPEND wedges tusb */
  820. /* | MUSB_POWER_ENSUSPEND */
  821. );
  822. musb->is_active = 0;
  823. devctl = musb_readb(regs, MUSB_DEVCTL);
  824. devctl &= ~MUSB_DEVCTL_SESSION;
  825. /* session started after:
  826. * (a) ID-grounded irq, host mode;
  827. * (b) vbus present/connect IRQ, peripheral mode;
  828. * (c) peripheral initiates, using SRP
  829. */
  830. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  831. musb->is_active = 1;
  832. else
  833. devctl |= MUSB_DEVCTL_SESSION;
  834. musb_platform_enable(musb);
  835. musb_writeb(regs, MUSB_DEVCTL, devctl);
  836. }
  837. static void musb_generic_disable(struct musb *musb)
  838. {
  839. void __iomem *mbase = musb->mregs;
  840. u16 temp;
  841. /* disable interrupts */
  842. musb_writeb(mbase, MUSB_INTRUSBE, 0);
  843. musb->intrtxe = 0;
  844. musb_writew(mbase, MUSB_INTRTXE, 0);
  845. musb->intrrxe = 0;
  846. musb_writew(mbase, MUSB_INTRRXE, 0);
  847. /* off */
  848. musb_writeb(mbase, MUSB_DEVCTL, 0);
  849. /* flush pending interrupts */
  850. temp = musb_readb(mbase, MUSB_INTRUSB);
  851. temp = musb_readw(mbase, MUSB_INTRTX);
  852. temp = musb_readw(mbase, MUSB_INTRRX);
  853. }
  854. /*
  855. * Make the HDRC stop (disable interrupts, etc.);
  856. * reversible by musb_start
  857. * called on gadget driver unregister
  858. * with controller locked, irqs blocked
  859. * acts as a NOP unless some role activated the hardware
  860. */
  861. void musb_stop(struct musb *musb)
  862. {
  863. /* stop IRQs, timers, ... */
  864. musb_platform_disable(musb);
  865. musb_generic_disable(musb);
  866. dev_dbg(musb->controller, "HDRC disabled\n");
  867. /* FIXME
  868. * - mark host and/or peripheral drivers unusable/inactive
  869. * - disable DMA (and enable it in HdrcStart)
  870. * - make sure we can musb_start() after musb_stop(); with
  871. * OTG mode, gadget driver module rmmod/modprobe cycles that
  872. * - ...
  873. */
  874. musb_platform_try_idle(musb, 0);
  875. }
  876. static void musb_shutdown(struct platform_device *pdev)
  877. {
  878. struct musb *musb = dev_to_musb(&pdev->dev);
  879. unsigned long flags;
  880. pm_runtime_get_sync(musb->controller);
  881. musb_gadget_cleanup(musb);
  882. spin_lock_irqsave(&musb->lock, flags);
  883. musb_platform_disable(musb);
  884. musb_generic_disable(musb);
  885. spin_unlock_irqrestore(&musb->lock, flags);
  886. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  887. musb_platform_exit(musb);
  888. pm_runtime_put(musb->controller);
  889. /* FIXME power down */
  890. }
  891. /*-------------------------------------------------------------------------*/
  892. /*
  893. * The silicon either has hard-wired endpoint configurations, or else
  894. * "dynamic fifo" sizing. The driver has support for both, though at this
  895. * writing only the dynamic sizing is very well tested. Since we switched
  896. * away from compile-time hardware parameters, we can no longer rely on
  897. * dead code elimination to leave only the relevant one in the object file.
  898. *
  899. * We don't currently use dynamic fifo setup capability to do anything
  900. * more than selecting one of a bunch of predefined configurations.
  901. */
  902. #if defined(CONFIG_USB_MUSB_TUSB6010) \
  903. || defined(CONFIG_USB_MUSB_TUSB6010_MODULE) \
  904. || defined(CONFIG_USB_MUSB_OMAP2PLUS) \
  905. || defined(CONFIG_USB_MUSB_OMAP2PLUS_MODULE) \
  906. || defined(CONFIG_USB_MUSB_AM35X) \
  907. || defined(CONFIG_USB_MUSB_AM35X_MODULE) \
  908. || defined(CONFIG_USB_MUSB_DSPS) \
  909. || defined(CONFIG_USB_MUSB_DSPS_MODULE)
  910. static ushort fifo_mode = 4;
  911. #elif defined(CONFIG_USB_MUSB_UX500) \
  912. || defined(CONFIG_USB_MUSB_UX500_MODULE)
  913. static ushort fifo_mode = 5;
  914. #else
  915. static ushort fifo_mode = 2;
  916. #endif
  917. /* "modprobe ... fifo_mode=1" etc */
  918. module_param(fifo_mode, ushort, 0);
  919. MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
  920. /*
  921. * tables defining fifo_mode values. define more if you like.
  922. * for host side, make sure both halves of ep1 are set up.
  923. */
  924. /* mode 0 - fits in 2KB */
  925. static struct musb_fifo_cfg mode_0_cfg[] = {
  926. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  927. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  928. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
  929. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  930. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  931. };
  932. /* mode 1 - fits in 4KB */
  933. static struct musb_fifo_cfg mode_1_cfg[] = {
  934. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  935. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  936. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  937. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  938. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  939. };
  940. /* mode 2 - fits in 4KB */
  941. static struct musb_fifo_cfg mode_2_cfg[] = {
  942. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  943. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  944. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  945. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  946. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  947. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  948. };
  949. /* mode 3 - fits in 4KB */
  950. static struct musb_fifo_cfg mode_3_cfg[] = {
  951. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  952. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  953. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  954. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  955. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  956. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  957. };
  958. /* mode 4 - fits in 16KB */
  959. static struct musb_fifo_cfg mode_4_cfg[] = {
  960. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  961. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  962. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  963. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  964. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  965. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  966. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  967. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  968. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  969. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  970. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
  971. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
  972. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
  973. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
  974. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
  975. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
  976. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
  977. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
  978. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
  979. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
  980. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
  981. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
  982. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
  983. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
  984. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
  985. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  986. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  987. };
  988. /* mode 5 - fits in 8KB */
  989. static struct musb_fifo_cfg mode_5_cfg[] = {
  990. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  991. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  992. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  993. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  994. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  995. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  996. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  997. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  998. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  999. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  1000. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
  1001. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
  1002. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
  1003. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
  1004. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
  1005. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
  1006. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
  1007. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
  1008. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
  1009. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
  1010. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
  1011. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
  1012. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
  1013. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
  1014. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
  1015. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1016. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1017. };
  1018. /*
  1019. * configure a fifo; for non-shared endpoints, this may be called
  1020. * once for a tx fifo and once for an rx fifo.
  1021. *
  1022. * returns negative errno or offset for next fifo.
  1023. */
  1024. static int
  1025. fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
  1026. const struct musb_fifo_cfg *cfg, u16 offset)
  1027. {
  1028. void __iomem *mbase = musb->mregs;
  1029. int size = 0;
  1030. u16 maxpacket = cfg->maxpacket;
  1031. u16 c_off = offset >> 3;
  1032. u8 c_size;
  1033. /* expect hw_ep has already been zero-initialized */
  1034. size = ffs(max(maxpacket, (u16) 8)) - 1;
  1035. maxpacket = 1 << size;
  1036. c_size = size - 3;
  1037. if (cfg->mode == BUF_DOUBLE) {
  1038. if ((offset + (maxpacket << 1)) >
  1039. (1 << (musb->config->ram_bits + 2)))
  1040. return -EMSGSIZE;
  1041. c_size |= MUSB_FIFOSZ_DPB;
  1042. } else {
  1043. if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
  1044. return -EMSGSIZE;
  1045. }
  1046. /* configure the FIFO */
  1047. musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
  1048. /* EP0 reserved endpoint for control, bidirectional;
  1049. * EP1 reserved for bulk, two unidirection halves.
  1050. */
  1051. if (hw_ep->epnum == 1)
  1052. musb->bulk_ep = hw_ep;
  1053. /* REVISIT error check: be sure ep0 can both rx and tx ... */
  1054. switch (cfg->style) {
  1055. case FIFO_TX:
  1056. musb_write_txfifosz(mbase, c_size);
  1057. musb_write_txfifoadd(mbase, c_off);
  1058. hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1059. hw_ep->max_packet_sz_tx = maxpacket;
  1060. break;
  1061. case FIFO_RX:
  1062. musb_write_rxfifosz(mbase, c_size);
  1063. musb_write_rxfifoadd(mbase, c_off);
  1064. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1065. hw_ep->max_packet_sz_rx = maxpacket;
  1066. break;
  1067. case FIFO_RXTX:
  1068. musb_write_txfifosz(mbase, c_size);
  1069. musb_write_txfifoadd(mbase, c_off);
  1070. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1071. hw_ep->max_packet_sz_rx = maxpacket;
  1072. musb_write_rxfifosz(mbase, c_size);
  1073. musb_write_rxfifoadd(mbase, c_off);
  1074. hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
  1075. hw_ep->max_packet_sz_tx = maxpacket;
  1076. hw_ep->is_shared_fifo = true;
  1077. break;
  1078. }
  1079. /* NOTE rx and tx endpoint irqs aren't managed separately,
  1080. * which happens to be ok
  1081. */
  1082. musb->epmask |= (1 << hw_ep->epnum);
  1083. return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
  1084. }
  1085. static struct musb_fifo_cfg ep0_cfg = {
  1086. .style = FIFO_RXTX, .maxpacket = 64,
  1087. };
  1088. static int ep_config_from_table(struct musb *musb)
  1089. {
  1090. const struct musb_fifo_cfg *cfg;
  1091. unsigned i, n;
  1092. int offset;
  1093. struct musb_hw_ep *hw_ep = musb->endpoints;
  1094. if (musb->config->fifo_cfg) {
  1095. cfg = musb->config->fifo_cfg;
  1096. n = musb->config->fifo_cfg_size;
  1097. goto done;
  1098. }
  1099. switch (fifo_mode) {
  1100. default:
  1101. fifo_mode = 0;
  1102. /* FALLTHROUGH */
  1103. case 0:
  1104. cfg = mode_0_cfg;
  1105. n = ARRAY_SIZE(mode_0_cfg);
  1106. break;
  1107. case 1:
  1108. cfg = mode_1_cfg;
  1109. n = ARRAY_SIZE(mode_1_cfg);
  1110. break;
  1111. case 2:
  1112. cfg = mode_2_cfg;
  1113. n = ARRAY_SIZE(mode_2_cfg);
  1114. break;
  1115. case 3:
  1116. cfg = mode_3_cfg;
  1117. n = ARRAY_SIZE(mode_3_cfg);
  1118. break;
  1119. case 4:
  1120. cfg = mode_4_cfg;
  1121. n = ARRAY_SIZE(mode_4_cfg);
  1122. break;
  1123. case 5:
  1124. cfg = mode_5_cfg;
  1125. n = ARRAY_SIZE(mode_5_cfg);
  1126. break;
  1127. }
  1128. printk(KERN_DEBUG "%s: setup fifo_mode %d\n",
  1129. musb_driver_name, fifo_mode);
  1130. done:
  1131. offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
  1132. /* assert(offset > 0) */
  1133. /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
  1134. * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
  1135. */
  1136. for (i = 0; i < n; i++) {
  1137. u8 epn = cfg->hw_ep_num;
  1138. if (epn >= musb->config->num_eps) {
  1139. pr_debug("%s: invalid ep %d\n",
  1140. musb_driver_name, epn);
  1141. return -EINVAL;
  1142. }
  1143. offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
  1144. if (offset < 0) {
  1145. pr_debug("%s: mem overrun, ep %d\n",
  1146. musb_driver_name, epn);
  1147. return offset;
  1148. }
  1149. epn++;
  1150. musb->nr_endpoints = max(epn, musb->nr_endpoints);
  1151. }
  1152. printk(KERN_DEBUG "%s: %d/%d max ep, %d/%d memory\n",
  1153. musb_driver_name,
  1154. n + 1, musb->config->num_eps * 2 - 1,
  1155. offset, (1 << (musb->config->ram_bits + 2)));
  1156. if (!musb->bulk_ep) {
  1157. pr_debug("%s: missing bulk\n", musb_driver_name);
  1158. return -EINVAL;
  1159. }
  1160. return 0;
  1161. }
  1162. /*
  1163. * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
  1164. * @param musb the controller
  1165. */
  1166. static int ep_config_from_hw(struct musb *musb)
  1167. {
  1168. u8 epnum = 0;
  1169. struct musb_hw_ep *hw_ep;
  1170. void __iomem *mbase = musb->mregs;
  1171. int ret = 0;
  1172. dev_dbg(musb->controller, "<== static silicon ep config\n");
  1173. /* FIXME pick up ep0 maxpacket size */
  1174. for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
  1175. musb_ep_select(mbase, epnum);
  1176. hw_ep = musb->endpoints + epnum;
  1177. ret = musb_read_fifosize(musb, hw_ep, epnum);
  1178. if (ret < 0)
  1179. break;
  1180. /* FIXME set up hw_ep->{rx,tx}_double_buffered */
  1181. /* pick an RX/TX endpoint for bulk */
  1182. if (hw_ep->max_packet_sz_tx < 512
  1183. || hw_ep->max_packet_sz_rx < 512)
  1184. continue;
  1185. /* REVISIT: this algorithm is lazy, we should at least
  1186. * try to pick a double buffered endpoint.
  1187. */
  1188. if (musb->bulk_ep)
  1189. continue;
  1190. musb->bulk_ep = hw_ep;
  1191. }
  1192. if (!musb->bulk_ep) {
  1193. pr_debug("%s: missing bulk\n", musb_driver_name);
  1194. return -EINVAL;
  1195. }
  1196. return 0;
  1197. }
  1198. enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
  1199. /* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
  1200. * configure endpoints, or take their config from silicon
  1201. */
  1202. static int musb_core_init(u16 musb_type, struct musb *musb)
  1203. {
  1204. u8 reg;
  1205. char *type;
  1206. char aInfo[90], aRevision[32], aDate[12];
  1207. void __iomem *mbase = musb->mregs;
  1208. int status = 0;
  1209. int i;
  1210. /* log core options (read using indexed model) */
  1211. reg = musb_read_configdata(mbase);
  1212. strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
  1213. if (reg & MUSB_CONFIGDATA_DYNFIFO) {
  1214. strcat(aInfo, ", dyn FIFOs");
  1215. musb->dyn_fifo = true;
  1216. }
  1217. if (reg & MUSB_CONFIGDATA_MPRXE) {
  1218. strcat(aInfo, ", bulk combine");
  1219. musb->bulk_combine = true;
  1220. }
  1221. if (reg & MUSB_CONFIGDATA_MPTXE) {
  1222. strcat(aInfo, ", bulk split");
  1223. musb->bulk_split = true;
  1224. }
  1225. if (reg & MUSB_CONFIGDATA_HBRXE) {
  1226. strcat(aInfo, ", HB-ISO Rx");
  1227. musb->hb_iso_rx = true;
  1228. }
  1229. if (reg & MUSB_CONFIGDATA_HBTXE) {
  1230. strcat(aInfo, ", HB-ISO Tx");
  1231. musb->hb_iso_tx = true;
  1232. }
  1233. if (reg & MUSB_CONFIGDATA_SOFTCONE)
  1234. strcat(aInfo, ", SoftConn");
  1235. printk(KERN_DEBUG "%s: ConfigData=0x%02x (%s)\n",
  1236. musb_driver_name, reg, aInfo);
  1237. aDate[0] = 0;
  1238. if (MUSB_CONTROLLER_MHDRC == musb_type) {
  1239. musb->is_multipoint = 1;
  1240. type = "M";
  1241. } else {
  1242. musb->is_multipoint = 0;
  1243. type = "";
  1244. #ifndef CONFIG_USB_OTG_BLACKLIST_HUB
  1245. printk(KERN_ERR
  1246. "%s: kernel must blacklist external hubs\n",
  1247. musb_driver_name);
  1248. #endif
  1249. }
  1250. /* log release info */
  1251. musb->hwvers = musb_read_hwvers(mbase);
  1252. snprintf(aRevision, 32, "%d.%d%s", MUSB_HWVERS_MAJOR(musb->hwvers),
  1253. MUSB_HWVERS_MINOR(musb->hwvers),
  1254. (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
  1255. printk(KERN_DEBUG "%s: %sHDRC RTL version %s %s\n",
  1256. musb_driver_name, type, aRevision, aDate);
  1257. /* configure ep0 */
  1258. musb_configure_ep0(musb);
  1259. /* discover endpoint configuration */
  1260. musb->nr_endpoints = 1;
  1261. musb->epmask = 1;
  1262. if (musb->dyn_fifo)
  1263. status = ep_config_from_table(musb);
  1264. else
  1265. status = ep_config_from_hw(musb);
  1266. if (status < 0)
  1267. return status;
  1268. /* finish init, and print endpoint config */
  1269. for (i = 0; i < musb->nr_endpoints; i++) {
  1270. struct musb_hw_ep *hw_ep = musb->endpoints + i;
  1271. hw_ep->fifo = MUSB_FIFO_OFFSET(i) + mbase;
  1272. #if defined(CONFIG_USB_MUSB_TUSB6010) || defined (CONFIG_USB_MUSB_TUSB6010_MODULE)
  1273. hw_ep->fifo_async = musb->async + 0x400 + MUSB_FIFO_OFFSET(i);
  1274. hw_ep->fifo_sync = musb->sync + 0x400 + MUSB_FIFO_OFFSET(i);
  1275. hw_ep->fifo_sync_va =
  1276. musb->sync_va + 0x400 + MUSB_FIFO_OFFSET(i);
  1277. if (i == 0)
  1278. hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
  1279. else
  1280. hw_ep->conf = mbase + 0x400 + (((i - 1) & 0xf) << 2);
  1281. #endif
  1282. hw_ep->regs = MUSB_EP_OFFSET(i, 0) + mbase;
  1283. hw_ep->target_regs = musb_read_target_reg_base(i, mbase);
  1284. hw_ep->rx_reinit = 1;
  1285. hw_ep->tx_reinit = 1;
  1286. if (hw_ep->max_packet_sz_tx) {
  1287. dev_dbg(musb->controller,
  1288. "%s: hw_ep %d%s, %smax %d\n",
  1289. musb_driver_name, i,
  1290. hw_ep->is_shared_fifo ? "shared" : "tx",
  1291. hw_ep->tx_double_buffered
  1292. ? "doublebuffer, " : "",
  1293. hw_ep->max_packet_sz_tx);
  1294. }
  1295. if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
  1296. dev_dbg(musb->controller,
  1297. "%s: hw_ep %d%s, %smax %d\n",
  1298. musb_driver_name, i,
  1299. "rx",
  1300. hw_ep->rx_double_buffered
  1301. ? "doublebuffer, " : "",
  1302. hw_ep->max_packet_sz_rx);
  1303. }
  1304. if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
  1305. dev_dbg(musb->controller, "hw_ep %d not configured\n", i);
  1306. }
  1307. return 0;
  1308. }
  1309. /*-------------------------------------------------------------------------*/
  1310. /*
  1311. * handle all the irqs defined by the HDRC core. for now we expect: other
  1312. * irq sources (phy, dma, etc) will be handled first, musb->int_* values
  1313. * will be assigned, and the irq will already have been acked.
  1314. *
  1315. * called in irq context with spinlock held, irqs blocked
  1316. */
  1317. irqreturn_t musb_interrupt(struct musb *musb)
  1318. {
  1319. irqreturn_t retval = IRQ_NONE;
  1320. u8 devctl;
  1321. int ep_num;
  1322. u32 reg;
  1323. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1324. dev_dbg(musb->controller, "** IRQ %s usb%04x tx%04x rx%04x\n",
  1325. (devctl & MUSB_DEVCTL_HM) ? "host" : "peripheral",
  1326. musb->int_usb, musb->int_tx, musb->int_rx);
  1327. /* the core can interrupt us for multiple reasons; docs have
  1328. * a generic interrupt flowchart to follow
  1329. */
  1330. if (musb->int_usb)
  1331. retval |= musb_stage0_irq(musb, musb->int_usb,
  1332. devctl);
  1333. /* "stage 1" is handling endpoint irqs */
  1334. /* handle endpoint 0 first */
  1335. if (musb->int_tx & 1) {
  1336. if (devctl & MUSB_DEVCTL_HM)
  1337. retval |= musb_h_ep0_irq(musb);
  1338. else
  1339. retval |= musb_g_ep0_irq(musb);
  1340. }
  1341. /* RX on endpoints 1-15 */
  1342. reg = musb->int_rx >> 1;
  1343. ep_num = 1;
  1344. while (reg) {
  1345. if (reg & 1) {
  1346. /* musb_ep_select(musb->mregs, ep_num); */
  1347. /* REVISIT just retval = ep->rx_irq(...) */
  1348. retval = IRQ_HANDLED;
  1349. if (devctl & MUSB_DEVCTL_HM)
  1350. musb_host_rx(musb, ep_num);
  1351. else
  1352. musb_g_rx(musb, ep_num);
  1353. }
  1354. reg >>= 1;
  1355. ep_num++;
  1356. }
  1357. /* TX on endpoints 1-15 */
  1358. reg = musb->int_tx >> 1;
  1359. ep_num = 1;
  1360. while (reg) {
  1361. if (reg & 1) {
  1362. /* musb_ep_select(musb->mregs, ep_num); */
  1363. /* REVISIT just retval |= ep->tx_irq(...) */
  1364. retval = IRQ_HANDLED;
  1365. if (devctl & MUSB_DEVCTL_HM)
  1366. musb_host_tx(musb, ep_num);
  1367. else
  1368. musb_g_tx(musb, ep_num);
  1369. }
  1370. reg >>= 1;
  1371. ep_num++;
  1372. }
  1373. return retval;
  1374. }
  1375. EXPORT_SYMBOL_GPL(musb_interrupt);
  1376. #ifndef CONFIG_MUSB_PIO_ONLY
  1377. static bool use_dma = 1;
  1378. /* "modprobe ... use_dma=0" etc */
  1379. module_param(use_dma, bool, 0);
  1380. MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
  1381. void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
  1382. {
  1383. u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1384. /* called with controller lock already held */
  1385. if (!epnum) {
  1386. #ifndef CONFIG_USB_TUSB_OMAP_DMA
  1387. if (!is_cppi_enabled()) {
  1388. /* endpoint 0 */
  1389. if (devctl & MUSB_DEVCTL_HM)
  1390. musb_h_ep0_irq(musb);
  1391. else
  1392. musb_g_ep0_irq(musb);
  1393. }
  1394. #endif
  1395. } else {
  1396. /* endpoints 1..15 */
  1397. if (transmit) {
  1398. if (devctl & MUSB_DEVCTL_HM)
  1399. musb_host_tx(musb, epnum);
  1400. else
  1401. musb_g_tx(musb, epnum);
  1402. } else {
  1403. /* receive */
  1404. if (devctl & MUSB_DEVCTL_HM)
  1405. musb_host_rx(musb, epnum);
  1406. else
  1407. musb_g_rx(musb, epnum);
  1408. }
  1409. }
  1410. }
  1411. EXPORT_SYMBOL_GPL(musb_dma_completion);
  1412. #else
  1413. #define use_dma 0
  1414. #endif
  1415. /*-------------------------------------------------------------------------*/
  1416. static ssize_t
  1417. musb_mode_show(struct device *dev, struct device_attribute *attr, char *buf)
  1418. {
  1419. struct musb *musb = dev_to_musb(dev);
  1420. unsigned long flags;
  1421. int ret = -EINVAL;
  1422. spin_lock_irqsave(&musb->lock, flags);
  1423. ret = sprintf(buf, "%s\n", usb_otg_state_string(musb->xceiv->state));
  1424. spin_unlock_irqrestore(&musb->lock, flags);
  1425. return ret;
  1426. }
  1427. static ssize_t
  1428. musb_mode_store(struct device *dev, struct device_attribute *attr,
  1429. const char *buf, size_t n)
  1430. {
  1431. struct musb *musb = dev_to_musb(dev);
  1432. unsigned long flags;
  1433. int status;
  1434. spin_lock_irqsave(&musb->lock, flags);
  1435. if (sysfs_streq(buf, "host"))
  1436. status = musb_platform_set_mode(musb, MUSB_HOST);
  1437. else if (sysfs_streq(buf, "peripheral"))
  1438. status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
  1439. else if (sysfs_streq(buf, "otg"))
  1440. status = musb_platform_set_mode(musb, MUSB_OTG);
  1441. else
  1442. status = -EINVAL;
  1443. spin_unlock_irqrestore(&musb->lock, flags);
  1444. return (status == 0) ? n : status;
  1445. }
  1446. static DEVICE_ATTR(mode, 0644, musb_mode_show, musb_mode_store);
  1447. static ssize_t
  1448. musb_vbus_store(struct device *dev, struct device_attribute *attr,
  1449. const char *buf, size_t n)
  1450. {
  1451. struct musb *musb = dev_to_musb(dev);
  1452. unsigned long flags;
  1453. unsigned long val;
  1454. if (sscanf(buf, "%lu", &val) < 1) {
  1455. dev_err(dev, "Invalid VBUS timeout ms value\n");
  1456. return -EINVAL;
  1457. }
  1458. spin_lock_irqsave(&musb->lock, flags);
  1459. /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
  1460. musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
  1461. if (musb->xceiv->state == OTG_STATE_A_WAIT_BCON)
  1462. musb->is_active = 0;
  1463. musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
  1464. spin_unlock_irqrestore(&musb->lock, flags);
  1465. return n;
  1466. }
  1467. static ssize_t
  1468. musb_vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
  1469. {
  1470. struct musb *musb = dev_to_musb(dev);
  1471. unsigned long flags;
  1472. unsigned long val;
  1473. int vbus;
  1474. spin_lock_irqsave(&musb->lock, flags);
  1475. val = musb->a_wait_bcon;
  1476. /* FIXME get_vbus_status() is normally #defined as false...
  1477. * and is effectively TUSB-specific.
  1478. */
  1479. vbus = musb_platform_get_vbus_status(musb);
  1480. spin_unlock_irqrestore(&musb->lock, flags);
  1481. return sprintf(buf, "Vbus %s, timeout %lu msec\n",
  1482. vbus ? "on" : "off", val);
  1483. }
  1484. static DEVICE_ATTR(vbus, 0644, musb_vbus_show, musb_vbus_store);
  1485. /* Gadget drivers can't know that a host is connected so they might want
  1486. * to start SRP, but users can. This allows userspace to trigger SRP.
  1487. */
  1488. static ssize_t
  1489. musb_srp_store(struct device *dev, struct device_attribute *attr,
  1490. const char *buf, size_t n)
  1491. {
  1492. struct musb *musb = dev_to_musb(dev);
  1493. unsigned short srp;
  1494. if (sscanf(buf, "%hu", &srp) != 1
  1495. || (srp != 1)) {
  1496. dev_err(dev, "SRP: Value must be 1\n");
  1497. return -EINVAL;
  1498. }
  1499. if (srp == 1)
  1500. musb_g_wakeup(musb);
  1501. return n;
  1502. }
  1503. static DEVICE_ATTR(srp, 0644, NULL, musb_srp_store);
  1504. static struct attribute *musb_attributes[] = {
  1505. &dev_attr_mode.attr,
  1506. &dev_attr_vbus.attr,
  1507. &dev_attr_srp.attr,
  1508. NULL
  1509. };
  1510. static const struct attribute_group musb_attr_group = {
  1511. .attrs = musb_attributes,
  1512. };
  1513. /* Only used to provide driver mode change events */
  1514. static void musb_irq_work(struct work_struct *data)
  1515. {
  1516. struct musb *musb = container_of(data, struct musb, irq_work);
  1517. if (musb->xceiv->state != musb->xceiv_old_state) {
  1518. musb->xceiv_old_state = musb->xceiv->state;
  1519. sysfs_notify(&musb->controller->kobj, NULL, "mode");
  1520. }
  1521. }
  1522. /* --------------------------------------------------------------------------
  1523. * Init support
  1524. */
  1525. static struct musb *allocate_instance(struct device *dev,
  1526. struct musb_hdrc_config *config, void __iomem *mbase)
  1527. {
  1528. struct musb *musb;
  1529. struct musb_hw_ep *ep;
  1530. int epnum;
  1531. struct usb_hcd *hcd;
  1532. hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
  1533. if (!hcd)
  1534. return NULL;
  1535. /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
  1536. musb = hcd_to_musb(hcd);
  1537. INIT_LIST_HEAD(&musb->control);
  1538. INIT_LIST_HEAD(&musb->in_bulk);
  1539. INIT_LIST_HEAD(&musb->out_bulk);
  1540. hcd->uses_new_polling = 1;
  1541. hcd->has_tt = 1;
  1542. musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
  1543. musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
  1544. dev_set_drvdata(dev, musb);
  1545. musb->mregs = mbase;
  1546. musb->ctrl_base = mbase;
  1547. musb->nIrq = -ENODEV;
  1548. musb->config = config;
  1549. BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
  1550. for (epnum = 0, ep = musb->endpoints;
  1551. epnum < musb->config->num_eps;
  1552. epnum++, ep++) {
  1553. ep->musb = musb;
  1554. ep->epnum = epnum;
  1555. }
  1556. musb->controller = dev;
  1557. return musb;
  1558. }
  1559. static void musb_free(struct musb *musb)
  1560. {
  1561. /* this has multiple entry modes. it handles fault cleanup after
  1562. * probe(), where things may be partially set up, as well as rmmod
  1563. * cleanup after everything's been de-activated.
  1564. */
  1565. #ifdef CONFIG_SYSFS
  1566. sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
  1567. #endif
  1568. if (musb->nIrq >= 0) {
  1569. if (musb->irq_wake)
  1570. disable_irq_wake(musb->nIrq);
  1571. free_irq(musb->nIrq, musb);
  1572. }
  1573. if (is_dma_capable() && musb->dma_controller) {
  1574. struct dma_controller *c = musb->dma_controller;
  1575. (void) c->stop(c);
  1576. dma_controller_destroy(c);
  1577. }
  1578. usb_put_hcd(musb_to_hcd(musb));
  1579. }
  1580. /*
  1581. * Perform generic per-controller initialization.
  1582. *
  1583. * @dev: the controller (already clocked, etc)
  1584. * @nIrq: IRQ number
  1585. * @ctrl: virtual address of controller registers,
  1586. * not yet corrected for platform-specific offsets
  1587. */
  1588. static int
  1589. musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
  1590. {
  1591. int status;
  1592. struct musb *musb;
  1593. struct musb_hdrc_platform_data *plat = dev->platform_data;
  1594. struct usb_hcd *hcd;
  1595. /* The driver might handle more features than the board; OK.
  1596. * Fail when the board needs a feature that's not enabled.
  1597. */
  1598. if (!plat) {
  1599. dev_dbg(dev, "no platform_data?\n");
  1600. status = -ENODEV;
  1601. goto fail0;
  1602. }
  1603. /* allocate */
  1604. musb = allocate_instance(dev, plat->config, ctrl);
  1605. if (!musb) {
  1606. status = -ENOMEM;
  1607. goto fail0;
  1608. }
  1609. pm_runtime_use_autosuspend(musb->controller);
  1610. pm_runtime_set_autosuspend_delay(musb->controller, 200);
  1611. pm_runtime_enable(musb->controller);
  1612. spin_lock_init(&musb->lock);
  1613. musb->board_set_power = plat->set_power;
  1614. musb->min_power = plat->min_power;
  1615. musb->ops = plat->platform_ops;
  1616. /* The musb_platform_init() call:
  1617. * - adjusts musb->mregs
  1618. * - sets the musb->isr
  1619. * - may initialize an integrated tranceiver
  1620. * - initializes musb->xceiv, usually by otg_get_phy()
  1621. * - stops powering VBUS
  1622. *
  1623. * There are various transceiver configurations. Blackfin,
  1624. * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
  1625. * external/discrete ones in various flavors (twl4030 family,
  1626. * isp1504, non-OTG, etc) mostly hooking up through ULPI.
  1627. */
  1628. status = musb_platform_init(musb);
  1629. if (status < 0)
  1630. goto fail1;
  1631. if (!musb->isr) {
  1632. status = -ENODEV;
  1633. goto fail2;
  1634. }
  1635. if (!musb->xceiv->io_ops) {
  1636. musb->xceiv->io_dev = musb->controller;
  1637. musb->xceiv->io_priv = musb->mregs;
  1638. musb->xceiv->io_ops = &musb_ulpi_access;
  1639. }
  1640. pm_runtime_get_sync(musb->controller);
  1641. #ifndef CONFIG_MUSB_PIO_ONLY
  1642. if (use_dma && dev->dma_mask) {
  1643. struct dma_controller *c;
  1644. c = dma_controller_create(musb, musb->mregs);
  1645. musb->dma_controller = c;
  1646. if (c)
  1647. (void) c->start(c);
  1648. }
  1649. #endif
  1650. /* ideally this would be abstracted in platform setup */
  1651. if (!is_dma_capable() || !musb->dma_controller)
  1652. dev->dma_mask = NULL;
  1653. /* be sure interrupts are disabled before connecting ISR */
  1654. musb_platform_disable(musb);
  1655. musb_generic_disable(musb);
  1656. /* setup musb parts of the core (especially endpoints) */
  1657. status = musb_core_init(plat->config->multipoint
  1658. ? MUSB_CONTROLLER_MHDRC
  1659. : MUSB_CONTROLLER_HDRC, musb);
  1660. if (status < 0)
  1661. goto fail3;
  1662. setup_timer(&musb->otg_timer, musb_otg_timer_func, (unsigned long) musb);
  1663. /* Init IRQ workqueue before request_irq */
  1664. INIT_WORK(&musb->irq_work, musb_irq_work);
  1665. /* attach to the IRQ */
  1666. if (request_irq(nIrq, musb->isr, 0, dev_name(dev), musb)) {
  1667. dev_err(dev, "request_irq %d failed!\n", nIrq);
  1668. status = -ENODEV;
  1669. goto fail3;
  1670. }
  1671. musb->nIrq = nIrq;
  1672. /* FIXME this handles wakeup irqs wrong */
  1673. if (enable_irq_wake(nIrq) == 0) {
  1674. musb->irq_wake = 1;
  1675. device_init_wakeup(dev, 1);
  1676. } else {
  1677. musb->irq_wake = 0;
  1678. }
  1679. /* host side needs more setup */
  1680. hcd = musb_to_hcd(musb);
  1681. otg_set_host(musb->xceiv->otg, &hcd->self);
  1682. hcd->self.otg_port = 1;
  1683. musb->xceiv->otg->host = &hcd->self;
  1684. hcd->power_budget = 2 * (plat->power ? : 250);
  1685. /* program PHY to use external vBus if required */
  1686. if (plat->extvbus) {
  1687. u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1688. busctl |= MUSB_ULPI_USE_EXTVBUS;
  1689. musb_write_ulpi_buscontrol(musb->mregs, busctl);
  1690. }
  1691. if (musb->xceiv->otg->default_a) {
  1692. MUSB_HST_MODE(musb);
  1693. musb->xceiv->state = OTG_STATE_A_IDLE;
  1694. } else {
  1695. MUSB_DEV_MODE(musb);
  1696. musb->xceiv->state = OTG_STATE_B_IDLE;
  1697. }
  1698. status = musb_gadget_setup(musb);
  1699. if (status < 0)
  1700. goto fail3;
  1701. status = musb_init_debugfs(musb);
  1702. if (status < 0)
  1703. goto fail4;
  1704. status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
  1705. if (status)
  1706. goto fail5;
  1707. pm_runtime_put(musb->controller);
  1708. return 0;
  1709. fail5:
  1710. musb_exit_debugfs(musb);
  1711. fail4:
  1712. musb_gadget_cleanup(musb);
  1713. fail3:
  1714. pm_runtime_put_sync(musb->controller);
  1715. fail2:
  1716. if (musb->irq_wake)
  1717. device_init_wakeup(dev, 0);
  1718. musb_platform_exit(musb);
  1719. fail1:
  1720. pm_runtime_disable(musb->controller);
  1721. dev_err(musb->controller,
  1722. "musb_init_controller failed with status %d\n", status);
  1723. musb_free(musb);
  1724. fail0:
  1725. return status;
  1726. }
  1727. /*-------------------------------------------------------------------------*/
  1728. /* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
  1729. * bridge to a platform device; this driver then suffices.
  1730. */
  1731. static int musb_probe(struct platform_device *pdev)
  1732. {
  1733. struct device *dev = &pdev->dev;
  1734. int irq = platform_get_irq_byname(pdev, "mc");
  1735. struct resource *iomem;
  1736. void __iomem *base;
  1737. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1738. if (!iomem || irq <= 0)
  1739. return -ENODEV;
  1740. base = devm_ioremap_resource(dev, iomem);
  1741. if (IS_ERR(base))
  1742. return PTR_ERR(base);
  1743. return musb_init_controller(dev, irq, base);
  1744. }
  1745. static int musb_remove(struct platform_device *pdev)
  1746. {
  1747. struct device *dev = &pdev->dev;
  1748. struct musb *musb = dev_to_musb(dev);
  1749. /* this gets called on rmmod.
  1750. * - Host mode: host may still be active
  1751. * - Peripheral mode: peripheral is deactivated (or never-activated)
  1752. * - OTG mode: both roles are deactivated (or never-activated)
  1753. */
  1754. musb_exit_debugfs(musb);
  1755. musb_shutdown(pdev);
  1756. musb_free(musb);
  1757. device_init_wakeup(dev, 0);
  1758. #ifndef CONFIG_MUSB_PIO_ONLY
  1759. dma_set_mask(dev, *dev->parent->dma_mask);
  1760. #endif
  1761. return 0;
  1762. }
  1763. #ifdef CONFIG_PM
  1764. static void musb_save_context(struct musb *musb)
  1765. {
  1766. int i;
  1767. void __iomem *musb_base = musb->mregs;
  1768. void __iomem *epio;
  1769. musb->context.frame = musb_readw(musb_base, MUSB_FRAME);
  1770. musb->context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
  1771. musb->context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1772. musb->context.power = musb_readb(musb_base, MUSB_POWER);
  1773. musb->context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
  1774. musb->context.index = musb_readb(musb_base, MUSB_INDEX);
  1775. musb->context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
  1776. for (i = 0; i < musb->config->num_eps; ++i) {
  1777. struct musb_hw_ep *hw_ep;
  1778. hw_ep = &musb->endpoints[i];
  1779. if (!hw_ep)
  1780. continue;
  1781. epio = hw_ep->regs;
  1782. if (!epio)
  1783. continue;
  1784. musb_writeb(musb_base, MUSB_INDEX, i);
  1785. musb->context.index_regs[i].txmaxp =
  1786. musb_readw(epio, MUSB_TXMAXP);
  1787. musb->context.index_regs[i].txcsr =
  1788. musb_readw(epio, MUSB_TXCSR);
  1789. musb->context.index_regs[i].rxmaxp =
  1790. musb_readw(epio, MUSB_RXMAXP);
  1791. musb->context.index_regs[i].rxcsr =
  1792. musb_readw(epio, MUSB_RXCSR);
  1793. if (musb->dyn_fifo) {
  1794. musb->context.index_regs[i].txfifoadd =
  1795. musb_read_txfifoadd(musb_base);
  1796. musb->context.index_regs[i].rxfifoadd =
  1797. musb_read_rxfifoadd(musb_base);
  1798. musb->context.index_regs[i].txfifosz =
  1799. musb_read_txfifosz(musb_base);
  1800. musb->context.index_regs[i].rxfifosz =
  1801. musb_read_rxfifosz(musb_base);
  1802. }
  1803. musb->context.index_regs[i].txtype =
  1804. musb_readb(epio, MUSB_TXTYPE);
  1805. musb->context.index_regs[i].txinterval =
  1806. musb_readb(epio, MUSB_TXINTERVAL);
  1807. musb->context.index_regs[i].rxtype =
  1808. musb_readb(epio, MUSB_RXTYPE);
  1809. musb->context.index_regs[i].rxinterval =
  1810. musb_readb(epio, MUSB_RXINTERVAL);
  1811. musb->context.index_regs[i].txfunaddr =
  1812. musb_read_txfunaddr(musb_base, i);
  1813. musb->context.index_regs[i].txhubaddr =
  1814. musb_read_txhubaddr(musb_base, i);
  1815. musb->context.index_regs[i].txhubport =
  1816. musb_read_txhubport(musb_base, i);
  1817. musb->context.index_regs[i].rxfunaddr =
  1818. musb_read_rxfunaddr(musb_base, i);
  1819. musb->context.index_regs[i].rxhubaddr =
  1820. musb_read_rxhubaddr(musb_base, i);
  1821. musb->context.index_regs[i].rxhubport =
  1822. musb_read_rxhubport(musb_base, i);
  1823. }
  1824. }
  1825. static void musb_restore_context(struct musb *musb)
  1826. {
  1827. int i;
  1828. void __iomem *musb_base = musb->mregs;
  1829. void __iomem *ep_target_regs;
  1830. void __iomem *epio;
  1831. musb_writew(musb_base, MUSB_FRAME, musb->context.frame);
  1832. musb_writeb(musb_base, MUSB_TESTMODE, musb->context.testmode);
  1833. musb_write_ulpi_buscontrol(musb->mregs, musb->context.busctl);
  1834. musb_writeb(musb_base, MUSB_POWER, musb->context.power);
  1835. musb_writew(musb_base, MUSB_INTRTXE, musb->intrtxe);
  1836. musb_writew(musb_base, MUSB_INTRRXE, musb->intrrxe);
  1837. musb_writeb(musb_base, MUSB_INTRUSBE, musb->context.intrusbe);
  1838. musb_writeb(musb_base, MUSB_DEVCTL, musb->context.devctl);
  1839. for (i = 0; i < musb->config->num_eps; ++i) {
  1840. struct musb_hw_ep *hw_ep;
  1841. hw_ep = &musb->endpoints[i];
  1842. if (!hw_ep)
  1843. continue;
  1844. epio = hw_ep->regs;
  1845. if (!epio)
  1846. continue;
  1847. musb_writeb(musb_base, MUSB_INDEX, i);
  1848. musb_writew(epio, MUSB_TXMAXP,
  1849. musb->context.index_regs[i].txmaxp);
  1850. musb_writew(epio, MUSB_TXCSR,
  1851. musb->context.index_regs[i].txcsr);
  1852. musb_writew(epio, MUSB_RXMAXP,
  1853. musb->context.index_regs[i].rxmaxp);
  1854. musb_writew(epio, MUSB_RXCSR,
  1855. musb->context.index_regs[i].rxcsr);
  1856. if (musb->dyn_fifo) {
  1857. musb_write_txfifosz(musb_base,
  1858. musb->context.index_regs[i].txfifosz);
  1859. musb_write_rxfifosz(musb_base,
  1860. musb->context.index_regs[i].rxfifosz);
  1861. musb_write_txfifoadd(musb_base,
  1862. musb->context.index_regs[i].txfifoadd);
  1863. musb_write_rxfifoadd(musb_base,
  1864. musb->context.index_regs[i].rxfifoadd);
  1865. }
  1866. musb_writeb(epio, MUSB_TXTYPE,
  1867. musb->context.index_regs[i].txtype);
  1868. musb_writeb(epio, MUSB_TXINTERVAL,
  1869. musb->context.index_regs[i].txinterval);
  1870. musb_writeb(epio, MUSB_RXTYPE,
  1871. musb->context.index_regs[i].rxtype);
  1872. musb_writeb(epio, MUSB_RXINTERVAL,
  1873. musb->context.index_regs[i].rxinterval);
  1874. musb_write_txfunaddr(musb_base, i,
  1875. musb->context.index_regs[i].txfunaddr);
  1876. musb_write_txhubaddr(musb_base, i,
  1877. musb->context.index_regs[i].txhubaddr);
  1878. musb_write_txhubport(musb_base, i,
  1879. musb->context.index_regs[i].txhubport);
  1880. ep_target_regs =
  1881. musb_read_target_reg_base(i, musb_base);
  1882. musb_write_rxfunaddr(ep_target_regs,
  1883. musb->context.index_regs[i].rxfunaddr);
  1884. musb_write_rxhubaddr(ep_target_regs,
  1885. musb->context.index_regs[i].rxhubaddr);
  1886. musb_write_rxhubport(ep_target_regs,
  1887. musb->context.index_regs[i].rxhubport);
  1888. }
  1889. musb_writeb(musb_base, MUSB_INDEX, musb->context.index);
  1890. }
  1891. static int musb_suspend(struct device *dev)
  1892. {
  1893. struct musb *musb = dev_to_musb(dev);
  1894. unsigned long flags;
  1895. spin_lock_irqsave(&musb->lock, flags);
  1896. if (is_peripheral_active(musb)) {
  1897. /* FIXME force disconnect unless we know USB will wake
  1898. * the system up quickly enough to respond ...
  1899. */
  1900. } else if (is_host_active(musb)) {
  1901. /* we know all the children are suspended; sometimes
  1902. * they will even be wakeup-enabled.
  1903. */
  1904. }
  1905. spin_unlock_irqrestore(&musb->lock, flags);
  1906. return 0;
  1907. }
  1908. static int musb_resume_noirq(struct device *dev)
  1909. {
  1910. /* for static cmos like DaVinci, register values were preserved
  1911. * unless for some reason the whole soc powered down or the USB
  1912. * module got reset through the PSC (vs just being disabled).
  1913. */
  1914. return 0;
  1915. }
  1916. static int musb_runtime_suspend(struct device *dev)
  1917. {
  1918. struct musb *musb = dev_to_musb(dev);
  1919. musb_save_context(musb);
  1920. return 0;
  1921. }
  1922. static int musb_runtime_resume(struct device *dev)
  1923. {
  1924. struct musb *musb = dev_to_musb(dev);
  1925. static int first = 1;
  1926. /*
  1927. * When pm_runtime_get_sync called for the first time in driver
  1928. * init, some of the structure is still not initialized which is
  1929. * used in restore function. But clock needs to be
  1930. * enabled before any register access, so
  1931. * pm_runtime_get_sync has to be called.
  1932. * Also context restore without save does not make
  1933. * any sense
  1934. */
  1935. if (!first)
  1936. musb_restore_context(musb);
  1937. first = 0;
  1938. return 0;
  1939. }
  1940. static const struct dev_pm_ops musb_dev_pm_ops = {
  1941. .suspend = musb_suspend,
  1942. .resume_noirq = musb_resume_noirq,
  1943. .runtime_suspend = musb_runtime_suspend,
  1944. .runtime_resume = musb_runtime_resume,
  1945. };
  1946. #define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
  1947. #else
  1948. #define MUSB_DEV_PM_OPS NULL
  1949. #endif
  1950. static struct platform_driver musb_driver = {
  1951. .driver = {
  1952. .name = (char *)musb_driver_name,
  1953. .bus = &platform_bus_type,
  1954. .owner = THIS_MODULE,
  1955. .pm = MUSB_DEV_PM_OPS,
  1956. },
  1957. .probe = musb_probe,
  1958. .remove = musb_remove,
  1959. .shutdown = musb_shutdown,
  1960. };
  1961. /*-------------------------------------------------------------------------*/
  1962. static int __init musb_init(void)
  1963. {
  1964. if (usb_disabled())
  1965. return 0;
  1966. return platform_driver_register(&musb_driver);
  1967. }
  1968. module_init(musb_init);
  1969. static void __exit musb_cleanup(void)
  1970. {
  1971. platform_driver_unregister(&musb_driver);
  1972. }
  1973. module_exit(musb_cleanup);