i915_debugfs.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. FLUSHING_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. };
  46. static const char *yesno(int v)
  47. {
  48. return v ? "yes" : "no";
  49. }
  50. static int i915_capabilities(struct seq_file *m, void *data)
  51. {
  52. struct drm_info_node *node = (struct drm_info_node *) m->private;
  53. struct drm_device *dev = node->minor->dev;
  54. const struct intel_device_info *info = INTEL_INFO(dev);
  55. seq_printf(m, "gen: %d\n", info->gen);
  56. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  57. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  58. B(is_mobile);
  59. B(is_i85x);
  60. B(is_i915g);
  61. B(is_i945gm);
  62. B(is_g33);
  63. B(need_gfx_hws);
  64. B(is_g4x);
  65. B(is_pineview);
  66. B(is_broadwater);
  67. B(is_crestline);
  68. B(has_fbc);
  69. B(has_pipe_cxsr);
  70. B(has_hotplug);
  71. B(cursor_needs_physical);
  72. B(has_overlay);
  73. B(overlay_needs_physical);
  74. B(supports_tv);
  75. B(has_bsd_ring);
  76. B(has_blt_ring);
  77. B(has_llc);
  78. #undef B
  79. return 0;
  80. }
  81. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  82. {
  83. if (obj->user_pin_count > 0)
  84. return "P";
  85. else if (obj->pin_count > 0)
  86. return "p";
  87. else
  88. return " ";
  89. }
  90. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  91. {
  92. switch (obj->tiling_mode) {
  93. default:
  94. case I915_TILING_NONE: return " ";
  95. case I915_TILING_X: return "X";
  96. case I915_TILING_Y: return "Y";
  97. }
  98. }
  99. static const char *cache_level_str(int type)
  100. {
  101. switch (type) {
  102. case I915_CACHE_NONE: return " uncached";
  103. case I915_CACHE_LLC: return " snooped (LLC)";
  104. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  105. default: return "";
  106. }
  107. }
  108. static void
  109. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  110. {
  111. seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d%s%s%s",
  112. &obj->base,
  113. get_pin_flag(obj),
  114. get_tiling_flag(obj),
  115. obj->base.size / 1024,
  116. obj->base.read_domains,
  117. obj->base.write_domain,
  118. obj->last_rendering_seqno,
  119. obj->last_fenced_seqno,
  120. cache_level_str(obj->cache_level),
  121. obj->dirty ? " dirty" : "",
  122. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  123. if (obj->base.name)
  124. seq_printf(m, " (name: %d)", obj->base.name);
  125. if (obj->fence_reg != I915_FENCE_REG_NONE)
  126. seq_printf(m, " (fence: %d)", obj->fence_reg);
  127. if (obj->gtt_space != NULL)
  128. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  129. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  130. if (obj->pin_mappable || obj->fault_mappable) {
  131. char s[3], *t = s;
  132. if (obj->pin_mappable)
  133. *t++ = 'p';
  134. if (obj->fault_mappable)
  135. *t++ = 'f';
  136. *t = '\0';
  137. seq_printf(m, " (%s mappable)", s);
  138. }
  139. if (obj->ring != NULL)
  140. seq_printf(m, " (%s)", obj->ring->name);
  141. }
  142. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  143. {
  144. struct drm_info_node *node = (struct drm_info_node *) m->private;
  145. uintptr_t list = (uintptr_t) node->info_ent->data;
  146. struct list_head *head;
  147. struct drm_device *dev = node->minor->dev;
  148. drm_i915_private_t *dev_priv = dev->dev_private;
  149. struct drm_i915_gem_object *obj;
  150. size_t total_obj_size, total_gtt_size;
  151. int count, ret;
  152. ret = mutex_lock_interruptible(&dev->struct_mutex);
  153. if (ret)
  154. return ret;
  155. switch (list) {
  156. case ACTIVE_LIST:
  157. seq_printf(m, "Active:\n");
  158. head = &dev_priv->mm.active_list;
  159. break;
  160. case INACTIVE_LIST:
  161. seq_printf(m, "Inactive:\n");
  162. head = &dev_priv->mm.inactive_list;
  163. break;
  164. case FLUSHING_LIST:
  165. seq_printf(m, "Flushing:\n");
  166. head = &dev_priv->mm.flushing_list;
  167. break;
  168. default:
  169. mutex_unlock(&dev->struct_mutex);
  170. return -EINVAL;
  171. }
  172. total_obj_size = total_gtt_size = count = 0;
  173. list_for_each_entry(obj, head, mm_list) {
  174. seq_printf(m, " ");
  175. describe_obj(m, obj);
  176. seq_printf(m, "\n");
  177. total_obj_size += obj->base.size;
  178. total_gtt_size += obj->gtt_space->size;
  179. count++;
  180. }
  181. mutex_unlock(&dev->struct_mutex);
  182. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  183. count, total_obj_size, total_gtt_size);
  184. return 0;
  185. }
  186. #define count_objects(list, member) do { \
  187. list_for_each_entry(obj, list, member) { \
  188. size += obj->gtt_space->size; \
  189. ++count; \
  190. if (obj->map_and_fenceable) { \
  191. mappable_size += obj->gtt_space->size; \
  192. ++mappable_count; \
  193. } \
  194. } \
  195. } while (0)
  196. static int i915_gem_object_info(struct seq_file *m, void* data)
  197. {
  198. struct drm_info_node *node = (struct drm_info_node *) m->private;
  199. struct drm_device *dev = node->minor->dev;
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. u32 count, mappable_count;
  202. size_t size, mappable_size;
  203. struct drm_i915_gem_object *obj;
  204. int ret;
  205. ret = mutex_lock_interruptible(&dev->struct_mutex);
  206. if (ret)
  207. return ret;
  208. seq_printf(m, "%u objects, %zu bytes\n",
  209. dev_priv->mm.object_count,
  210. dev_priv->mm.object_memory);
  211. size = count = mappable_size = mappable_count = 0;
  212. count_objects(&dev_priv->mm.gtt_list, gtt_list);
  213. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  214. count, mappable_count, size, mappable_size);
  215. size = count = mappable_size = mappable_count = 0;
  216. count_objects(&dev_priv->mm.active_list, mm_list);
  217. count_objects(&dev_priv->mm.flushing_list, mm_list);
  218. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  219. count, mappable_count, size, mappable_size);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.inactive_list, mm_list);
  222. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  223. count, mappable_count, size, mappable_size);
  224. size = count = mappable_size = mappable_count = 0;
  225. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  226. if (obj->fault_mappable) {
  227. size += obj->gtt_space->size;
  228. ++count;
  229. }
  230. if (obj->pin_mappable) {
  231. mappable_size += obj->gtt_space->size;
  232. ++mappable_count;
  233. }
  234. }
  235. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  236. mappable_count, mappable_size);
  237. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  238. count, size);
  239. seq_printf(m, "%zu [%zu] gtt total\n",
  240. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  241. mutex_unlock(&dev->struct_mutex);
  242. return 0;
  243. }
  244. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  245. {
  246. struct drm_info_node *node = (struct drm_info_node *) m->private;
  247. struct drm_device *dev = node->minor->dev;
  248. uintptr_t list = (uintptr_t) node->info_ent->data;
  249. struct drm_i915_private *dev_priv = dev->dev_private;
  250. struct drm_i915_gem_object *obj;
  251. size_t total_obj_size, total_gtt_size;
  252. int count, ret;
  253. ret = mutex_lock_interruptible(&dev->struct_mutex);
  254. if (ret)
  255. return ret;
  256. total_obj_size = total_gtt_size = count = 0;
  257. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  258. if (list == PINNED_LIST && obj->pin_count == 0)
  259. continue;
  260. seq_printf(m, " ");
  261. describe_obj(m, obj);
  262. seq_printf(m, "\n");
  263. total_obj_size += obj->base.size;
  264. total_gtt_size += obj->gtt_space->size;
  265. count++;
  266. }
  267. mutex_unlock(&dev->struct_mutex);
  268. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  269. count, total_obj_size, total_gtt_size);
  270. return 0;
  271. }
  272. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  273. {
  274. struct drm_info_node *node = (struct drm_info_node *) m->private;
  275. struct drm_device *dev = node->minor->dev;
  276. unsigned long flags;
  277. struct intel_crtc *crtc;
  278. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  279. const char pipe = pipe_name(crtc->pipe);
  280. const char plane = plane_name(crtc->plane);
  281. struct intel_unpin_work *work;
  282. spin_lock_irqsave(&dev->event_lock, flags);
  283. work = crtc->unpin_work;
  284. if (work == NULL) {
  285. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  286. pipe, plane);
  287. } else {
  288. if (!work->pending) {
  289. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  290. pipe, plane);
  291. } else {
  292. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  293. pipe, plane);
  294. }
  295. if (work->enable_stall_check)
  296. seq_printf(m, "Stall check enabled, ");
  297. else
  298. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  299. seq_printf(m, "%d prepares\n", work->pending);
  300. if (work->old_fb_obj) {
  301. struct drm_i915_gem_object *obj = work->old_fb_obj;
  302. if (obj)
  303. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  304. }
  305. if (work->pending_flip_obj) {
  306. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  307. if (obj)
  308. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  309. }
  310. }
  311. spin_unlock_irqrestore(&dev->event_lock, flags);
  312. }
  313. return 0;
  314. }
  315. static int i915_gem_request_info(struct seq_file *m, void *data)
  316. {
  317. struct drm_info_node *node = (struct drm_info_node *) m->private;
  318. struct drm_device *dev = node->minor->dev;
  319. drm_i915_private_t *dev_priv = dev->dev_private;
  320. struct drm_i915_gem_request *gem_request;
  321. int ret, count;
  322. ret = mutex_lock_interruptible(&dev->struct_mutex);
  323. if (ret)
  324. return ret;
  325. count = 0;
  326. if (!list_empty(&dev_priv->ring[RCS].request_list)) {
  327. seq_printf(m, "Render requests:\n");
  328. list_for_each_entry(gem_request,
  329. &dev_priv->ring[RCS].request_list,
  330. list) {
  331. seq_printf(m, " %d @ %d\n",
  332. gem_request->seqno,
  333. (int) (jiffies - gem_request->emitted_jiffies));
  334. }
  335. count++;
  336. }
  337. if (!list_empty(&dev_priv->ring[VCS].request_list)) {
  338. seq_printf(m, "BSD requests:\n");
  339. list_for_each_entry(gem_request,
  340. &dev_priv->ring[VCS].request_list,
  341. list) {
  342. seq_printf(m, " %d @ %d\n",
  343. gem_request->seqno,
  344. (int) (jiffies - gem_request->emitted_jiffies));
  345. }
  346. count++;
  347. }
  348. if (!list_empty(&dev_priv->ring[BCS].request_list)) {
  349. seq_printf(m, "BLT requests:\n");
  350. list_for_each_entry(gem_request,
  351. &dev_priv->ring[BCS].request_list,
  352. list) {
  353. seq_printf(m, " %d @ %d\n",
  354. gem_request->seqno,
  355. (int) (jiffies - gem_request->emitted_jiffies));
  356. }
  357. count++;
  358. }
  359. mutex_unlock(&dev->struct_mutex);
  360. if (count == 0)
  361. seq_printf(m, "No requests\n");
  362. return 0;
  363. }
  364. static void i915_ring_seqno_info(struct seq_file *m,
  365. struct intel_ring_buffer *ring)
  366. {
  367. if (ring->get_seqno) {
  368. seq_printf(m, "Current sequence (%s): %d\n",
  369. ring->name, ring->get_seqno(ring));
  370. }
  371. }
  372. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  373. {
  374. struct drm_info_node *node = (struct drm_info_node *) m->private;
  375. struct drm_device *dev = node->minor->dev;
  376. drm_i915_private_t *dev_priv = dev->dev_private;
  377. int ret, i;
  378. ret = mutex_lock_interruptible(&dev->struct_mutex);
  379. if (ret)
  380. return ret;
  381. for (i = 0; i < I915_NUM_RINGS; i++)
  382. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  383. mutex_unlock(&dev->struct_mutex);
  384. return 0;
  385. }
  386. static int i915_interrupt_info(struct seq_file *m, void *data)
  387. {
  388. struct drm_info_node *node = (struct drm_info_node *) m->private;
  389. struct drm_device *dev = node->minor->dev;
  390. drm_i915_private_t *dev_priv = dev->dev_private;
  391. int ret, i, pipe;
  392. ret = mutex_lock_interruptible(&dev->struct_mutex);
  393. if (ret)
  394. return ret;
  395. if (IS_VALLEYVIEW(dev)) {
  396. seq_printf(m, "Display IER:\t%08x\n",
  397. I915_READ(VLV_IER));
  398. seq_printf(m, "Display IIR:\t%08x\n",
  399. I915_READ(VLV_IIR));
  400. seq_printf(m, "Display IIR_RW:\t%08x\n",
  401. I915_READ(VLV_IIR_RW));
  402. seq_printf(m, "Display IMR:\t%08x\n",
  403. I915_READ(VLV_IMR));
  404. for_each_pipe(pipe)
  405. seq_printf(m, "Pipe %c stat:\t%08x\n",
  406. pipe_name(pipe),
  407. I915_READ(PIPESTAT(pipe)));
  408. seq_printf(m, "Master IER:\t%08x\n",
  409. I915_READ(VLV_MASTER_IER));
  410. seq_printf(m, "Render IER:\t%08x\n",
  411. I915_READ(GTIER));
  412. seq_printf(m, "Render IIR:\t%08x\n",
  413. I915_READ(GTIIR));
  414. seq_printf(m, "Render IMR:\t%08x\n",
  415. I915_READ(GTIMR));
  416. seq_printf(m, "PM IER:\t\t%08x\n",
  417. I915_READ(GEN6_PMIER));
  418. seq_printf(m, "PM IIR:\t\t%08x\n",
  419. I915_READ(GEN6_PMIIR));
  420. seq_printf(m, "PM IMR:\t\t%08x\n",
  421. I915_READ(GEN6_PMIMR));
  422. seq_printf(m, "Port hotplug:\t%08x\n",
  423. I915_READ(PORT_HOTPLUG_EN));
  424. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  425. I915_READ(VLV_DPFLIPSTAT));
  426. seq_printf(m, "DPINVGTT:\t%08x\n",
  427. I915_READ(DPINVGTT));
  428. } else if (!HAS_PCH_SPLIT(dev)) {
  429. seq_printf(m, "Interrupt enable: %08x\n",
  430. I915_READ(IER));
  431. seq_printf(m, "Interrupt identity: %08x\n",
  432. I915_READ(IIR));
  433. seq_printf(m, "Interrupt mask: %08x\n",
  434. I915_READ(IMR));
  435. for_each_pipe(pipe)
  436. seq_printf(m, "Pipe %c stat: %08x\n",
  437. pipe_name(pipe),
  438. I915_READ(PIPESTAT(pipe)));
  439. } else {
  440. seq_printf(m, "North Display Interrupt enable: %08x\n",
  441. I915_READ(DEIER));
  442. seq_printf(m, "North Display Interrupt identity: %08x\n",
  443. I915_READ(DEIIR));
  444. seq_printf(m, "North Display Interrupt mask: %08x\n",
  445. I915_READ(DEIMR));
  446. seq_printf(m, "South Display Interrupt enable: %08x\n",
  447. I915_READ(SDEIER));
  448. seq_printf(m, "South Display Interrupt identity: %08x\n",
  449. I915_READ(SDEIIR));
  450. seq_printf(m, "South Display Interrupt mask: %08x\n",
  451. I915_READ(SDEIMR));
  452. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  453. I915_READ(GTIER));
  454. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  455. I915_READ(GTIIR));
  456. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  457. I915_READ(GTIMR));
  458. }
  459. seq_printf(m, "Interrupts received: %d\n",
  460. atomic_read(&dev_priv->irq_received));
  461. for (i = 0; i < I915_NUM_RINGS; i++) {
  462. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  463. seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
  464. dev_priv->ring[i].name,
  465. I915_READ_IMR(&dev_priv->ring[i]));
  466. }
  467. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  468. }
  469. mutex_unlock(&dev->struct_mutex);
  470. return 0;
  471. }
  472. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  473. {
  474. struct drm_info_node *node = (struct drm_info_node *) m->private;
  475. struct drm_device *dev = node->minor->dev;
  476. drm_i915_private_t *dev_priv = dev->dev_private;
  477. int i, ret;
  478. ret = mutex_lock_interruptible(&dev->struct_mutex);
  479. if (ret)
  480. return ret;
  481. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  482. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  483. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  484. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  485. seq_printf(m, "Fenced object[%2d] = ", i);
  486. if (obj == NULL)
  487. seq_printf(m, "unused");
  488. else
  489. describe_obj(m, obj);
  490. seq_printf(m, "\n");
  491. }
  492. mutex_unlock(&dev->struct_mutex);
  493. return 0;
  494. }
  495. static int i915_hws_info(struct seq_file *m, void *data)
  496. {
  497. struct drm_info_node *node = (struct drm_info_node *) m->private;
  498. struct drm_device *dev = node->minor->dev;
  499. drm_i915_private_t *dev_priv = dev->dev_private;
  500. struct intel_ring_buffer *ring;
  501. const volatile u32 __iomem *hws;
  502. int i;
  503. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  504. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  505. if (hws == NULL)
  506. return 0;
  507. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  508. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  509. i * 4,
  510. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  511. }
  512. return 0;
  513. }
  514. static const char *ring_str(int ring)
  515. {
  516. switch (ring) {
  517. case RCS: return "render";
  518. case VCS: return "bsd";
  519. case BCS: return "blt";
  520. default: return "";
  521. }
  522. }
  523. static const char *pin_flag(int pinned)
  524. {
  525. if (pinned > 0)
  526. return " P";
  527. else if (pinned < 0)
  528. return " p";
  529. else
  530. return "";
  531. }
  532. static const char *tiling_flag(int tiling)
  533. {
  534. switch (tiling) {
  535. default:
  536. case I915_TILING_NONE: return "";
  537. case I915_TILING_X: return " X";
  538. case I915_TILING_Y: return " Y";
  539. }
  540. }
  541. static const char *dirty_flag(int dirty)
  542. {
  543. return dirty ? " dirty" : "";
  544. }
  545. static const char *purgeable_flag(int purgeable)
  546. {
  547. return purgeable ? " purgeable" : "";
  548. }
  549. static void print_error_buffers(struct seq_file *m,
  550. const char *name,
  551. struct drm_i915_error_buffer *err,
  552. int count)
  553. {
  554. seq_printf(m, "%s [%d]:\n", name, count);
  555. while (count--) {
  556. seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
  557. err->gtt_offset,
  558. err->size,
  559. err->read_domains,
  560. err->write_domain,
  561. err->seqno,
  562. pin_flag(err->pinned),
  563. tiling_flag(err->tiling),
  564. dirty_flag(err->dirty),
  565. purgeable_flag(err->purgeable),
  566. err->ring != -1 ? " " : "",
  567. ring_str(err->ring),
  568. cache_level_str(err->cache_level));
  569. if (err->name)
  570. seq_printf(m, " (name: %d)", err->name);
  571. if (err->fence_reg != I915_FENCE_REG_NONE)
  572. seq_printf(m, " (fence: %d)", err->fence_reg);
  573. seq_printf(m, "\n");
  574. err++;
  575. }
  576. }
  577. static void i915_ring_error_state(struct seq_file *m,
  578. struct drm_device *dev,
  579. struct drm_i915_error_state *error,
  580. unsigned ring)
  581. {
  582. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  583. seq_printf(m, "%s command stream:\n", ring_str(ring));
  584. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  585. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  586. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  587. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  588. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  589. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  590. if (ring == RCS && INTEL_INFO(dev)->gen >= 4) {
  591. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  592. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  593. }
  594. if (INTEL_INFO(dev)->gen >= 4)
  595. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  596. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  597. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  598. if (INTEL_INFO(dev)->gen >= 6) {
  599. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  600. seq_printf(m, " SYNC_0: 0x%08x\n",
  601. error->semaphore_mboxes[ring][0]);
  602. seq_printf(m, " SYNC_1: 0x%08x\n",
  603. error->semaphore_mboxes[ring][1]);
  604. }
  605. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  606. seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  607. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  608. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  609. }
  610. static int i915_error_state(struct seq_file *m, void *unused)
  611. {
  612. struct drm_info_node *node = (struct drm_info_node *) m->private;
  613. struct drm_device *dev = node->minor->dev;
  614. drm_i915_private_t *dev_priv = dev->dev_private;
  615. struct drm_i915_error_state *error;
  616. unsigned long flags;
  617. int i, j, page, offset, elt;
  618. spin_lock_irqsave(&dev_priv->error_lock, flags);
  619. if (!dev_priv->first_error) {
  620. seq_printf(m, "no error state collected\n");
  621. goto out;
  622. }
  623. error = dev_priv->first_error;
  624. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  625. error->time.tv_usec);
  626. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  627. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  628. seq_printf(m, "IER: 0x%08x\n", error->ier);
  629. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  630. for (i = 0; i < dev_priv->num_fence_regs; i++)
  631. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  632. if (INTEL_INFO(dev)->gen >= 6) {
  633. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  634. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  635. }
  636. i915_ring_error_state(m, dev, error, RCS);
  637. if (HAS_BLT(dev))
  638. i915_ring_error_state(m, dev, error, BCS);
  639. if (HAS_BSD(dev))
  640. i915_ring_error_state(m, dev, error, VCS);
  641. if (error->active_bo)
  642. print_error_buffers(m, "Active",
  643. error->active_bo,
  644. error->active_bo_count);
  645. if (error->pinned_bo)
  646. print_error_buffers(m, "Pinned",
  647. error->pinned_bo,
  648. error->pinned_bo_count);
  649. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  650. struct drm_i915_error_object *obj;
  651. if ((obj = error->ring[i].batchbuffer)) {
  652. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  653. dev_priv->ring[i].name,
  654. obj->gtt_offset);
  655. offset = 0;
  656. for (page = 0; page < obj->page_count; page++) {
  657. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  658. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  659. offset += 4;
  660. }
  661. }
  662. }
  663. if (error->ring[i].num_requests) {
  664. seq_printf(m, "%s --- %d requests\n",
  665. dev_priv->ring[i].name,
  666. error->ring[i].num_requests);
  667. for (j = 0; j < error->ring[i].num_requests; j++) {
  668. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  669. error->ring[i].requests[j].seqno,
  670. error->ring[i].requests[j].jiffies,
  671. error->ring[i].requests[j].tail);
  672. }
  673. }
  674. if ((obj = error->ring[i].ringbuffer)) {
  675. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  676. dev_priv->ring[i].name,
  677. obj->gtt_offset);
  678. offset = 0;
  679. for (page = 0; page < obj->page_count; page++) {
  680. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  681. seq_printf(m, "%08x : %08x\n",
  682. offset,
  683. obj->pages[page][elt]);
  684. offset += 4;
  685. }
  686. }
  687. }
  688. }
  689. if (error->overlay)
  690. intel_overlay_print_error_state(m, error->overlay);
  691. if (error->display)
  692. intel_display_print_error_state(m, dev, error->display);
  693. out:
  694. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  695. return 0;
  696. }
  697. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  698. {
  699. struct drm_info_node *node = (struct drm_info_node *) m->private;
  700. struct drm_device *dev = node->minor->dev;
  701. drm_i915_private_t *dev_priv = dev->dev_private;
  702. u16 crstanddelay;
  703. int ret;
  704. ret = mutex_lock_interruptible(&dev->struct_mutex);
  705. if (ret)
  706. return ret;
  707. crstanddelay = I915_READ16(CRSTANDVID);
  708. mutex_unlock(&dev->struct_mutex);
  709. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  710. return 0;
  711. }
  712. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  713. {
  714. struct drm_info_node *node = (struct drm_info_node *) m->private;
  715. struct drm_device *dev = node->minor->dev;
  716. drm_i915_private_t *dev_priv = dev->dev_private;
  717. int ret;
  718. if (IS_GEN5(dev)) {
  719. u16 rgvswctl = I915_READ16(MEMSWCTL);
  720. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  721. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  722. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  723. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  724. MEMSTAT_VID_SHIFT);
  725. seq_printf(m, "Current P-state: %d\n",
  726. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  727. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  728. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  729. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  730. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  731. u32 rpstat;
  732. u32 rpupei, rpcurup, rpprevup;
  733. u32 rpdownei, rpcurdown, rpprevdown;
  734. int max_freq;
  735. /* RPSTAT1 is in the GT power well */
  736. ret = mutex_lock_interruptible(&dev->struct_mutex);
  737. if (ret)
  738. return ret;
  739. gen6_gt_force_wake_get(dev_priv);
  740. rpstat = I915_READ(GEN6_RPSTAT1);
  741. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  742. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  743. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  744. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  745. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  746. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  747. gen6_gt_force_wake_put(dev_priv);
  748. mutex_unlock(&dev->struct_mutex);
  749. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  750. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  751. seq_printf(m, "Render p-state ratio: %d\n",
  752. (gt_perf_status & 0xff00) >> 8);
  753. seq_printf(m, "Render p-state VID: %d\n",
  754. gt_perf_status & 0xff);
  755. seq_printf(m, "Render p-state limit: %d\n",
  756. rp_state_limits & 0xff);
  757. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  758. GEN6_CAGF_SHIFT) * 50);
  759. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  760. GEN6_CURICONT_MASK);
  761. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  762. GEN6_CURBSYTAVG_MASK);
  763. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  764. GEN6_CURBSYTAVG_MASK);
  765. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  766. GEN6_CURIAVG_MASK);
  767. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  768. GEN6_CURBSYTAVG_MASK);
  769. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  770. GEN6_CURBSYTAVG_MASK);
  771. max_freq = (rp_state_cap & 0xff0000) >> 16;
  772. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  773. max_freq * 50);
  774. max_freq = (rp_state_cap & 0xff00) >> 8;
  775. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  776. max_freq * 50);
  777. max_freq = rp_state_cap & 0xff;
  778. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  779. max_freq * 50);
  780. } else {
  781. seq_printf(m, "no P-state info available\n");
  782. }
  783. return 0;
  784. }
  785. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  786. {
  787. struct drm_info_node *node = (struct drm_info_node *) m->private;
  788. struct drm_device *dev = node->minor->dev;
  789. drm_i915_private_t *dev_priv = dev->dev_private;
  790. u32 delayfreq;
  791. int ret, i;
  792. ret = mutex_lock_interruptible(&dev->struct_mutex);
  793. if (ret)
  794. return ret;
  795. for (i = 0; i < 16; i++) {
  796. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  797. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  798. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  799. }
  800. mutex_unlock(&dev->struct_mutex);
  801. return 0;
  802. }
  803. static inline int MAP_TO_MV(int map)
  804. {
  805. return 1250 - (map * 25);
  806. }
  807. static int i915_inttoext_table(struct seq_file *m, void *unused)
  808. {
  809. struct drm_info_node *node = (struct drm_info_node *) m->private;
  810. struct drm_device *dev = node->minor->dev;
  811. drm_i915_private_t *dev_priv = dev->dev_private;
  812. u32 inttoext;
  813. int ret, i;
  814. ret = mutex_lock_interruptible(&dev->struct_mutex);
  815. if (ret)
  816. return ret;
  817. for (i = 1; i <= 32; i++) {
  818. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  819. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  820. }
  821. mutex_unlock(&dev->struct_mutex);
  822. return 0;
  823. }
  824. static int ironlake_drpc_info(struct seq_file *m)
  825. {
  826. struct drm_info_node *node = (struct drm_info_node *) m->private;
  827. struct drm_device *dev = node->minor->dev;
  828. drm_i915_private_t *dev_priv = dev->dev_private;
  829. u32 rgvmodectl, rstdbyctl;
  830. u16 crstandvid;
  831. int ret;
  832. ret = mutex_lock_interruptible(&dev->struct_mutex);
  833. if (ret)
  834. return ret;
  835. rgvmodectl = I915_READ(MEMMODECTL);
  836. rstdbyctl = I915_READ(RSTDBYCTL);
  837. crstandvid = I915_READ16(CRSTANDVID);
  838. mutex_unlock(&dev->struct_mutex);
  839. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  840. "yes" : "no");
  841. seq_printf(m, "Boost freq: %d\n",
  842. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  843. MEMMODE_BOOST_FREQ_SHIFT);
  844. seq_printf(m, "HW control enabled: %s\n",
  845. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  846. seq_printf(m, "SW control enabled: %s\n",
  847. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  848. seq_printf(m, "Gated voltage change: %s\n",
  849. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  850. seq_printf(m, "Starting frequency: P%d\n",
  851. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  852. seq_printf(m, "Max P-state: P%d\n",
  853. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  854. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  855. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  856. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  857. seq_printf(m, "Render standby enabled: %s\n",
  858. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  859. seq_printf(m, "Current RS state: ");
  860. switch (rstdbyctl & RSX_STATUS_MASK) {
  861. case RSX_STATUS_ON:
  862. seq_printf(m, "on\n");
  863. break;
  864. case RSX_STATUS_RC1:
  865. seq_printf(m, "RC1\n");
  866. break;
  867. case RSX_STATUS_RC1E:
  868. seq_printf(m, "RC1E\n");
  869. break;
  870. case RSX_STATUS_RS1:
  871. seq_printf(m, "RS1\n");
  872. break;
  873. case RSX_STATUS_RS2:
  874. seq_printf(m, "RS2 (RC6)\n");
  875. break;
  876. case RSX_STATUS_RS3:
  877. seq_printf(m, "RC3 (RC6+)\n");
  878. break;
  879. default:
  880. seq_printf(m, "unknown\n");
  881. break;
  882. }
  883. return 0;
  884. }
  885. static int gen6_drpc_info(struct seq_file *m)
  886. {
  887. struct drm_info_node *node = (struct drm_info_node *) m->private;
  888. struct drm_device *dev = node->minor->dev;
  889. struct drm_i915_private *dev_priv = dev->dev_private;
  890. u32 rpmodectl1, gt_core_status, rcctl1;
  891. unsigned forcewake_count;
  892. int count=0, ret;
  893. ret = mutex_lock_interruptible(&dev->struct_mutex);
  894. if (ret)
  895. return ret;
  896. spin_lock_irq(&dev_priv->gt_lock);
  897. forcewake_count = dev_priv->forcewake_count;
  898. spin_unlock_irq(&dev_priv->gt_lock);
  899. if (forcewake_count) {
  900. seq_printf(m, "RC information inaccurate because somebody "
  901. "holds a forcewake reference \n");
  902. } else {
  903. /* NB: we cannot use forcewake, else we read the wrong values */
  904. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  905. udelay(10);
  906. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  907. }
  908. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  909. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  910. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  911. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  912. mutex_unlock(&dev->struct_mutex);
  913. seq_printf(m, "Video Turbo Mode: %s\n",
  914. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  915. seq_printf(m, "HW control enabled: %s\n",
  916. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  917. seq_printf(m, "SW control enabled: %s\n",
  918. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  919. GEN6_RP_MEDIA_SW_MODE));
  920. seq_printf(m, "RC1e Enabled: %s\n",
  921. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  922. seq_printf(m, "RC6 Enabled: %s\n",
  923. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  924. seq_printf(m, "Deep RC6 Enabled: %s\n",
  925. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  926. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  927. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  928. seq_printf(m, "Current RC state: ");
  929. switch (gt_core_status & GEN6_RCn_MASK) {
  930. case GEN6_RC0:
  931. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  932. seq_printf(m, "Core Power Down\n");
  933. else
  934. seq_printf(m, "on\n");
  935. break;
  936. case GEN6_RC3:
  937. seq_printf(m, "RC3\n");
  938. break;
  939. case GEN6_RC6:
  940. seq_printf(m, "RC6\n");
  941. break;
  942. case GEN6_RC7:
  943. seq_printf(m, "RC7\n");
  944. break;
  945. default:
  946. seq_printf(m, "Unknown\n");
  947. break;
  948. }
  949. seq_printf(m, "Core Power Down: %s\n",
  950. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  951. /* Not exactly sure what this is */
  952. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  953. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  954. seq_printf(m, "RC6 residency since boot: %u\n",
  955. I915_READ(GEN6_GT_GFX_RC6));
  956. seq_printf(m, "RC6+ residency since boot: %u\n",
  957. I915_READ(GEN6_GT_GFX_RC6p));
  958. seq_printf(m, "RC6++ residency since boot: %u\n",
  959. I915_READ(GEN6_GT_GFX_RC6pp));
  960. return 0;
  961. }
  962. static int i915_drpc_info(struct seq_file *m, void *unused)
  963. {
  964. struct drm_info_node *node = (struct drm_info_node *) m->private;
  965. struct drm_device *dev = node->minor->dev;
  966. if (IS_GEN6(dev) || IS_GEN7(dev))
  967. return gen6_drpc_info(m);
  968. else
  969. return ironlake_drpc_info(m);
  970. }
  971. static int i915_fbc_status(struct seq_file *m, void *unused)
  972. {
  973. struct drm_info_node *node = (struct drm_info_node *) m->private;
  974. struct drm_device *dev = node->minor->dev;
  975. drm_i915_private_t *dev_priv = dev->dev_private;
  976. if (!I915_HAS_FBC(dev)) {
  977. seq_printf(m, "FBC unsupported on this chipset\n");
  978. return 0;
  979. }
  980. if (intel_fbc_enabled(dev)) {
  981. seq_printf(m, "FBC enabled\n");
  982. } else {
  983. seq_printf(m, "FBC disabled: ");
  984. switch (dev_priv->no_fbc_reason) {
  985. case FBC_NO_OUTPUT:
  986. seq_printf(m, "no outputs");
  987. break;
  988. case FBC_STOLEN_TOO_SMALL:
  989. seq_printf(m, "not enough stolen memory");
  990. break;
  991. case FBC_UNSUPPORTED_MODE:
  992. seq_printf(m, "mode not supported");
  993. break;
  994. case FBC_MODE_TOO_LARGE:
  995. seq_printf(m, "mode too large");
  996. break;
  997. case FBC_BAD_PLANE:
  998. seq_printf(m, "FBC unsupported on plane");
  999. break;
  1000. case FBC_NOT_TILED:
  1001. seq_printf(m, "scanout buffer not tiled");
  1002. break;
  1003. case FBC_MULTIPLE_PIPES:
  1004. seq_printf(m, "multiple pipes are enabled");
  1005. break;
  1006. case FBC_MODULE_PARAM:
  1007. seq_printf(m, "disabled per module param (default off)");
  1008. break;
  1009. default:
  1010. seq_printf(m, "unknown reason");
  1011. }
  1012. seq_printf(m, "\n");
  1013. }
  1014. return 0;
  1015. }
  1016. static int i915_sr_status(struct seq_file *m, void *unused)
  1017. {
  1018. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1019. struct drm_device *dev = node->minor->dev;
  1020. drm_i915_private_t *dev_priv = dev->dev_private;
  1021. bool sr_enabled = false;
  1022. if (HAS_PCH_SPLIT(dev))
  1023. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1024. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1025. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1026. else if (IS_I915GM(dev))
  1027. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1028. else if (IS_PINEVIEW(dev))
  1029. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1030. seq_printf(m, "self-refresh: %s\n",
  1031. sr_enabled ? "enabled" : "disabled");
  1032. return 0;
  1033. }
  1034. static int i915_emon_status(struct seq_file *m, void *unused)
  1035. {
  1036. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1037. struct drm_device *dev = node->minor->dev;
  1038. drm_i915_private_t *dev_priv = dev->dev_private;
  1039. unsigned long temp, chipset, gfx;
  1040. int ret;
  1041. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1042. if (ret)
  1043. return ret;
  1044. temp = i915_mch_val(dev_priv);
  1045. chipset = i915_chipset_val(dev_priv);
  1046. gfx = i915_gfx_val(dev_priv);
  1047. mutex_unlock(&dev->struct_mutex);
  1048. seq_printf(m, "GMCH temp: %ld\n", temp);
  1049. seq_printf(m, "Chipset power: %ld\n", chipset);
  1050. seq_printf(m, "GFX power: %ld\n", gfx);
  1051. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1052. return 0;
  1053. }
  1054. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1055. {
  1056. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1057. struct drm_device *dev = node->minor->dev;
  1058. drm_i915_private_t *dev_priv = dev->dev_private;
  1059. int ret;
  1060. int gpu_freq, ia_freq;
  1061. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1062. seq_printf(m, "unsupported on this chipset\n");
  1063. return 0;
  1064. }
  1065. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1066. if (ret)
  1067. return ret;
  1068. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1069. for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
  1070. gpu_freq++) {
  1071. I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
  1072. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
  1073. GEN6_PCODE_READ_MIN_FREQ_TABLE);
  1074. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
  1075. GEN6_PCODE_READY) == 0, 10)) {
  1076. DRM_ERROR("pcode read of freq table timed out\n");
  1077. continue;
  1078. }
  1079. ia_freq = I915_READ(GEN6_PCODE_DATA);
  1080. seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
  1081. }
  1082. mutex_unlock(&dev->struct_mutex);
  1083. return 0;
  1084. }
  1085. static int i915_gfxec(struct seq_file *m, void *unused)
  1086. {
  1087. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1088. struct drm_device *dev = node->minor->dev;
  1089. drm_i915_private_t *dev_priv = dev->dev_private;
  1090. int ret;
  1091. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1092. if (ret)
  1093. return ret;
  1094. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1095. mutex_unlock(&dev->struct_mutex);
  1096. return 0;
  1097. }
  1098. static int i915_opregion(struct seq_file *m, void *unused)
  1099. {
  1100. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1101. struct drm_device *dev = node->minor->dev;
  1102. drm_i915_private_t *dev_priv = dev->dev_private;
  1103. struct intel_opregion *opregion = &dev_priv->opregion;
  1104. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1105. int ret;
  1106. if (data == NULL)
  1107. return -ENOMEM;
  1108. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1109. if (ret)
  1110. goto out;
  1111. if (opregion->header) {
  1112. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1113. seq_write(m, data, OPREGION_SIZE);
  1114. }
  1115. mutex_unlock(&dev->struct_mutex);
  1116. out:
  1117. kfree(data);
  1118. return 0;
  1119. }
  1120. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1121. {
  1122. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1123. struct drm_device *dev = node->minor->dev;
  1124. drm_i915_private_t *dev_priv = dev->dev_private;
  1125. struct intel_fbdev *ifbdev;
  1126. struct intel_framebuffer *fb;
  1127. int ret;
  1128. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1129. if (ret)
  1130. return ret;
  1131. ifbdev = dev_priv->fbdev;
  1132. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1133. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1134. fb->base.width,
  1135. fb->base.height,
  1136. fb->base.depth,
  1137. fb->base.bits_per_pixel);
  1138. describe_obj(m, fb->obj);
  1139. seq_printf(m, "\n");
  1140. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1141. if (&fb->base == ifbdev->helper.fb)
  1142. continue;
  1143. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1144. fb->base.width,
  1145. fb->base.height,
  1146. fb->base.depth,
  1147. fb->base.bits_per_pixel);
  1148. describe_obj(m, fb->obj);
  1149. seq_printf(m, "\n");
  1150. }
  1151. mutex_unlock(&dev->mode_config.mutex);
  1152. return 0;
  1153. }
  1154. static int i915_context_status(struct seq_file *m, void *unused)
  1155. {
  1156. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1157. struct drm_device *dev = node->minor->dev;
  1158. drm_i915_private_t *dev_priv = dev->dev_private;
  1159. int ret;
  1160. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1161. if (ret)
  1162. return ret;
  1163. if (dev_priv->pwrctx) {
  1164. seq_printf(m, "power context ");
  1165. describe_obj(m, dev_priv->pwrctx);
  1166. seq_printf(m, "\n");
  1167. }
  1168. if (dev_priv->renderctx) {
  1169. seq_printf(m, "render context ");
  1170. describe_obj(m, dev_priv->renderctx);
  1171. seq_printf(m, "\n");
  1172. }
  1173. mutex_unlock(&dev->mode_config.mutex);
  1174. return 0;
  1175. }
  1176. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1177. {
  1178. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1179. struct drm_device *dev = node->minor->dev;
  1180. struct drm_i915_private *dev_priv = dev->dev_private;
  1181. unsigned forcewake_count;
  1182. spin_lock_irq(&dev_priv->gt_lock);
  1183. forcewake_count = dev_priv->forcewake_count;
  1184. spin_unlock_irq(&dev_priv->gt_lock);
  1185. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1186. return 0;
  1187. }
  1188. static const char *swizzle_string(unsigned swizzle)
  1189. {
  1190. switch(swizzle) {
  1191. case I915_BIT_6_SWIZZLE_NONE:
  1192. return "none";
  1193. case I915_BIT_6_SWIZZLE_9:
  1194. return "bit9";
  1195. case I915_BIT_6_SWIZZLE_9_10:
  1196. return "bit9/bit10";
  1197. case I915_BIT_6_SWIZZLE_9_11:
  1198. return "bit9/bit11";
  1199. case I915_BIT_6_SWIZZLE_9_10_11:
  1200. return "bit9/bit10/bit11";
  1201. case I915_BIT_6_SWIZZLE_9_17:
  1202. return "bit9/bit17";
  1203. case I915_BIT_6_SWIZZLE_9_10_17:
  1204. return "bit9/bit10/bit17";
  1205. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1206. return "unkown";
  1207. }
  1208. return "bug";
  1209. }
  1210. static int i915_swizzle_info(struct seq_file *m, void *data)
  1211. {
  1212. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1213. struct drm_device *dev = node->minor->dev;
  1214. struct drm_i915_private *dev_priv = dev->dev_private;
  1215. mutex_lock(&dev->struct_mutex);
  1216. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1217. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1218. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1219. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1220. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1221. seq_printf(m, "DDC = 0x%08x\n",
  1222. I915_READ(DCC));
  1223. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1224. I915_READ16(C0DRB3));
  1225. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1226. I915_READ16(C1DRB3));
  1227. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1228. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1229. I915_READ(MAD_DIMM_C0));
  1230. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1231. I915_READ(MAD_DIMM_C1));
  1232. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1233. I915_READ(MAD_DIMM_C2));
  1234. seq_printf(m, "TILECTL = 0x%08x\n",
  1235. I915_READ(TILECTL));
  1236. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1237. I915_READ(ARB_MODE));
  1238. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1239. I915_READ(DISP_ARB_CTL));
  1240. }
  1241. mutex_unlock(&dev->struct_mutex);
  1242. return 0;
  1243. }
  1244. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1245. {
  1246. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1247. struct drm_device *dev = node->minor->dev;
  1248. struct drm_i915_private *dev_priv = dev->dev_private;
  1249. struct intel_ring_buffer *ring;
  1250. int i, ret;
  1251. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1252. if (ret)
  1253. return ret;
  1254. if (INTEL_INFO(dev)->gen == 6)
  1255. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1256. for (i = 0; i < I915_NUM_RINGS; i++) {
  1257. ring = &dev_priv->ring[i];
  1258. seq_printf(m, "%s\n", ring->name);
  1259. if (INTEL_INFO(dev)->gen == 7)
  1260. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1261. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1262. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1263. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1264. }
  1265. if (dev_priv->mm.aliasing_ppgtt) {
  1266. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1267. seq_printf(m, "aliasing PPGTT:\n");
  1268. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1269. }
  1270. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1271. mutex_unlock(&dev->struct_mutex);
  1272. return 0;
  1273. }
  1274. static int i915_dpio_info(struct seq_file *m, void *data)
  1275. {
  1276. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1277. struct drm_device *dev = node->minor->dev;
  1278. struct drm_i915_private *dev_priv = dev->dev_private;
  1279. int ret;
  1280. if (!IS_VALLEYVIEW(dev)) {
  1281. seq_printf(m, "unsupported\n");
  1282. return 0;
  1283. }
  1284. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1285. if (ret)
  1286. return ret;
  1287. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1288. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1289. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1290. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1291. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1292. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1293. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1294. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1295. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1296. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1297. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1298. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1299. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1300. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1301. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1302. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1303. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1304. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1305. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1306. mutex_unlock(&dev->mode_config.mutex);
  1307. return 0;
  1308. }
  1309. static ssize_t
  1310. i915_wedged_read(struct file *filp,
  1311. char __user *ubuf,
  1312. size_t max,
  1313. loff_t *ppos)
  1314. {
  1315. struct drm_device *dev = filp->private_data;
  1316. drm_i915_private_t *dev_priv = dev->dev_private;
  1317. char buf[80];
  1318. int len;
  1319. len = snprintf(buf, sizeof(buf),
  1320. "wedged : %d\n",
  1321. atomic_read(&dev_priv->mm.wedged));
  1322. if (len > sizeof(buf))
  1323. len = sizeof(buf);
  1324. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1325. }
  1326. static ssize_t
  1327. i915_wedged_write(struct file *filp,
  1328. const char __user *ubuf,
  1329. size_t cnt,
  1330. loff_t *ppos)
  1331. {
  1332. struct drm_device *dev = filp->private_data;
  1333. char buf[20];
  1334. int val = 1;
  1335. if (cnt > 0) {
  1336. if (cnt > sizeof(buf) - 1)
  1337. return -EINVAL;
  1338. if (copy_from_user(buf, ubuf, cnt))
  1339. return -EFAULT;
  1340. buf[cnt] = 0;
  1341. val = simple_strtoul(buf, NULL, 0);
  1342. }
  1343. DRM_INFO("Manually setting wedged to %d\n", val);
  1344. i915_handle_error(dev, val);
  1345. return cnt;
  1346. }
  1347. static const struct file_operations i915_wedged_fops = {
  1348. .owner = THIS_MODULE,
  1349. .open = simple_open,
  1350. .read = i915_wedged_read,
  1351. .write = i915_wedged_write,
  1352. .llseek = default_llseek,
  1353. };
  1354. static ssize_t
  1355. i915_max_freq_read(struct file *filp,
  1356. char __user *ubuf,
  1357. size_t max,
  1358. loff_t *ppos)
  1359. {
  1360. struct drm_device *dev = filp->private_data;
  1361. drm_i915_private_t *dev_priv = dev->dev_private;
  1362. char buf[80];
  1363. int len;
  1364. len = snprintf(buf, sizeof(buf),
  1365. "max freq: %d\n", dev_priv->max_delay * 50);
  1366. if (len > sizeof(buf))
  1367. len = sizeof(buf);
  1368. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1369. }
  1370. static ssize_t
  1371. i915_max_freq_write(struct file *filp,
  1372. const char __user *ubuf,
  1373. size_t cnt,
  1374. loff_t *ppos)
  1375. {
  1376. struct drm_device *dev = filp->private_data;
  1377. struct drm_i915_private *dev_priv = dev->dev_private;
  1378. char buf[20];
  1379. int val = 1;
  1380. if (cnt > 0) {
  1381. if (cnt > sizeof(buf) - 1)
  1382. return -EINVAL;
  1383. if (copy_from_user(buf, ubuf, cnt))
  1384. return -EFAULT;
  1385. buf[cnt] = 0;
  1386. val = simple_strtoul(buf, NULL, 0);
  1387. }
  1388. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1389. /*
  1390. * Turbo will still be enabled, but won't go above the set value.
  1391. */
  1392. dev_priv->max_delay = val / 50;
  1393. gen6_set_rps(dev, val / 50);
  1394. return cnt;
  1395. }
  1396. static const struct file_operations i915_max_freq_fops = {
  1397. .owner = THIS_MODULE,
  1398. .open = simple_open,
  1399. .read = i915_max_freq_read,
  1400. .write = i915_max_freq_write,
  1401. .llseek = default_llseek,
  1402. };
  1403. static ssize_t
  1404. i915_cache_sharing_read(struct file *filp,
  1405. char __user *ubuf,
  1406. size_t max,
  1407. loff_t *ppos)
  1408. {
  1409. struct drm_device *dev = filp->private_data;
  1410. drm_i915_private_t *dev_priv = dev->dev_private;
  1411. char buf[80];
  1412. u32 snpcr;
  1413. int len;
  1414. mutex_lock(&dev_priv->dev->struct_mutex);
  1415. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1416. mutex_unlock(&dev_priv->dev->struct_mutex);
  1417. len = snprintf(buf, sizeof(buf),
  1418. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1419. GEN6_MBC_SNPCR_SHIFT);
  1420. if (len > sizeof(buf))
  1421. len = sizeof(buf);
  1422. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1423. }
  1424. static ssize_t
  1425. i915_cache_sharing_write(struct file *filp,
  1426. const char __user *ubuf,
  1427. size_t cnt,
  1428. loff_t *ppos)
  1429. {
  1430. struct drm_device *dev = filp->private_data;
  1431. struct drm_i915_private *dev_priv = dev->dev_private;
  1432. char buf[20];
  1433. u32 snpcr;
  1434. int val = 1;
  1435. if (cnt > 0) {
  1436. if (cnt > sizeof(buf) - 1)
  1437. return -EINVAL;
  1438. if (copy_from_user(buf, ubuf, cnt))
  1439. return -EFAULT;
  1440. buf[cnt] = 0;
  1441. val = simple_strtoul(buf, NULL, 0);
  1442. }
  1443. if (val < 0 || val > 3)
  1444. return -EINVAL;
  1445. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1446. /* Update the cache sharing policy here as well */
  1447. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1448. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1449. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1450. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1451. return cnt;
  1452. }
  1453. static const struct file_operations i915_cache_sharing_fops = {
  1454. .owner = THIS_MODULE,
  1455. .open = simple_open,
  1456. .read = i915_cache_sharing_read,
  1457. .write = i915_cache_sharing_write,
  1458. .llseek = default_llseek,
  1459. };
  1460. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1461. * allocated we need to hook into the minor for release. */
  1462. static int
  1463. drm_add_fake_info_node(struct drm_minor *minor,
  1464. struct dentry *ent,
  1465. const void *key)
  1466. {
  1467. struct drm_info_node *node;
  1468. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1469. if (node == NULL) {
  1470. debugfs_remove(ent);
  1471. return -ENOMEM;
  1472. }
  1473. node->minor = minor;
  1474. node->dent = ent;
  1475. node->info_ent = (void *) key;
  1476. mutex_lock(&minor->debugfs_lock);
  1477. list_add(&node->list, &minor->debugfs_list);
  1478. mutex_unlock(&minor->debugfs_lock);
  1479. return 0;
  1480. }
  1481. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1482. {
  1483. struct drm_device *dev = inode->i_private;
  1484. struct drm_i915_private *dev_priv = dev->dev_private;
  1485. int ret;
  1486. if (INTEL_INFO(dev)->gen < 6)
  1487. return 0;
  1488. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1489. if (ret)
  1490. return ret;
  1491. gen6_gt_force_wake_get(dev_priv);
  1492. mutex_unlock(&dev->struct_mutex);
  1493. return 0;
  1494. }
  1495. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1496. {
  1497. struct drm_device *dev = inode->i_private;
  1498. struct drm_i915_private *dev_priv = dev->dev_private;
  1499. if (INTEL_INFO(dev)->gen < 6)
  1500. return 0;
  1501. /*
  1502. * It's bad that we can potentially hang userspace if struct_mutex gets
  1503. * forever stuck. However, if we cannot acquire this lock it means that
  1504. * almost certainly the driver has hung, is not unload-able. Therefore
  1505. * hanging here is probably a minor inconvenience not to be seen my
  1506. * almost every user.
  1507. */
  1508. mutex_lock(&dev->struct_mutex);
  1509. gen6_gt_force_wake_put(dev_priv);
  1510. mutex_unlock(&dev->struct_mutex);
  1511. return 0;
  1512. }
  1513. static const struct file_operations i915_forcewake_fops = {
  1514. .owner = THIS_MODULE,
  1515. .open = i915_forcewake_open,
  1516. .release = i915_forcewake_release,
  1517. };
  1518. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1519. {
  1520. struct drm_device *dev = minor->dev;
  1521. struct dentry *ent;
  1522. ent = debugfs_create_file("i915_forcewake_user",
  1523. S_IRUSR,
  1524. root, dev,
  1525. &i915_forcewake_fops);
  1526. if (IS_ERR(ent))
  1527. return PTR_ERR(ent);
  1528. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1529. }
  1530. static int i915_debugfs_create(struct dentry *root,
  1531. struct drm_minor *minor,
  1532. const char *name,
  1533. const struct file_operations *fops)
  1534. {
  1535. struct drm_device *dev = minor->dev;
  1536. struct dentry *ent;
  1537. ent = debugfs_create_file(name,
  1538. S_IRUGO | S_IWUSR,
  1539. root, dev,
  1540. fops);
  1541. if (IS_ERR(ent))
  1542. return PTR_ERR(ent);
  1543. return drm_add_fake_info_node(minor, ent, fops);
  1544. }
  1545. static struct drm_info_list i915_debugfs_list[] = {
  1546. {"i915_capabilities", i915_capabilities, 0},
  1547. {"i915_gem_objects", i915_gem_object_info, 0},
  1548. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1549. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1550. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1551. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  1552. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1553. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1554. {"i915_gem_request", i915_gem_request_info, 0},
  1555. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1556. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1557. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1558. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1559. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1560. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1561. {"i915_error_state", i915_error_state, 0},
  1562. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1563. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1564. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1565. {"i915_inttoext_table", i915_inttoext_table, 0},
  1566. {"i915_drpc_info", i915_drpc_info, 0},
  1567. {"i915_emon_status", i915_emon_status, 0},
  1568. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1569. {"i915_gfxec", i915_gfxec, 0},
  1570. {"i915_fbc_status", i915_fbc_status, 0},
  1571. {"i915_sr_status", i915_sr_status, 0},
  1572. {"i915_opregion", i915_opregion, 0},
  1573. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1574. {"i915_context_status", i915_context_status, 0},
  1575. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1576. {"i915_swizzle_info", i915_swizzle_info, 0},
  1577. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1578. {"i915_dpio", i915_dpio_info, 0},
  1579. };
  1580. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1581. int i915_debugfs_init(struct drm_minor *minor)
  1582. {
  1583. int ret;
  1584. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1585. "i915_wedged",
  1586. &i915_wedged_fops);
  1587. if (ret)
  1588. return ret;
  1589. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1590. if (ret)
  1591. return ret;
  1592. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1593. "i915_max_freq",
  1594. &i915_max_freq_fops);
  1595. if (ret)
  1596. return ret;
  1597. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1598. "i915_cache_sharing",
  1599. &i915_cache_sharing_fops);
  1600. if (ret)
  1601. return ret;
  1602. return drm_debugfs_create_files(i915_debugfs_list,
  1603. I915_DEBUGFS_ENTRIES,
  1604. minor->debugfs_root, minor);
  1605. }
  1606. void i915_debugfs_cleanup(struct drm_minor *minor)
  1607. {
  1608. drm_debugfs_remove_files(i915_debugfs_list,
  1609. I915_DEBUGFS_ENTRIES, minor);
  1610. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1611. 1, minor);
  1612. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1613. 1, minor);
  1614. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1615. 1, minor);
  1616. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1617. 1, minor);
  1618. }
  1619. #endif /* CONFIG_DEBUG_FS */