sh-sci.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705
  1. /* $Id: sh-sci.h,v 1.4 2004/02/19 16:43:56 lethal Exp $
  2. *
  3. * linux/drivers/serial/sh-sci.h
  4. *
  5. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  6. * Copyright (C) 1999, 2000 Niibe Yutaka
  7. * Copyright (C) 2000 Greg Banks
  8. * Copyright (C) 2002, 2003 Paul Mundt
  9. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  10. * Modified to support SH7300(SH-Mobile) SCIF. Takashi Kusuda (Jun 2003).
  11. * Modified to support H8/300 Series Yoshinori Sato (Feb 2004).
  12. * Removed SH7300 support (Jul 2007).
  13. * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Aug 2007).
  14. */
  15. #include <linux/serial_core.h>
  16. #include <asm/io.h>
  17. #include <asm/gpio.h>
  18. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  19. #include <asm/regs306x.h>
  20. #endif
  21. #if defined(CONFIG_H8S2678)
  22. #include <asm/regs267x.h>
  23. #endif
  24. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  25. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  26. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  27. defined(CONFIG_CPU_SUBTYPE_SH7709)
  28. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  29. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  30. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  31. # define SCI_AND_SCIF
  32. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  33. # define SCIF0 0xA4400000
  34. # define SCIF2 0xA4410000
  35. # define SCSMR_Ir 0xA44A0000
  36. # define IRDA_SCIF SCIF0
  37. # define SCPCR 0xA4000116
  38. # define SCPDR 0xA4000136
  39. /* Set the clock source,
  40. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  41. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  42. */
  43. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  44. # define SCIF_ONLY
  45. #elif defined(CONFIG_CPU_SUBTYPE_SH7720)
  46. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  47. # define SCIF_ONLY
  48. #define SCIF_ORER 0x0200 /* overrun error bit */
  49. #elif defined(CONFIG_SH_RTS7751R2D)
  50. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  51. # define SCIF_ORER 0x0001 /* overrun error bit */
  52. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  53. # define SCIF_ONLY
  54. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  55. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  56. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  57. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  58. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  59. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  60. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  61. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  62. # define SCIF_ORER 0x0001 /* overrun error bit */
  63. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  64. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  65. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  66. # define SCI_AND_SCIF
  67. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  68. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  69. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  70. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  71. # define SCIF_ORER 0x0001 /* overrun error bit */
  72. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  73. # define SCIF_ONLY
  74. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  75. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  76. # define SCIF_ORER 0x0001 /* overrun error bit */
  77. # define PACR 0xa4050100
  78. # define PBCR 0xa4050102
  79. # define SCSCR_INIT(port) 0x3B
  80. # define SCIF_ONLY
  81. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  82. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  83. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  84. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  85. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  86. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  87. # define SCIF_ONLY
  88. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  89. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  90. # define SCSPTR0 SCPDR0
  91. # define SCIF_ORER 0x0001 /* overrun error bit */
  92. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  93. # define SCIF_ONLY
  94. # define PORT_PSCR 0xA405011E
  95. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  96. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  97. # define SCIF_ORER 0x0001 /* overrun error bit */
  98. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  99. # define SCIF_ONLY
  100. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  101. # include <asm/hardware.h>
  102. # define SCIF_BASE_ADDR 0x01030000
  103. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  104. # define SCIF_PTR2_OFFS 0x0000020
  105. # define SCIF_LSR2_OFFS 0x0000024
  106. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  107. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  108. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
  109. # define SCIF_ONLY
  110. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  111. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  112. # define SCI_ONLY
  113. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  114. #elif defined(CONFIG_H8S2678)
  115. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  116. # define SCI_ONLY
  117. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  118. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  119. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  120. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  121. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  122. # define SCIF_ORER 0x0001 /* overrun error bit */
  123. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  124. # define SCIF_ONLY
  125. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  126. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  127. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  128. # define SCIF_ORER 0x0001 /* Overrun error bit */
  129. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  130. # define SCIF_ONLY
  131. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  132. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  133. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  134. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  135. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  136. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  137. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  138. # define SCIF_OPER 0x0001 /* Overrun error bit */
  139. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  140. # define SCIF_ONLY
  141. #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  142. defined(CONFIG_CPU_SUBTYPE_SH7206)
  143. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  144. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  145. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  146. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  147. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  148. # define SCIF_ONLY
  149. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  150. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  151. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  152. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  153. # define SCIF_ORER 0x0001 /* overrun error bit */
  154. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  155. # define SCIF_ONLY
  156. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  157. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  158. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  159. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  160. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  161. # define SCIF_ORER 0x0001 /* Overrun error bit */
  162. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  163. # define SCIF_ONLY
  164. #else
  165. # error CPU subtype not defined
  166. #endif
  167. /* SCSCR */
  168. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  169. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  170. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  171. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  172. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  173. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  174. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  175. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  176. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  177. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  178. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  179. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  180. defined(CONFIG_CPU_SUBTYPE_SHX3)
  181. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  182. #else
  183. #define SCI_CTRL_FLAGS_REIE 0
  184. #endif
  185. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  186. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  187. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  188. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  189. /* SCxSR SCI */
  190. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  191. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  192. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  193. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  194. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  195. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  196. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  197. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  198. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  199. /* SCxSR SCIF */
  200. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  201. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  202. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  203. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  204. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  205. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  206. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  207. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  208. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  209. defined(CONFIG_CPU_SUBTYPE_SH7720)
  210. #define SCIF_ORER 0x0200
  211. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  212. #define SCIF_RFDC_MASK 0x007f
  213. #define SCIF_TXROOM_MAX 64
  214. #else
  215. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  216. #define SCIF_RFDC_MASK 0x001f
  217. #define SCIF_TXROOM_MAX 16
  218. #endif
  219. #if defined(SCI_ONLY)
  220. # define SCxSR_TEND(port) SCI_TEND
  221. # define SCxSR_ERRORS(port) SCI_ERRORS
  222. # define SCxSR_RDxF(port) SCI_RDRF
  223. # define SCxSR_TDxE(port) SCI_TDRE
  224. # define SCxSR_ORER(port) SCI_ORER
  225. # define SCxSR_FER(port) SCI_FER
  226. # define SCxSR_PER(port) SCI_PER
  227. # define SCxSR_BRK(port) 0x00
  228. # define SCxSR_RDxF_CLEAR(port) 0xbc
  229. # define SCxSR_ERROR_CLEAR(port) 0xc4
  230. # define SCxSR_TDxE_CLEAR(port) 0x78
  231. # define SCxSR_BREAK_CLEAR(port) 0xc4
  232. #elif defined(SCIF_ONLY)
  233. # define SCxSR_TEND(port) SCIF_TEND
  234. # define SCxSR_ERRORS(port) SCIF_ERRORS
  235. # define SCxSR_RDxF(port) SCIF_RDF
  236. # define SCxSR_TDxE(port) SCIF_TDFE
  237. #if defined(CONFIG_CPU_SUBTYPE_SH7705)
  238. # define SCxSR_ORER(port) SCIF_ORER
  239. #else
  240. # define SCxSR_ORER(port) 0x0000
  241. #endif
  242. # define SCxSR_FER(port) SCIF_FER
  243. # define SCxSR_PER(port) SCIF_PER
  244. # define SCxSR_BRK(port) SCIF_BRK
  245. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  246. defined(CONFIG_CPU_SUBTYPE_SH7720)
  247. # define SCxSR_RDxF_CLEAR(port) (sci_in(port,SCxSR)&0xfffc)
  248. # define SCxSR_ERROR_CLEAR(port) (sci_in(port,SCxSR)&0xfd73)
  249. # define SCxSR_TDxE_CLEAR(port) (sci_in(port,SCxSR)&0xffdf)
  250. # define SCxSR_BREAK_CLEAR(port) (sci_in(port,SCxSR)&0xffe3)
  251. #else
  252. /* SH7705 can also use this, clearing is same between 7705 and 7709 */
  253. # define SCxSR_RDxF_CLEAR(port) 0x00fc
  254. # define SCxSR_ERROR_CLEAR(port) 0x0073
  255. # define SCxSR_TDxE_CLEAR(port) 0x00df
  256. # define SCxSR_BREAK_CLEAR(port) 0x00e3
  257. #endif
  258. #else
  259. # define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  260. # define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  261. # define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  262. # define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  263. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
  264. # define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  265. # define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  266. # define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  267. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  268. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  269. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  270. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  271. #endif
  272. /* SCFCR */
  273. #define SCFCR_RFRST 0x0002
  274. #define SCFCR_TFRST 0x0004
  275. #define SCFCR_TCRST 0x4000
  276. #define SCFCR_MCE 0x0008
  277. #define SCI_MAJOR 204
  278. #define SCI_MINOR_START 8
  279. /* Generic serial flags */
  280. #define SCI_RX_THROTTLE 0x0000001
  281. #define SCI_MAGIC 0xbabeface
  282. /*
  283. * Events are used to schedule things to happen at timer-interrupt
  284. * time, instead of at rs interrupt time.
  285. */
  286. #define SCI_EVENT_WRITE_WAKEUP 0
  287. #define SCI_IN(size, offset) \
  288. unsigned int addr = port->mapbase + (offset); \
  289. if ((size) == 8) { \
  290. return ctrl_inb(addr); \
  291. } else { \
  292. return ctrl_inw(addr); \
  293. }
  294. #define SCI_OUT(size, offset, value) \
  295. unsigned int addr = port->mapbase + (offset); \
  296. if ((size) == 8) { \
  297. ctrl_outb(value, addr); \
  298. } else { \
  299. ctrl_outw(value, addr); \
  300. }
  301. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  302. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  303. { \
  304. if (port->type == PORT_SCI) { \
  305. SCI_IN(sci_size, sci_offset) \
  306. } else { \
  307. SCI_IN(scif_size, scif_offset); \
  308. } \
  309. } \
  310. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  311. { \
  312. if (port->type == PORT_SCI) { \
  313. SCI_OUT(sci_size, sci_offset, value) \
  314. } else { \
  315. SCI_OUT(scif_size, scif_offset, value); \
  316. } \
  317. }
  318. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  319. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  320. { \
  321. SCI_IN(scif_size, scif_offset); \
  322. } \
  323. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  324. { \
  325. SCI_OUT(scif_size, scif_offset, value); \
  326. }
  327. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  328. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  329. { \
  330. SCI_IN(sci_size, sci_offset); \
  331. } \
  332. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  333. { \
  334. SCI_OUT(sci_size, sci_offset, value); \
  335. }
  336. #ifdef CONFIG_CPU_SH3
  337. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  338. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  339. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  340. h8_sci_offset, h8_sci_size) \
  341. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  342. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  343. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  344. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  345. defined(CONFIG_CPU_SUBTYPE_SH7720)
  346. #define SCIF_FNS(name, scif_offset, scif_size) \
  347. CPU_SCIF_FNS(name, scif_offset, scif_size)
  348. #else
  349. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  350. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  351. h8_sci_offset, h8_sci_size) \
  352. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  353. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  354. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  355. #endif
  356. #elif defined(__H8300H__) || defined(__H8300S__)
  357. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  358. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  359. h8_sci_offset, h8_sci_size) \
  360. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  361. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  362. #else
  363. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  364. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  365. h8_sci_offset, h8_sci_size) \
  366. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  367. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  368. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  369. #endif
  370. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  371. defined(CONFIG_CPU_SUBTYPE_SH7720)
  372. SCIF_FNS(SCSMR, 0x00, 16)
  373. SCIF_FNS(SCBRR, 0x04, 8)
  374. SCIF_FNS(SCSCR, 0x08, 16)
  375. SCIF_FNS(SCTDSR, 0x0c, 8)
  376. SCIF_FNS(SCFER, 0x10, 16)
  377. SCIF_FNS(SCxSR, 0x14, 16)
  378. SCIF_FNS(SCFCR, 0x18, 16)
  379. SCIF_FNS(SCFDR, 0x1c, 16)
  380. SCIF_FNS(SCxTDR, 0x20, 8)
  381. SCIF_FNS(SCxRDR, 0x24, 8)
  382. SCIF_FNS(SCLSR, 0x24, 16)
  383. #else
  384. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  385. /* name off sz off sz off sz off sz off sz*/
  386. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  387. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  388. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  389. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  390. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  391. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  392. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  393. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  394. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  395. defined(CONFIG_CPU_SUBTYPE_SH7785)
  396. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  397. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  398. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  399. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  400. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  401. #else
  402. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  403. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  404. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  405. #endif
  406. #endif
  407. #define sci_in(port, reg) sci_##reg##_in(port)
  408. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  409. /* H8/300 series SCI pins assignment */
  410. #if defined(__H8300H__) || defined(__H8300S__)
  411. static const struct __attribute__((packed)) {
  412. int port; /* GPIO port no */
  413. unsigned short rx,tx; /* GPIO bit no */
  414. } h8300_sci_pins[] = {
  415. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  416. { /* SCI0 */
  417. .port = H8300_GPIO_P9,
  418. .rx = H8300_GPIO_B2,
  419. .tx = H8300_GPIO_B0,
  420. },
  421. { /* SCI1 */
  422. .port = H8300_GPIO_P9,
  423. .rx = H8300_GPIO_B3,
  424. .tx = H8300_GPIO_B1,
  425. },
  426. { /* SCI2 */
  427. .port = H8300_GPIO_PB,
  428. .rx = H8300_GPIO_B7,
  429. .tx = H8300_GPIO_B6,
  430. }
  431. #elif defined(CONFIG_H8S2678)
  432. { /* SCI0 */
  433. .port = H8300_GPIO_P3,
  434. .rx = H8300_GPIO_B2,
  435. .tx = H8300_GPIO_B0,
  436. },
  437. { /* SCI1 */
  438. .port = H8300_GPIO_P3,
  439. .rx = H8300_GPIO_B3,
  440. .tx = H8300_GPIO_B1,
  441. },
  442. { /* SCI2 */
  443. .port = H8300_GPIO_P5,
  444. .rx = H8300_GPIO_B1,
  445. .tx = H8300_GPIO_B0,
  446. }
  447. #endif
  448. };
  449. #endif
  450. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  451. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  452. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  453. defined(CONFIG_CPU_SUBTYPE_SH7709)
  454. static inline int sci_rxd_in(struct uart_port *port)
  455. {
  456. if (port->mapbase == 0xfffffe80)
  457. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  458. if (port->mapbase == 0xa4000150)
  459. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  460. if (port->mapbase == 0xa4000140)
  461. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  462. return 1;
  463. }
  464. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  465. static inline int sci_rxd_in(struct uart_port *port)
  466. {
  467. if (port->mapbase == SCIF0)
  468. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  469. if (port->mapbase == SCIF2)
  470. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  471. return 1;
  472. }
  473. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  474. static inline int sci_rxd_in(struct uart_port *port)
  475. {
  476. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  477. }
  478. static inline void set_sh771x_scif_pfc(struct uart_port *port)
  479. {
  480. if (port->mapbase == 0xA4400000){
  481. ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
  482. ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
  483. return;
  484. }
  485. if (port->mapbase == 0xA4410000){
  486. ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
  487. return;
  488. }
  489. }
  490. #elif defined(CONFIG_CPU_SUBTYPE_SH7720)
  491. static inline int sci_rxd_in(struct uart_port *port)
  492. {
  493. if (port->mapbase == 0xa4430000)
  494. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  495. else if (port->mapbase == 0xa4438000)
  496. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  497. return 1;
  498. }
  499. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  500. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  501. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  502. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  503. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  504. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  505. defined(CONFIG_CPU_SUBTYPE_SH4_202)
  506. static inline int sci_rxd_in(struct uart_port *port)
  507. {
  508. #ifndef SCIF_ONLY
  509. if (port->mapbase == 0xffe00000)
  510. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  511. #endif
  512. #ifndef SCI_ONLY
  513. if (port->mapbase == 0xffe80000)
  514. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  515. #endif
  516. return 1;
  517. }
  518. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  519. static inline int sci_rxd_in(struct uart_port *port)
  520. {
  521. if (port->mapbase == 0xfe600000)
  522. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  523. if (port->mapbase == 0xfe610000)
  524. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  525. if (port->mapbase == 0xfe620000)
  526. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  527. return 1;
  528. }
  529. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  530. static inline int sci_rxd_in(struct uart_port *port)
  531. {
  532. if (port->mapbase == 0xffe00000)
  533. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  534. if (port->mapbase == 0xffe10000)
  535. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  536. if (port->mapbase == 0xffe20000)
  537. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  538. if (port->mapbase == 0xffe30000)
  539. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  540. return 1;
  541. }
  542. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  543. static inline int sci_rxd_in(struct uart_port *port)
  544. {
  545. if (port->mapbase == 0xffe00000)
  546. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  547. return 1;
  548. }
  549. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  550. static inline int sci_rxd_in(struct uart_port *port)
  551. {
  552. return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
  553. }
  554. #elif defined(__H8300H__) || defined(__H8300S__)
  555. static inline int sci_rxd_in(struct uart_port *port)
  556. {
  557. int ch = (port->mapbase - SMR0) >> 3;
  558. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  559. }
  560. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  561. static inline int sci_rxd_in(struct uart_port *port)
  562. {
  563. if (port->mapbase == 0xff923000)
  564. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  565. if (port->mapbase == 0xff924000)
  566. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  567. if (port->mapbase == 0xff925000)
  568. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  569. return 1;
  570. }
  571. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  572. static inline int sci_rxd_in(struct uart_port *port)
  573. {
  574. if (port->mapbase == 0xffe00000)
  575. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  576. if (port->mapbase == 0xffe10000)
  577. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  578. return 1;
  579. }
  580. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  581. static inline int sci_rxd_in(struct uart_port *port)
  582. {
  583. if (port->mapbase == 0xffea0000)
  584. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  585. if (port->mapbase == 0xffeb0000)
  586. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  587. if (port->mapbase == 0xffec0000)
  588. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  589. if (port->mapbase == 0xffed0000)
  590. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  591. if (port->mapbase == 0xffee0000)
  592. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  593. if (port->mapbase == 0xffef0000)
  594. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  595. return 1;
  596. }
  597. #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  598. defined(CONFIG_CPU_SUBTYPE_SH7206)
  599. static inline int sci_rxd_in(struct uart_port *port)
  600. {
  601. if (port->mapbase == 0xfffe8000)
  602. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  603. if (port->mapbase == 0xfffe8800)
  604. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  605. if (port->mapbase == 0xfffe9000)
  606. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  607. if (port->mapbase == 0xfffe9800)
  608. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  609. return 1;
  610. }
  611. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  612. static inline int sci_rxd_in(struct uart_port *port)
  613. {
  614. if (port->mapbase == 0xf8400000)
  615. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  616. if (port->mapbase == 0xf8410000)
  617. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  618. if (port->mapbase == 0xf8420000)
  619. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  620. return 1;
  621. }
  622. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  623. static inline int sci_rxd_in(struct uart_port *port)
  624. {
  625. if (port->mapbase == 0xffc30000)
  626. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  627. if (port->mapbase == 0xffc40000)
  628. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  629. if (port->mapbase == 0xffc50000)
  630. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  631. if (port->mapbase == 0xffc60000)
  632. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  633. return 1;
  634. }
  635. #endif
  636. /*
  637. * Values for the BitRate Register (SCBRR)
  638. *
  639. * The values are actually divisors for a frequency which can
  640. * be internal to the SH3 (14.7456MHz) or derived from an external
  641. * clock source. This driver assumes the internal clock is used;
  642. * to support using an external clock source, config options or
  643. * possibly command-line options would need to be added.
  644. *
  645. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  646. * the SCSMR register would also need to be set to non-zero values.
  647. *
  648. * -- Greg Banks 27Feb2000
  649. *
  650. * Answer: The SCBRR register is only eight bits, and the value in
  651. * it gets larger with lower baud rates. At around 2400 (depending on
  652. * the peripherial module clock) you run out of bits. However the
  653. * lower two bits of SCSMR allow the module clock to be divided down,
  654. * scaling the value which is needed in SCBRR.
  655. *
  656. * -- Stuart Menefy - 23 May 2000
  657. *
  658. * I meant, why would anyone bother with bitrates below 2400.
  659. *
  660. * -- Greg Banks - 7Jul2000
  661. *
  662. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  663. * tape reader as a console!
  664. *
  665. * -- Mitch Davis - 15 Jul 2000
  666. */
  667. #if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  668. defined(CONFIG_CPU_SUBTYPE_SH7785)
  669. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  670. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  671. defined(CONFIG_CPU_SUBTYPE_SH7720)
  672. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  673. #elif defined(__H8300H__) || defined(__H8300S__)
  674. #define SCBRR_VALUE(bps) (((CONFIG_CPU_CLOCK*1000/32)/bps)-1)
  675. #elif defined(CONFIG_SUPERH64)
  676. #define SCBRR_VALUE(bps) ((current_cpu_data.module_clock+16*bps)/(32*bps)-1)
  677. #else /* Generic SH */
  678. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  679. #endif