radeon_device.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "atom.h"
  36. /*
  37. * Clear GPU surface registers.
  38. */
  39. void radeon_surface_init(struct radeon_device *rdev)
  40. {
  41. /* FIXME: check this out */
  42. if (rdev->family < CHIP_R600) {
  43. int i;
  44. for (i = 0; i < 8; i++) {
  45. WREG32(RADEON_SURFACE0_INFO +
  46. i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
  47. 0);
  48. }
  49. /* enable surfaces */
  50. WREG32(RADEON_SURFACE_CNTL, 0);
  51. }
  52. }
  53. /*
  54. * GPU scratch registers helpers function.
  55. */
  56. void radeon_scratch_init(struct radeon_device *rdev)
  57. {
  58. int i;
  59. /* FIXME: check this out */
  60. if (rdev->family < CHIP_R300) {
  61. rdev->scratch.num_reg = 5;
  62. } else {
  63. rdev->scratch.num_reg = 7;
  64. }
  65. for (i = 0; i < rdev->scratch.num_reg; i++) {
  66. rdev->scratch.free[i] = true;
  67. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  68. }
  69. }
  70. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  71. {
  72. int i;
  73. for (i = 0; i < rdev->scratch.num_reg; i++) {
  74. if (rdev->scratch.free[i]) {
  75. rdev->scratch.free[i] = false;
  76. *reg = rdev->scratch.reg[i];
  77. return 0;
  78. }
  79. }
  80. return -EINVAL;
  81. }
  82. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  83. {
  84. int i;
  85. for (i = 0; i < rdev->scratch.num_reg; i++) {
  86. if (rdev->scratch.reg[i] == reg) {
  87. rdev->scratch.free[i] = true;
  88. return;
  89. }
  90. }
  91. }
  92. /*
  93. * MC common functions
  94. */
  95. int radeon_mc_setup(struct radeon_device *rdev)
  96. {
  97. uint32_t tmp;
  98. /* Some chips have an "issue" with the memory controller, the
  99. * location must be aligned to the size. We just align it down,
  100. * too bad if we walk over the top of system memory, we don't
  101. * use DMA without a remapped anyway.
  102. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  103. */
  104. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  105. */
  106. /*
  107. * Note: from R6xx the address space is 40bits but here we only
  108. * use 32bits (still have to see a card which would exhaust 4G
  109. * address space).
  110. */
  111. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  112. /* vram location was already setup try to put gtt after
  113. * if it fits */
  114. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  115. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  116. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  117. rdev->mc.gtt_location = tmp;
  118. } else {
  119. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  120. printk(KERN_ERR "[drm] GTT too big to fit "
  121. "before or after vram location.\n");
  122. return -EINVAL;
  123. }
  124. rdev->mc.gtt_location = 0;
  125. }
  126. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  127. /* gtt location was already setup try to put vram before
  128. * if it fits */
  129. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  130. rdev->mc.vram_location = 0;
  131. } else {
  132. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  133. tmp += (rdev->mc.mc_vram_size - 1);
  134. tmp &= ~(rdev->mc.mc_vram_size - 1);
  135. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  136. rdev->mc.vram_location = tmp;
  137. } else {
  138. printk(KERN_ERR "[drm] vram too big to fit "
  139. "before or after GTT location.\n");
  140. return -EINVAL;
  141. }
  142. }
  143. } else {
  144. rdev->mc.vram_location = 0;
  145. tmp = rdev->mc.mc_vram_size;
  146. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  147. rdev->mc.gtt_location = tmp;
  148. }
  149. DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
  150. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  151. (unsigned)rdev->mc.vram_location,
  152. (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
  153. DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
  154. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  155. (unsigned)rdev->mc.gtt_location,
  156. (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
  157. return 0;
  158. }
  159. /*
  160. * GPU helpers function.
  161. */
  162. static bool radeon_card_posted(struct radeon_device *rdev)
  163. {
  164. uint32_t reg;
  165. /* first check CRTCs */
  166. if (ASIC_IS_AVIVO(rdev)) {
  167. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  168. RREG32(AVIVO_D2CRTC_CONTROL);
  169. if (reg & AVIVO_CRTC_EN) {
  170. return true;
  171. }
  172. } else {
  173. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  174. RREG32(RADEON_CRTC2_GEN_CNTL);
  175. if (reg & RADEON_CRTC_EN) {
  176. return true;
  177. }
  178. }
  179. /* then check MEM_SIZE, in case the crtcs are off */
  180. if (rdev->family >= CHIP_R600)
  181. reg = RREG32(R600_CONFIG_MEMSIZE);
  182. else
  183. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  184. if (reg)
  185. return true;
  186. return false;
  187. }
  188. int radeon_dummy_page_init(struct radeon_device *rdev)
  189. {
  190. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  191. if (rdev->dummy_page.page == NULL)
  192. return -ENOMEM;
  193. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  194. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  195. if (!rdev->dummy_page.addr) {
  196. __free_page(rdev->dummy_page.page);
  197. rdev->dummy_page.page = NULL;
  198. return -ENOMEM;
  199. }
  200. return 0;
  201. }
  202. void radeon_dummy_page_fini(struct radeon_device *rdev)
  203. {
  204. if (rdev->dummy_page.page == NULL)
  205. return;
  206. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  207. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  208. __free_page(rdev->dummy_page.page);
  209. rdev->dummy_page.page = NULL;
  210. }
  211. /*
  212. * Registers accessors functions.
  213. */
  214. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  215. {
  216. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  217. BUG_ON(1);
  218. return 0;
  219. }
  220. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  221. {
  222. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  223. reg, v);
  224. BUG_ON(1);
  225. }
  226. void radeon_register_accessor_init(struct radeon_device *rdev)
  227. {
  228. rdev->mc_rreg = &radeon_invalid_rreg;
  229. rdev->mc_wreg = &radeon_invalid_wreg;
  230. rdev->pll_rreg = &radeon_invalid_rreg;
  231. rdev->pll_wreg = &radeon_invalid_wreg;
  232. rdev->pciep_rreg = &radeon_invalid_rreg;
  233. rdev->pciep_wreg = &radeon_invalid_wreg;
  234. /* Don't change order as we are overridding accessor. */
  235. if (rdev->family < CHIP_RV515) {
  236. rdev->pcie_reg_mask = 0xff;
  237. } else {
  238. rdev->pcie_reg_mask = 0x7ff;
  239. }
  240. /* FIXME: not sure here */
  241. if (rdev->family <= CHIP_R580) {
  242. rdev->pll_rreg = &r100_pll_rreg;
  243. rdev->pll_wreg = &r100_pll_wreg;
  244. }
  245. if (rdev->family >= CHIP_R420) {
  246. rdev->mc_rreg = &r420_mc_rreg;
  247. rdev->mc_wreg = &r420_mc_wreg;
  248. }
  249. if (rdev->family >= CHIP_RV515) {
  250. rdev->mc_rreg = &rv515_mc_rreg;
  251. rdev->mc_wreg = &rv515_mc_wreg;
  252. }
  253. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  254. rdev->mc_rreg = &rs400_mc_rreg;
  255. rdev->mc_wreg = &rs400_mc_wreg;
  256. }
  257. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  258. rdev->mc_rreg = &rs690_mc_rreg;
  259. rdev->mc_wreg = &rs690_mc_wreg;
  260. }
  261. if (rdev->family == CHIP_RS600) {
  262. rdev->mc_rreg = &rs600_mc_rreg;
  263. rdev->mc_wreg = &rs600_mc_wreg;
  264. }
  265. if (rdev->family >= CHIP_R600) {
  266. rdev->pciep_rreg = &r600_pciep_rreg;
  267. rdev->pciep_wreg = &r600_pciep_wreg;
  268. }
  269. }
  270. /*
  271. * ASIC
  272. */
  273. int radeon_asic_init(struct radeon_device *rdev)
  274. {
  275. radeon_register_accessor_init(rdev);
  276. switch (rdev->family) {
  277. case CHIP_R100:
  278. case CHIP_RV100:
  279. case CHIP_RS100:
  280. case CHIP_RV200:
  281. case CHIP_RS200:
  282. case CHIP_R200:
  283. case CHIP_RV250:
  284. case CHIP_RS300:
  285. case CHIP_RV280:
  286. rdev->asic = &r100_asic;
  287. break;
  288. case CHIP_R300:
  289. case CHIP_R350:
  290. case CHIP_RV350:
  291. case CHIP_RV380:
  292. rdev->asic = &r300_asic;
  293. break;
  294. case CHIP_R420:
  295. case CHIP_R423:
  296. case CHIP_RV410:
  297. rdev->asic = &r420_asic;
  298. break;
  299. case CHIP_RS400:
  300. case CHIP_RS480:
  301. rdev->asic = &rs400_asic;
  302. break;
  303. case CHIP_RS600:
  304. rdev->asic = &rs600_asic;
  305. break;
  306. case CHIP_RS690:
  307. case CHIP_RS740:
  308. rdev->asic = &rs690_asic;
  309. break;
  310. case CHIP_RV515:
  311. rdev->asic = &rv515_asic;
  312. break;
  313. case CHIP_R520:
  314. case CHIP_RV530:
  315. case CHIP_RV560:
  316. case CHIP_RV570:
  317. case CHIP_R580:
  318. rdev->asic = &r520_asic;
  319. break;
  320. case CHIP_R600:
  321. case CHIP_RV610:
  322. case CHIP_RV630:
  323. case CHIP_RV620:
  324. case CHIP_RV635:
  325. case CHIP_RV670:
  326. case CHIP_RS780:
  327. case CHIP_RS880:
  328. rdev->asic = &r600_asic;
  329. break;
  330. case CHIP_RV770:
  331. case CHIP_RV730:
  332. case CHIP_RV710:
  333. case CHIP_RV740:
  334. rdev->asic = &rv770_asic;
  335. break;
  336. default:
  337. /* FIXME: not supported yet */
  338. return -EINVAL;
  339. }
  340. return 0;
  341. }
  342. /*
  343. * Wrapper around modesetting bits.
  344. */
  345. int radeon_clocks_init(struct radeon_device *rdev)
  346. {
  347. int r;
  348. radeon_get_clock_info(rdev->ddev);
  349. r = radeon_static_clocks_init(rdev->ddev);
  350. if (r) {
  351. return r;
  352. }
  353. DRM_INFO("Clocks initialized !\n");
  354. return 0;
  355. }
  356. void radeon_clocks_fini(struct radeon_device *rdev)
  357. {
  358. }
  359. /* ATOM accessor methods */
  360. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  361. {
  362. struct radeon_device *rdev = info->dev->dev_private;
  363. uint32_t r;
  364. r = rdev->pll_rreg(rdev, reg);
  365. return r;
  366. }
  367. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  368. {
  369. struct radeon_device *rdev = info->dev->dev_private;
  370. rdev->pll_wreg(rdev, reg, val);
  371. }
  372. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  373. {
  374. struct radeon_device *rdev = info->dev->dev_private;
  375. uint32_t r;
  376. r = rdev->mc_rreg(rdev, reg);
  377. return r;
  378. }
  379. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  380. {
  381. struct radeon_device *rdev = info->dev->dev_private;
  382. rdev->mc_wreg(rdev, reg, val);
  383. }
  384. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  385. {
  386. struct radeon_device *rdev = info->dev->dev_private;
  387. WREG32(reg*4, val);
  388. }
  389. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  390. {
  391. struct radeon_device *rdev = info->dev->dev_private;
  392. uint32_t r;
  393. r = RREG32(reg*4);
  394. return r;
  395. }
  396. static struct card_info atom_card_info = {
  397. .dev = NULL,
  398. .reg_read = cail_reg_read,
  399. .reg_write = cail_reg_write,
  400. .mc_read = cail_mc_read,
  401. .mc_write = cail_mc_write,
  402. .pll_read = cail_pll_read,
  403. .pll_write = cail_pll_write,
  404. };
  405. int radeon_atombios_init(struct radeon_device *rdev)
  406. {
  407. atom_card_info.dev = rdev->ddev;
  408. rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
  409. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  410. return 0;
  411. }
  412. void radeon_atombios_fini(struct radeon_device *rdev)
  413. {
  414. kfree(rdev->mode_info.atom_context);
  415. }
  416. int radeon_combios_init(struct radeon_device *rdev)
  417. {
  418. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  419. return 0;
  420. }
  421. void radeon_combios_fini(struct radeon_device *rdev)
  422. {
  423. }
  424. /*
  425. * Radeon device.
  426. */
  427. int radeon_device_init(struct radeon_device *rdev,
  428. struct drm_device *ddev,
  429. struct pci_dev *pdev,
  430. uint32_t flags)
  431. {
  432. int r;
  433. int dma_bits;
  434. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  435. rdev->shutdown = false;
  436. rdev->ddev = ddev;
  437. rdev->pdev = pdev;
  438. rdev->flags = flags;
  439. rdev->family = flags & RADEON_FAMILY_MASK;
  440. rdev->is_atom_bios = false;
  441. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  442. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  443. rdev->gpu_lockup = false;
  444. /* mutex initialization are all done here so we
  445. * can recall function without having locking issues */
  446. mutex_init(&rdev->cs_mutex);
  447. mutex_init(&rdev->ib_pool.mutex);
  448. mutex_init(&rdev->cp.mutex);
  449. rwlock_init(&rdev->fence_drv.lock);
  450. if (radeon_agpmode == -1) {
  451. rdev->flags &= ~RADEON_IS_AGP;
  452. if (rdev->family >= CHIP_RV515 ||
  453. rdev->family == CHIP_RV380 ||
  454. rdev->family == CHIP_RV410 ||
  455. rdev->family == CHIP_R423) {
  456. DRM_INFO("Forcing AGP to PCIE mode\n");
  457. rdev->flags |= RADEON_IS_PCIE;
  458. } else {
  459. DRM_INFO("Forcing AGP to PCI mode\n");
  460. rdev->flags |= RADEON_IS_PCI;
  461. }
  462. }
  463. /* Set asic functions */
  464. r = radeon_asic_init(rdev);
  465. if (r) {
  466. return r;
  467. }
  468. /* set DMA mask + need_dma32 flags.
  469. * PCIE - can handle 40-bits.
  470. * IGP - can handle 40-bits (in theory)
  471. * AGP - generally dma32 is safest
  472. * PCI - only dma32
  473. */
  474. rdev->need_dma32 = false;
  475. if (rdev->flags & RADEON_IS_AGP)
  476. rdev->need_dma32 = true;
  477. if (rdev->flags & RADEON_IS_PCI)
  478. rdev->need_dma32 = true;
  479. dma_bits = rdev->need_dma32 ? 32 : 40;
  480. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  481. if (r) {
  482. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  483. }
  484. /* Registers mapping */
  485. /* TODO: block userspace mapping of io register */
  486. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  487. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  488. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  489. if (rdev->rmmio == NULL) {
  490. return -ENOMEM;
  491. }
  492. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  493. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  494. rdev->new_init_path = false;
  495. r = radeon_init(rdev);
  496. if (r) {
  497. return r;
  498. }
  499. if (!rdev->new_init_path) {
  500. /* Setup errata flags */
  501. radeon_errata(rdev);
  502. /* Initialize scratch registers */
  503. radeon_scratch_init(rdev);
  504. /* Initialize surface registers */
  505. radeon_surface_init(rdev);
  506. /* TODO: disable VGA need to use VGA request */
  507. /* BIOS*/
  508. if (!radeon_get_bios(rdev)) {
  509. if (ASIC_IS_AVIVO(rdev))
  510. return -EINVAL;
  511. }
  512. if (rdev->is_atom_bios) {
  513. r = radeon_atombios_init(rdev);
  514. if (r) {
  515. return r;
  516. }
  517. } else {
  518. r = radeon_combios_init(rdev);
  519. if (r) {
  520. return r;
  521. }
  522. }
  523. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  524. if (radeon_gpu_reset(rdev)) {
  525. /* FIXME: what do we want to do here ? */
  526. }
  527. /* check if cards are posted or not */
  528. if (!radeon_card_posted(rdev) && rdev->bios) {
  529. DRM_INFO("GPU not posted. posting now...\n");
  530. if (rdev->is_atom_bios) {
  531. atom_asic_init(rdev->mode_info.atom_context);
  532. } else {
  533. radeon_combios_asic_init(rdev->ddev);
  534. }
  535. }
  536. /* Initialize clocks */
  537. r = radeon_clocks_init(rdev);
  538. if (r) {
  539. return r;
  540. }
  541. /* Get vram informations */
  542. radeon_vram_info(rdev);
  543. /* Add an MTRR for the VRAM */
  544. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  545. MTRR_TYPE_WRCOMB, 1);
  546. DRM_INFO("Detected VRAM RAM=%uM, BAR=%uM\n",
  547. (unsigned)(rdev->mc.mc_vram_size >> 20),
  548. (unsigned)(rdev->mc.aper_size >> 20));
  549. DRM_INFO("RAM width %dbits %cDR\n",
  550. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  551. /* Initialize memory controller (also test AGP) */
  552. r = radeon_mc_init(rdev);
  553. if (r) {
  554. return r;
  555. }
  556. /* Fence driver */
  557. r = radeon_fence_driver_init(rdev);
  558. if (r) {
  559. return r;
  560. }
  561. r = radeon_irq_kms_init(rdev);
  562. if (r) {
  563. return r;
  564. }
  565. /* Memory manager */
  566. r = radeon_object_init(rdev);
  567. if (r) {
  568. return r;
  569. }
  570. /* Initialize GART (initialize after TTM so we can allocate
  571. * memory through TTM but finalize after TTM) */
  572. r = radeon_gart_enable(rdev);
  573. if (!r) {
  574. r = radeon_gem_init(rdev);
  575. }
  576. /* 1M ring buffer */
  577. if (!r) {
  578. r = radeon_cp_init(rdev, 1024 * 1024);
  579. }
  580. if (!r) {
  581. r = radeon_wb_init(rdev);
  582. if (r) {
  583. DRM_ERROR("radeon: failled initializing WB (%d).\n", r);
  584. return r;
  585. }
  586. }
  587. if (!r) {
  588. r = radeon_ib_pool_init(rdev);
  589. if (r) {
  590. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  591. return r;
  592. }
  593. }
  594. if (!r) {
  595. r = radeon_ib_test(rdev);
  596. if (r) {
  597. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  598. return r;
  599. }
  600. }
  601. }
  602. DRM_INFO("radeon: kernel modesetting successfully initialized.\n");
  603. if (radeon_testing) {
  604. radeon_test_moves(rdev);
  605. }
  606. if (radeon_benchmarking) {
  607. radeon_benchmark(rdev);
  608. }
  609. return 0;
  610. }
  611. void radeon_device_fini(struct radeon_device *rdev)
  612. {
  613. DRM_INFO("radeon: finishing device.\n");
  614. rdev->shutdown = true;
  615. /* Order matter so becarefull if you rearrange anythings */
  616. if (!rdev->new_init_path) {
  617. radeon_ib_pool_fini(rdev);
  618. radeon_cp_fini(rdev);
  619. radeon_wb_fini(rdev);
  620. radeon_gem_fini(rdev);
  621. radeon_mc_fini(rdev);
  622. #if __OS_HAS_AGP
  623. radeon_agp_fini(rdev);
  624. #endif
  625. radeon_irq_kms_fini(rdev);
  626. radeon_fence_driver_fini(rdev);
  627. radeon_clocks_fini(rdev);
  628. radeon_object_fini(rdev);
  629. if (rdev->is_atom_bios) {
  630. radeon_atombios_fini(rdev);
  631. } else {
  632. radeon_combios_fini(rdev);
  633. }
  634. kfree(rdev->bios);
  635. rdev->bios = NULL;
  636. } else {
  637. radeon_fini(rdev);
  638. }
  639. iounmap(rdev->rmmio);
  640. rdev->rmmio = NULL;
  641. }
  642. /*
  643. * Suspend & resume.
  644. */
  645. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  646. {
  647. struct radeon_device *rdev = dev->dev_private;
  648. struct drm_crtc *crtc;
  649. if (dev == NULL || rdev == NULL) {
  650. return -ENODEV;
  651. }
  652. if (state.event == PM_EVENT_PRETHAW) {
  653. return 0;
  654. }
  655. /* unpin the front buffers */
  656. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  657. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  658. struct radeon_object *robj;
  659. if (rfb == NULL || rfb->obj == NULL) {
  660. continue;
  661. }
  662. robj = rfb->obj->driver_private;
  663. if (robj != rdev->fbdev_robj) {
  664. radeon_object_unpin(robj);
  665. }
  666. }
  667. /* evict vram memory */
  668. radeon_object_evict_vram(rdev);
  669. /* wait for gpu to finish processing current batch */
  670. radeon_fence_wait_last(rdev);
  671. if (!rdev->new_init_path) {
  672. radeon_cp_disable(rdev);
  673. radeon_gart_disable(rdev);
  674. } else {
  675. radeon_suspend(rdev);
  676. }
  677. /* evict remaining vram memory */
  678. radeon_object_evict_vram(rdev);
  679. rdev->irq.sw_int = false;
  680. radeon_irq_set(rdev);
  681. pci_save_state(dev->pdev);
  682. if (state.event == PM_EVENT_SUSPEND) {
  683. /* Shut down the device */
  684. pci_disable_device(dev->pdev);
  685. pci_set_power_state(dev->pdev, PCI_D3hot);
  686. }
  687. acquire_console_sem();
  688. fb_set_suspend(rdev->fbdev_info, 1);
  689. release_console_sem();
  690. return 0;
  691. }
  692. int radeon_resume_kms(struct drm_device *dev)
  693. {
  694. struct radeon_device *rdev = dev->dev_private;
  695. int r;
  696. acquire_console_sem();
  697. pci_set_power_state(dev->pdev, PCI_D0);
  698. pci_restore_state(dev->pdev);
  699. if (pci_enable_device(dev->pdev)) {
  700. release_console_sem();
  701. return -1;
  702. }
  703. pci_set_master(dev->pdev);
  704. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  705. if (radeon_gpu_reset(rdev)) {
  706. /* FIXME: what do we want to do here ? */
  707. }
  708. if (!rdev->new_init_path) {
  709. /* post card */
  710. if (rdev->is_atom_bios) {
  711. atom_asic_init(rdev->mode_info.atom_context);
  712. } else {
  713. radeon_combios_asic_init(rdev->ddev);
  714. }
  715. /* Initialize clocks */
  716. r = radeon_clocks_init(rdev);
  717. if (r) {
  718. release_console_sem();
  719. return r;
  720. }
  721. /* Enable IRQ */
  722. rdev->irq.sw_int = true;
  723. radeon_irq_set(rdev);
  724. /* Initialize GPU Memory Controller */
  725. r = radeon_mc_init(rdev);
  726. if (r) {
  727. goto out;
  728. }
  729. r = radeon_gart_enable(rdev);
  730. if (r) {
  731. goto out;
  732. }
  733. r = radeon_cp_init(rdev, rdev->cp.ring_size);
  734. if (r) {
  735. goto out;
  736. }
  737. } else {
  738. radeon_resume(rdev);
  739. }
  740. out:
  741. fb_set_suspend(rdev->fbdev_info, 0);
  742. release_console_sem();
  743. /* blat the mode back in */
  744. drm_helper_resume_force_mode(dev);
  745. return 0;
  746. }
  747. /*
  748. * Debugfs
  749. */
  750. struct radeon_debugfs {
  751. struct drm_info_list *files;
  752. unsigned num_files;
  753. };
  754. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  755. static unsigned _radeon_debugfs_count = 0;
  756. int radeon_debugfs_add_files(struct radeon_device *rdev,
  757. struct drm_info_list *files,
  758. unsigned nfiles)
  759. {
  760. unsigned i;
  761. for (i = 0; i < _radeon_debugfs_count; i++) {
  762. if (_radeon_debugfs[i].files == files) {
  763. /* Already registered */
  764. return 0;
  765. }
  766. }
  767. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  768. DRM_ERROR("Reached maximum number of debugfs files.\n");
  769. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  770. return -EINVAL;
  771. }
  772. _radeon_debugfs[_radeon_debugfs_count].files = files;
  773. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  774. _radeon_debugfs_count++;
  775. #if defined(CONFIG_DEBUG_FS)
  776. drm_debugfs_create_files(files, nfiles,
  777. rdev->ddev->control->debugfs_root,
  778. rdev->ddev->control);
  779. drm_debugfs_create_files(files, nfiles,
  780. rdev->ddev->primary->debugfs_root,
  781. rdev->ddev->primary);
  782. #endif
  783. return 0;
  784. }
  785. #if defined(CONFIG_DEBUG_FS)
  786. int radeon_debugfs_init(struct drm_minor *minor)
  787. {
  788. return 0;
  789. }
  790. void radeon_debugfs_cleanup(struct drm_minor *minor)
  791. {
  792. unsigned i;
  793. for (i = 0; i < _radeon_debugfs_count; i++) {
  794. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  795. _radeon_debugfs[i].num_files, minor);
  796. }
  797. }
  798. #endif