pm34xx.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <plat/sram.h>
  31. #include <plat/clockdomain.h>
  32. #include <plat/powerdomain.h>
  33. #include <plat/control.h>
  34. #include <plat/serial.h>
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include <plat/dmtimer.h>
  40. #include <asm/tlbflush.h>
  41. #include "cm.h"
  42. #include "cm-regbits-34xx.h"
  43. #include "prm-regbits-34xx.h"
  44. #include "prm.h"
  45. #include "pm.h"
  46. #include "sdrc.h"
  47. /* Scratchpad offsets */
  48. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  49. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  50. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  51. struct power_state {
  52. struct powerdomain *pwrdm;
  53. u32 next_state;
  54. #ifdef CONFIG_SUSPEND
  55. u32 saved_state;
  56. #endif
  57. struct list_head node;
  58. };
  59. static LIST_HEAD(pwrst_list);
  60. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  61. static int (*_omap_save_secure_sram)(u32 *addr);
  62. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  63. static struct powerdomain *core_pwrdm, *per_pwrdm;
  64. static struct powerdomain *cam_pwrdm;
  65. static inline void omap3_per_save_context(void)
  66. {
  67. omap_gpio_save_context();
  68. }
  69. static inline void omap3_per_restore_context(void)
  70. {
  71. omap_gpio_restore_context();
  72. }
  73. static void omap3_enable_io_chain(void)
  74. {
  75. int timeout = 0;
  76. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  77. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  78. PM_WKEN);
  79. /* Do a readback to assure write has been done */
  80. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  81. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  82. OMAP3430_ST_IO_CHAIN_MASK)) {
  83. timeout++;
  84. if (timeout > 1000) {
  85. printk(KERN_ERR "Wake up daisy chain "
  86. "activation failed.\n");
  87. return;
  88. }
  89. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  90. WKUP_MOD, PM_WKEN);
  91. }
  92. }
  93. }
  94. static void omap3_disable_io_chain(void)
  95. {
  96. if (omap_rev() >= OMAP3430_REV_ES3_1)
  97. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  98. PM_WKEN);
  99. }
  100. static void omap3_core_save_context(void)
  101. {
  102. u32 control_padconf_off;
  103. /* Save the padconf registers */
  104. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  105. control_padconf_off |= START_PADCONF_SAVE;
  106. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  107. /* wait for the save to complete */
  108. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  109. & PADCONF_SAVE_DONE))
  110. udelay(1);
  111. /*
  112. * Force write last pad into memory, as this can fail in some
  113. * cases according to erratas 1.157, 1.185
  114. */
  115. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  116. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  117. /* Save the Interrupt controller context */
  118. omap_intc_save_context();
  119. /* Save the GPMC context */
  120. omap3_gpmc_save_context();
  121. /* Save the system control module context, padconf already save above*/
  122. omap3_control_save_context();
  123. omap_dma_global_context_save();
  124. }
  125. static void omap3_core_restore_context(void)
  126. {
  127. /* Restore the control module context, padconf restored by h/w */
  128. omap3_control_restore_context();
  129. /* Restore the GPMC context */
  130. omap3_gpmc_restore_context();
  131. /* Restore the interrupt controller context */
  132. omap_intc_restore_context();
  133. omap_dma_global_context_restore();
  134. }
  135. /*
  136. * FIXME: This function should be called before entering off-mode after
  137. * OMAP3 secure services have been accessed. Currently it is only called
  138. * once during boot sequence, but this works as we are not using secure
  139. * services.
  140. */
  141. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  142. {
  143. u32 ret;
  144. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  145. /*
  146. * MPU next state must be set to POWER_ON temporarily,
  147. * otherwise the WFI executed inside the ROM code
  148. * will hang the system.
  149. */
  150. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  151. ret = _omap_save_secure_sram((u32 *)
  152. __pa(omap3_secure_ram_storage));
  153. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  154. /* Following is for error tracking, it should not happen */
  155. if (ret) {
  156. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  157. ret);
  158. while (1)
  159. ;
  160. }
  161. }
  162. }
  163. /*
  164. * PRCM Interrupt Handler Helper Function
  165. *
  166. * The purpose of this function is to clear any wake-up events latched
  167. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  168. * may occur whilst attempting to clear a PM_WKST_x register and thus
  169. * set another bit in this register. A while loop is used to ensure
  170. * that any peripheral wake-up events occurring while attempting to
  171. * clear the PM_WKST_x are detected and cleared.
  172. */
  173. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  174. {
  175. u32 wkst, fclk, iclk, clken;
  176. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  177. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  178. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  179. u16 grpsel_off = (regs == 3) ?
  180. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  181. int c = 0;
  182. wkst = prm_read_mod_reg(module, wkst_off);
  183. wkst &= prm_read_mod_reg(module, grpsel_off);
  184. if (wkst) {
  185. iclk = cm_read_mod_reg(module, iclk_off);
  186. fclk = cm_read_mod_reg(module, fclk_off);
  187. while (wkst) {
  188. clken = wkst;
  189. cm_set_mod_reg_bits(clken, module, iclk_off);
  190. /*
  191. * For USBHOST, we don't know whether HOST1 or
  192. * HOST2 woke us up, so enable both f-clocks
  193. */
  194. if (module == OMAP3430ES2_USBHOST_MOD)
  195. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  196. cm_set_mod_reg_bits(clken, module, fclk_off);
  197. prm_write_mod_reg(wkst, module, wkst_off);
  198. wkst = prm_read_mod_reg(module, wkst_off);
  199. c++;
  200. }
  201. cm_write_mod_reg(iclk, module, iclk_off);
  202. cm_write_mod_reg(fclk, module, fclk_off);
  203. }
  204. return c;
  205. }
  206. static int _prcm_int_handle_wakeup(void)
  207. {
  208. int c;
  209. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  210. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  211. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  212. if (omap_rev() > OMAP3430_REV_ES1_0) {
  213. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  214. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  215. }
  216. return c;
  217. }
  218. /*
  219. * PRCM Interrupt Handler
  220. *
  221. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  222. * interrupts from the PRCM for the MPU. These bits must be cleared in
  223. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  224. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  225. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  226. * register indicates that a wake-up event is pending for the MPU and
  227. * this bit can only be cleared if the all the wake-up events latched
  228. * in the various PM_WKST_x registers have been cleared. The interrupt
  229. * handler is implemented using a do-while loop so that if a wake-up
  230. * event occurred during the processing of the prcm interrupt handler
  231. * (setting a bit in the corresponding PM_WKST_x register and thus
  232. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  233. * this would be handled.
  234. */
  235. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  236. {
  237. u32 irqenable_mpu, irqstatus_mpu;
  238. int c = 0;
  239. irqenable_mpu = prm_read_mod_reg(OCP_MOD,
  240. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  241. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  242. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  243. irqstatus_mpu &= irqenable_mpu;
  244. do {
  245. if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
  246. OMAP3430_IO_ST_MASK)) {
  247. c = _prcm_int_handle_wakeup();
  248. /*
  249. * Is the MPU PRCM interrupt handler racing with the
  250. * IVA2 PRCM interrupt handler ?
  251. */
  252. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  253. "but no wakeup sources are marked\n");
  254. } else {
  255. /* XXX we need to expand our PRCM interrupt handler */
  256. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  257. "no code to handle it (%08x)\n", irqstatus_mpu);
  258. }
  259. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  260. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  261. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  262. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  263. irqstatus_mpu &= irqenable_mpu;
  264. } while (irqstatus_mpu);
  265. return IRQ_HANDLED;
  266. }
  267. static void restore_control_register(u32 val)
  268. {
  269. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  270. }
  271. /* Function to restore the table entry that was modified for enabling MMU */
  272. static void restore_table_entry(void)
  273. {
  274. u32 *scratchpad_address;
  275. u32 previous_value, control_reg_value;
  276. u32 *address;
  277. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  278. /* Get address of entry that was modified */
  279. address = (u32 *)__raw_readl(scratchpad_address +
  280. OMAP343X_TABLE_ADDRESS_OFFSET);
  281. /* Get the previous value which needs to be restored */
  282. previous_value = __raw_readl(scratchpad_address +
  283. OMAP343X_TABLE_VALUE_OFFSET);
  284. address = __va(address);
  285. *address = previous_value;
  286. flush_tlb_all();
  287. control_reg_value = __raw_readl(scratchpad_address
  288. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  289. /* This will enable caches and prediction */
  290. restore_control_register(control_reg_value);
  291. }
  292. void omap_sram_idle(void)
  293. {
  294. /* Variable to tell what needs to be saved and restored
  295. * in omap_sram_idle*/
  296. /* save_state = 0 => Nothing to save and restored */
  297. /* save_state = 1 => Only L1 and logic lost */
  298. /* save_state = 2 => Only L2 lost */
  299. /* save_state = 3 => L1, L2 and logic lost */
  300. int save_state = 0;
  301. int mpu_next_state = PWRDM_POWER_ON;
  302. int per_next_state = PWRDM_POWER_ON;
  303. int core_next_state = PWRDM_POWER_ON;
  304. int core_prev_state, per_prev_state;
  305. u32 sdrc_pwr = 0;
  306. int per_state_modified = 0;
  307. if (!_omap_sram_idle)
  308. return;
  309. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  310. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  311. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  312. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  313. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  314. switch (mpu_next_state) {
  315. case PWRDM_POWER_ON:
  316. case PWRDM_POWER_RET:
  317. /* No need to save context */
  318. save_state = 0;
  319. break;
  320. case PWRDM_POWER_OFF:
  321. save_state = 3;
  322. break;
  323. default:
  324. /* Invalid state */
  325. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  326. return;
  327. }
  328. pwrdm_pre_transition();
  329. /* NEON control */
  330. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  331. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  332. /* Enable IO-PAD and IO-CHAIN wakeups */
  333. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  334. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  335. if (omap3_has_io_wakeup() &&
  336. (per_next_state < PWRDM_POWER_ON ||
  337. core_next_state < PWRDM_POWER_ON)) {
  338. prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  339. omap3_enable_io_chain();
  340. }
  341. /* PER */
  342. if (per_next_state < PWRDM_POWER_ON) {
  343. omap_uart_prepare_idle(2);
  344. omap2_gpio_prepare_for_idle(per_next_state);
  345. if (per_next_state == PWRDM_POWER_OFF) {
  346. if (core_next_state == PWRDM_POWER_ON) {
  347. per_next_state = PWRDM_POWER_RET;
  348. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  349. per_state_modified = 1;
  350. } else
  351. omap3_per_save_context();
  352. }
  353. }
  354. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  355. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  356. /* CORE */
  357. if (core_next_state < PWRDM_POWER_ON) {
  358. omap_uart_prepare_idle(0);
  359. omap_uart_prepare_idle(1);
  360. if (core_next_state == PWRDM_POWER_OFF) {
  361. omap3_core_save_context();
  362. omap3_prcm_save_context();
  363. }
  364. }
  365. omap3_intc_prepare_idle();
  366. /*
  367. * On EMU/HS devices ROM code restores a SRDC value
  368. * from scratchpad which has automatic self refresh on timeout
  369. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  370. * Hence store/restore the SDRC_POWER register here.
  371. */
  372. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  373. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  374. core_next_state == PWRDM_POWER_OFF)
  375. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  376. /*
  377. * omap3_arm_context is the location where ARM registers
  378. * get saved. The restore path then reads from this
  379. * location and restores them back.
  380. */
  381. _omap_sram_idle(omap3_arm_context, save_state);
  382. cpu_init();
  383. /* Restore normal SDRC POWER settings */
  384. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  385. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  386. core_next_state == PWRDM_POWER_OFF)
  387. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  388. /* Restore table entry modified during MMU restoration */
  389. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  390. restore_table_entry();
  391. /* CORE */
  392. if (core_next_state < PWRDM_POWER_ON) {
  393. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  394. if (core_prev_state == PWRDM_POWER_OFF) {
  395. omap3_core_restore_context();
  396. omap3_prcm_restore_context();
  397. omap3_sram_restore_context();
  398. omap2_sms_restore_context();
  399. }
  400. omap_uart_resume_idle(0);
  401. omap_uart_resume_idle(1);
  402. if (core_next_state == PWRDM_POWER_OFF)
  403. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  404. OMAP3430_GR_MOD,
  405. OMAP3_PRM_VOLTCTRL_OFFSET);
  406. }
  407. omap3_intc_resume_idle();
  408. /* PER */
  409. if (per_next_state < PWRDM_POWER_ON) {
  410. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  411. omap2_gpio_resume_after_idle();
  412. if (per_prev_state == PWRDM_POWER_OFF)
  413. omap3_per_restore_context();
  414. omap_uart_resume_idle(2);
  415. if (per_state_modified)
  416. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  417. }
  418. /* Disable IO-PAD and IO-CHAIN wakeup */
  419. if (omap3_has_io_wakeup() &&
  420. (per_next_state < PWRDM_POWER_ON ||
  421. core_next_state < PWRDM_POWER_ON)) {
  422. prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  423. omap3_disable_io_chain();
  424. }
  425. pwrdm_post_transition();
  426. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  427. }
  428. int omap3_can_sleep(void)
  429. {
  430. if (!sleep_while_idle)
  431. return 0;
  432. if (!omap_uart_can_sleep())
  433. return 0;
  434. return 1;
  435. }
  436. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  437. * RET are supported. Function is assuming that clkdm doesn't have
  438. * hw_sup mode enabled. */
  439. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  440. {
  441. u32 cur_state;
  442. int sleep_switch = 0;
  443. int ret = 0;
  444. if (pwrdm == NULL || IS_ERR(pwrdm))
  445. return -EINVAL;
  446. while (!(pwrdm->pwrsts & (1 << state))) {
  447. if (state == PWRDM_POWER_OFF)
  448. return ret;
  449. state--;
  450. }
  451. cur_state = pwrdm_read_next_pwrst(pwrdm);
  452. if (cur_state == state)
  453. return ret;
  454. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  455. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  456. sleep_switch = 1;
  457. pwrdm_wait_transition(pwrdm);
  458. }
  459. ret = pwrdm_set_next_pwrst(pwrdm, state);
  460. if (ret) {
  461. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  462. pwrdm->name);
  463. goto err;
  464. }
  465. if (sleep_switch) {
  466. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  467. pwrdm_wait_transition(pwrdm);
  468. pwrdm_state_switch(pwrdm);
  469. }
  470. err:
  471. return ret;
  472. }
  473. static void omap3_pm_idle(void)
  474. {
  475. local_irq_disable();
  476. local_fiq_disable();
  477. if (!omap3_can_sleep())
  478. goto out;
  479. if (omap_irq_pending() || need_resched())
  480. goto out;
  481. omap_sram_idle();
  482. out:
  483. local_fiq_enable();
  484. local_irq_enable();
  485. }
  486. #ifdef CONFIG_SUSPEND
  487. static suspend_state_t suspend_state;
  488. static void omap2_pm_wakeup_on_timer(u32 seconds, u32 milliseconds)
  489. {
  490. u32 tick_rate, cycles;
  491. if (!seconds && !milliseconds)
  492. return;
  493. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  494. cycles = tick_rate * seconds + tick_rate * milliseconds / 1000;
  495. omap_dm_timer_stop(gptimer_wakeup);
  496. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  497. pr_info("PM: Resume timer in %u.%03u secs"
  498. " (%d ticks at %d ticks/sec.)\n",
  499. seconds, milliseconds, cycles, tick_rate);
  500. }
  501. static int omap3_pm_prepare(void)
  502. {
  503. disable_hlt();
  504. return 0;
  505. }
  506. static int omap3_pm_suspend(void)
  507. {
  508. struct power_state *pwrst;
  509. int state, ret = 0;
  510. if (wakeup_timer_seconds || wakeup_timer_milliseconds)
  511. omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
  512. wakeup_timer_milliseconds);
  513. /* Read current next_pwrsts */
  514. list_for_each_entry(pwrst, &pwrst_list, node)
  515. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  516. /* Set ones wanted by suspend */
  517. list_for_each_entry(pwrst, &pwrst_list, node) {
  518. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  519. goto restore;
  520. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  521. goto restore;
  522. }
  523. omap_uart_prepare_suspend();
  524. omap3_intc_suspend();
  525. omap_sram_idle();
  526. restore:
  527. /* Restore next_pwrsts */
  528. list_for_each_entry(pwrst, &pwrst_list, node) {
  529. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  530. if (state > pwrst->next_state) {
  531. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  532. "target state %d\n",
  533. pwrst->pwrdm->name, pwrst->next_state);
  534. ret = -1;
  535. }
  536. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  537. }
  538. if (ret)
  539. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  540. else
  541. printk(KERN_INFO "Successfully put all powerdomains "
  542. "to target state\n");
  543. return ret;
  544. }
  545. static int omap3_pm_enter(suspend_state_t unused)
  546. {
  547. int ret = 0;
  548. switch (suspend_state) {
  549. case PM_SUSPEND_STANDBY:
  550. case PM_SUSPEND_MEM:
  551. ret = omap3_pm_suspend();
  552. break;
  553. default:
  554. ret = -EINVAL;
  555. }
  556. return ret;
  557. }
  558. static void omap3_pm_finish(void)
  559. {
  560. enable_hlt();
  561. }
  562. /* Hooks to enable / disable UART interrupts during suspend */
  563. static int omap3_pm_begin(suspend_state_t state)
  564. {
  565. suspend_state = state;
  566. omap_uart_enable_irqs(0);
  567. return 0;
  568. }
  569. static void omap3_pm_end(void)
  570. {
  571. suspend_state = PM_SUSPEND_ON;
  572. omap_uart_enable_irqs(1);
  573. return;
  574. }
  575. static struct platform_suspend_ops omap_pm_ops = {
  576. .begin = omap3_pm_begin,
  577. .end = omap3_pm_end,
  578. .prepare = omap3_pm_prepare,
  579. .enter = omap3_pm_enter,
  580. .finish = omap3_pm_finish,
  581. .valid = suspend_valid_only_mem,
  582. };
  583. #endif /* CONFIG_SUSPEND */
  584. /**
  585. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  586. * retention
  587. *
  588. * In cases where IVA2 is activated by bootcode, it may prevent
  589. * full-chip retention or off-mode because it is not idle. This
  590. * function forces the IVA2 into idle state so it can go
  591. * into retention/off and thus allow full-chip retention/off.
  592. *
  593. **/
  594. static void __init omap3_iva_idle(void)
  595. {
  596. /* ensure IVA2 clock is disabled */
  597. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  598. /* if no clock activity, nothing else to do */
  599. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  600. OMAP3430_CLKACTIVITY_IVA2_MASK))
  601. return;
  602. /* Reset IVA2 */
  603. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  604. OMAP3430_RST2_IVA2_MASK |
  605. OMAP3430_RST3_IVA2_MASK,
  606. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  607. /* Enable IVA2 clock */
  608. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  609. OMAP3430_IVA2_MOD, CM_FCLKEN);
  610. /* Set IVA2 boot mode to 'idle' */
  611. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  612. OMAP343X_CONTROL_IVA2_BOOTMOD);
  613. /* Un-reset IVA2 */
  614. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  615. /* Disable IVA2 clock */
  616. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  617. /* Reset IVA2 */
  618. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  619. OMAP3430_RST2_IVA2_MASK |
  620. OMAP3430_RST3_IVA2_MASK,
  621. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  622. }
  623. static void __init omap3_d2d_idle(void)
  624. {
  625. u16 mask, padconf;
  626. /* In a stand alone OMAP3430 where there is not a stacked
  627. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  628. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  629. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  630. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  631. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  632. padconf |= mask;
  633. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  634. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  635. padconf |= mask;
  636. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  637. /* reset modem */
  638. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  639. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  640. CORE_MOD, OMAP2_RM_RSTCTRL);
  641. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  642. }
  643. static void __init prcm_setup_regs(void)
  644. {
  645. /* XXX Reset all wkdeps. This should be done when initializing
  646. * powerdomains */
  647. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  648. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  649. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  650. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  651. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  652. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  653. if (omap_rev() > OMAP3430_REV_ES1_0) {
  654. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  655. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  656. } else
  657. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  658. /*
  659. * Enable interface clock autoidle for all modules.
  660. * Note that in the long run this should be done by clockfw
  661. */
  662. cm_write_mod_reg(
  663. OMAP3430_AUTO_MODEM_MASK |
  664. OMAP3430ES2_AUTO_MMC3_MASK |
  665. OMAP3430ES2_AUTO_ICR_MASK |
  666. OMAP3430_AUTO_AES2_MASK |
  667. OMAP3430_AUTO_SHA12_MASK |
  668. OMAP3430_AUTO_DES2_MASK |
  669. OMAP3430_AUTO_MMC2_MASK |
  670. OMAP3430_AUTO_MMC1_MASK |
  671. OMAP3430_AUTO_MSPRO_MASK |
  672. OMAP3430_AUTO_HDQ_MASK |
  673. OMAP3430_AUTO_MCSPI4_MASK |
  674. OMAP3430_AUTO_MCSPI3_MASK |
  675. OMAP3430_AUTO_MCSPI2_MASK |
  676. OMAP3430_AUTO_MCSPI1_MASK |
  677. OMAP3430_AUTO_I2C3_MASK |
  678. OMAP3430_AUTO_I2C2_MASK |
  679. OMAP3430_AUTO_I2C1_MASK |
  680. OMAP3430_AUTO_UART2_MASK |
  681. OMAP3430_AUTO_UART1_MASK |
  682. OMAP3430_AUTO_GPT11_MASK |
  683. OMAP3430_AUTO_GPT10_MASK |
  684. OMAP3430_AUTO_MCBSP5_MASK |
  685. OMAP3430_AUTO_MCBSP1_MASK |
  686. OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
  687. OMAP3430_AUTO_MAILBOXES_MASK |
  688. OMAP3430_AUTO_OMAPCTRL_MASK |
  689. OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
  690. OMAP3430_AUTO_HSOTGUSB_MASK |
  691. OMAP3430_AUTO_SAD2D_MASK |
  692. OMAP3430_AUTO_SSI_MASK,
  693. CORE_MOD, CM_AUTOIDLE1);
  694. cm_write_mod_reg(
  695. OMAP3430_AUTO_PKA_MASK |
  696. OMAP3430_AUTO_AES1_MASK |
  697. OMAP3430_AUTO_RNG_MASK |
  698. OMAP3430_AUTO_SHA11_MASK |
  699. OMAP3430_AUTO_DES1_MASK,
  700. CORE_MOD, CM_AUTOIDLE2);
  701. if (omap_rev() > OMAP3430_REV_ES1_0) {
  702. cm_write_mod_reg(
  703. OMAP3430_AUTO_MAD2D_MASK |
  704. OMAP3430ES2_AUTO_USBTLL_MASK,
  705. CORE_MOD, CM_AUTOIDLE3);
  706. }
  707. cm_write_mod_reg(
  708. OMAP3430_AUTO_WDT2_MASK |
  709. OMAP3430_AUTO_WDT1_MASK |
  710. OMAP3430_AUTO_GPIO1_MASK |
  711. OMAP3430_AUTO_32KSYNC_MASK |
  712. OMAP3430_AUTO_GPT12_MASK |
  713. OMAP3430_AUTO_GPT1_MASK,
  714. WKUP_MOD, CM_AUTOIDLE);
  715. cm_write_mod_reg(
  716. OMAP3430_AUTO_DSS_MASK,
  717. OMAP3430_DSS_MOD,
  718. CM_AUTOIDLE);
  719. cm_write_mod_reg(
  720. OMAP3430_AUTO_CAM_MASK,
  721. OMAP3430_CAM_MOD,
  722. CM_AUTOIDLE);
  723. cm_write_mod_reg(
  724. OMAP3430_AUTO_GPIO6_MASK |
  725. OMAP3430_AUTO_GPIO5_MASK |
  726. OMAP3430_AUTO_GPIO4_MASK |
  727. OMAP3430_AUTO_GPIO3_MASK |
  728. OMAP3430_AUTO_GPIO2_MASK |
  729. OMAP3430_AUTO_WDT3_MASK |
  730. OMAP3430_AUTO_UART3_MASK |
  731. OMAP3430_AUTO_GPT9_MASK |
  732. OMAP3430_AUTO_GPT8_MASK |
  733. OMAP3430_AUTO_GPT7_MASK |
  734. OMAP3430_AUTO_GPT6_MASK |
  735. OMAP3430_AUTO_GPT5_MASK |
  736. OMAP3430_AUTO_GPT4_MASK |
  737. OMAP3430_AUTO_GPT3_MASK |
  738. OMAP3430_AUTO_GPT2_MASK |
  739. OMAP3430_AUTO_MCBSP4_MASK |
  740. OMAP3430_AUTO_MCBSP3_MASK |
  741. OMAP3430_AUTO_MCBSP2_MASK,
  742. OMAP3430_PER_MOD,
  743. CM_AUTOIDLE);
  744. if (omap_rev() > OMAP3430_REV_ES1_0) {
  745. cm_write_mod_reg(
  746. OMAP3430ES2_AUTO_USBHOST_MASK,
  747. OMAP3430ES2_USBHOST_MOD,
  748. CM_AUTOIDLE);
  749. }
  750. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  751. /*
  752. * Set all plls to autoidle. This is needed until autoidle is
  753. * enabled by clockfw
  754. */
  755. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  756. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  757. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  758. MPU_MOD,
  759. CM_AUTOIDLE2);
  760. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  761. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  762. PLL_MOD,
  763. CM_AUTOIDLE);
  764. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  765. PLL_MOD,
  766. CM_AUTOIDLE2);
  767. /*
  768. * Enable control of expternal oscillator through
  769. * sys_clkreq. In the long run clock framework should
  770. * take care of this.
  771. */
  772. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  773. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  774. OMAP3430_GR_MOD,
  775. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  776. /* setup wakup source */
  777. prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  778. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  779. WKUP_MOD, PM_WKEN);
  780. /* No need to write EN_IO, that is always enabled */
  781. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  782. OMAP3430_GRPSEL_GPT1_MASK |
  783. OMAP3430_GRPSEL_GPT12_MASK,
  784. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  785. /* For some reason IO doesn't generate wakeup event even if
  786. * it is selected to mpu wakeup goup */
  787. prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
  788. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  789. /* Enable PM_WKEN to support DSS LPR */
  790. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  791. OMAP3430_DSS_MOD, PM_WKEN);
  792. /* Enable wakeups in PER */
  793. prm_write_mod_reg(OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  794. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  795. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  796. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  797. OMAP3430_EN_MCBSP4_MASK,
  798. OMAP3430_PER_MOD, PM_WKEN);
  799. /* and allow them to wake up MPU */
  800. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2_MASK |
  801. OMAP3430_GRPSEL_GPIO3_MASK |
  802. OMAP3430_GRPSEL_GPIO4_MASK |
  803. OMAP3430_GRPSEL_GPIO5_MASK |
  804. OMAP3430_GRPSEL_GPIO6_MASK |
  805. OMAP3430_GRPSEL_UART3_MASK |
  806. OMAP3430_GRPSEL_MCBSP2_MASK |
  807. OMAP3430_GRPSEL_MCBSP3_MASK |
  808. OMAP3430_GRPSEL_MCBSP4_MASK,
  809. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  810. /* Don't attach IVA interrupts */
  811. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  812. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  813. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  814. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  815. /* Clear any pending 'reset' flags */
  816. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  817. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  818. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  819. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  820. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  821. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  822. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  823. /* Clear any pending PRCM interrupts */
  824. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  825. omap3_iva_idle();
  826. omap3_d2d_idle();
  827. }
  828. void omap3_pm_off_mode_enable(int enable)
  829. {
  830. struct power_state *pwrst;
  831. u32 state;
  832. if (enable)
  833. state = PWRDM_POWER_OFF;
  834. else
  835. state = PWRDM_POWER_RET;
  836. #ifdef CONFIG_CPU_IDLE
  837. omap3_cpuidle_update_states();
  838. #endif
  839. list_for_each_entry(pwrst, &pwrst_list, node) {
  840. pwrst->next_state = state;
  841. set_pwrdm_state(pwrst->pwrdm, state);
  842. }
  843. }
  844. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  845. {
  846. struct power_state *pwrst;
  847. list_for_each_entry(pwrst, &pwrst_list, node) {
  848. if (pwrst->pwrdm == pwrdm)
  849. return pwrst->next_state;
  850. }
  851. return -EINVAL;
  852. }
  853. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  854. {
  855. struct power_state *pwrst;
  856. list_for_each_entry(pwrst, &pwrst_list, node) {
  857. if (pwrst->pwrdm == pwrdm) {
  858. pwrst->next_state = state;
  859. return 0;
  860. }
  861. }
  862. return -EINVAL;
  863. }
  864. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  865. {
  866. struct power_state *pwrst;
  867. if (!pwrdm->pwrsts)
  868. return 0;
  869. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  870. if (!pwrst)
  871. return -ENOMEM;
  872. pwrst->pwrdm = pwrdm;
  873. pwrst->next_state = PWRDM_POWER_RET;
  874. list_add(&pwrst->node, &pwrst_list);
  875. if (pwrdm_has_hdwr_sar(pwrdm))
  876. pwrdm_enable_hdwr_sar(pwrdm);
  877. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  878. }
  879. /*
  880. * Enable hw supervised mode for all clockdomains if it's
  881. * supported. Initiate sleep transition for other clockdomains, if
  882. * they are not used
  883. */
  884. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  885. {
  886. clkdm_clear_all_wkdeps(clkdm);
  887. clkdm_clear_all_sleepdeps(clkdm);
  888. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  889. omap2_clkdm_allow_idle(clkdm);
  890. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  891. atomic_read(&clkdm->usecount) == 0)
  892. omap2_clkdm_sleep(clkdm);
  893. return 0;
  894. }
  895. void omap_push_sram_idle(void)
  896. {
  897. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  898. omap34xx_cpu_suspend_sz);
  899. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  900. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  901. save_secure_ram_context_sz);
  902. }
  903. static int __init omap3_pm_init(void)
  904. {
  905. struct power_state *pwrst, *tmp;
  906. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  907. int ret;
  908. if (!cpu_is_omap34xx())
  909. return -ENODEV;
  910. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  911. /* XXX prcm_setup_regs needs to be before enabling hw
  912. * supervised mode for powerdomains */
  913. prcm_setup_regs();
  914. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  915. (irq_handler_t)prcm_interrupt_handler,
  916. IRQF_DISABLED, "prcm", NULL);
  917. if (ret) {
  918. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  919. INT_34XX_PRCM_MPU_IRQ);
  920. goto err1;
  921. }
  922. ret = pwrdm_for_each(pwrdms_setup, NULL);
  923. if (ret) {
  924. printk(KERN_ERR "Failed to setup powerdomains\n");
  925. goto err2;
  926. }
  927. (void) clkdm_for_each(clkdms_setup, NULL);
  928. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  929. if (mpu_pwrdm == NULL) {
  930. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  931. goto err2;
  932. }
  933. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  934. per_pwrdm = pwrdm_lookup("per_pwrdm");
  935. core_pwrdm = pwrdm_lookup("core_pwrdm");
  936. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  937. neon_clkdm = clkdm_lookup("neon_clkdm");
  938. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  939. per_clkdm = clkdm_lookup("per_clkdm");
  940. core_clkdm = clkdm_lookup("core_clkdm");
  941. omap_push_sram_idle();
  942. #ifdef CONFIG_SUSPEND
  943. suspend_set_ops(&omap_pm_ops);
  944. #endif /* CONFIG_SUSPEND */
  945. pm_idle = omap3_pm_idle;
  946. omap3_idle_init();
  947. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  948. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  949. omap3_secure_ram_storage =
  950. kmalloc(0x803F, GFP_KERNEL);
  951. if (!omap3_secure_ram_storage)
  952. printk(KERN_ERR "Memory allocation failed when"
  953. "allocating for secure sram context\n");
  954. local_irq_disable();
  955. local_fiq_disable();
  956. omap_dma_global_context_save();
  957. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  958. omap_dma_global_context_restore();
  959. local_irq_enable();
  960. local_fiq_enable();
  961. }
  962. omap3_save_scratchpad_contents();
  963. err1:
  964. return ret;
  965. err2:
  966. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  967. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  968. list_del(&pwrst->node);
  969. kfree(pwrst);
  970. }
  971. return ret;
  972. }
  973. late_initcall(omap3_pm_init);