vmxnet3_drv.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static atomic_t devices_found;
  41. #define VMXNET3_MAX_DEVICES 10
  42. static int enable_mq = 1;
  43. static int irq_share_mode;
  44. static void
  45. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  46. /*
  47. * Enable/Disable the given intr
  48. */
  49. static void
  50. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  51. {
  52. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  53. }
  54. static void
  55. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  56. {
  57. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  58. }
  59. /*
  60. * Enable/Disable all intrs used by the device
  61. */
  62. static void
  63. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  64. {
  65. int i;
  66. for (i = 0; i < adapter->intr.num_intrs; i++)
  67. vmxnet3_enable_intr(adapter, i);
  68. adapter->shared->devRead.intrConf.intrCtrl &=
  69. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  70. }
  71. static void
  72. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  73. {
  74. int i;
  75. adapter->shared->devRead.intrConf.intrCtrl |=
  76. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  77. for (i = 0; i < adapter->intr.num_intrs; i++)
  78. vmxnet3_disable_intr(adapter, i);
  79. }
  80. static void
  81. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  82. {
  83. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  84. }
  85. static bool
  86. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  87. {
  88. return tq->stopped;
  89. }
  90. static void
  91. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  92. {
  93. tq->stopped = false;
  94. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  95. }
  96. static void
  97. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  98. {
  99. tq->stopped = false;
  100. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  101. }
  102. static void
  103. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  104. {
  105. tq->stopped = true;
  106. tq->num_stop++;
  107. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  108. }
  109. /*
  110. * Check the link state. This may start or stop the tx queue.
  111. */
  112. static void
  113. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  114. {
  115. u32 ret;
  116. int i;
  117. unsigned long flags;
  118. spin_lock_irqsave(&adapter->cmd_lock, flags);
  119. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  120. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  121. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  122. adapter->link_speed = ret >> 16;
  123. if (ret & 1) { /* Link is up. */
  124. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  125. adapter->netdev->name, adapter->link_speed);
  126. netif_carrier_on(adapter->netdev);
  127. if (affectTxQueue) {
  128. for (i = 0; i < adapter->num_tx_queues; i++)
  129. vmxnet3_tq_start(&adapter->tx_queue[i],
  130. adapter);
  131. }
  132. } else {
  133. printk(KERN_INFO "%s: NIC Link is Down\n",
  134. adapter->netdev->name);
  135. netif_carrier_off(adapter->netdev);
  136. if (affectTxQueue) {
  137. for (i = 0; i < adapter->num_tx_queues; i++)
  138. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  139. }
  140. }
  141. }
  142. static void
  143. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  144. {
  145. int i;
  146. unsigned long flags;
  147. u32 events = le32_to_cpu(adapter->shared->ecr);
  148. if (!events)
  149. return;
  150. vmxnet3_ack_events(adapter, events);
  151. /* Check if link state has changed */
  152. if (events & VMXNET3_ECR_LINK)
  153. vmxnet3_check_link(adapter, true);
  154. /* Check if there is an error on xmit/recv queues */
  155. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  156. spin_lock_irqsave(&adapter->cmd_lock, flags);
  157. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  158. VMXNET3_CMD_GET_QUEUE_STATUS);
  159. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  160. for (i = 0; i < adapter->num_tx_queues; i++)
  161. if (adapter->tqd_start[i].status.stopped)
  162. dev_err(&adapter->netdev->dev,
  163. "%s: tq[%d] error 0x%x\n",
  164. adapter->netdev->name, i, le32_to_cpu(
  165. adapter->tqd_start[i].status.error));
  166. for (i = 0; i < adapter->num_rx_queues; i++)
  167. if (adapter->rqd_start[i].status.stopped)
  168. dev_err(&adapter->netdev->dev,
  169. "%s: rq[%d] error 0x%x\n",
  170. adapter->netdev->name, i,
  171. adapter->rqd_start[i].status.error);
  172. schedule_work(&adapter->work);
  173. }
  174. }
  175. #ifdef __BIG_ENDIAN_BITFIELD
  176. /*
  177. * The device expects the bitfields in shared structures to be written in
  178. * little endian. When CPU is big endian, the following routines are used to
  179. * correctly read and write into ABI.
  180. * The general technique used here is : double word bitfields are defined in
  181. * opposite order for big endian architecture. Then before reading them in
  182. * driver the complete double word is translated using le32_to_cpu. Similarly
  183. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  184. * double words into required format.
  185. * In order to avoid touching bits in shared structure more than once, temporary
  186. * descriptors are used. These are passed as srcDesc to following functions.
  187. */
  188. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  189. struct Vmxnet3_RxDesc *dstDesc)
  190. {
  191. u32 *src = (u32 *)srcDesc + 2;
  192. u32 *dst = (u32 *)dstDesc + 2;
  193. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  194. *dst = le32_to_cpu(*src);
  195. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  196. }
  197. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  198. struct Vmxnet3_TxDesc *dstDesc)
  199. {
  200. int i;
  201. u32 *src = (u32 *)(srcDesc + 1);
  202. u32 *dst = (u32 *)(dstDesc + 1);
  203. /* Working backwards so that the gen bit is set at the end. */
  204. for (i = 2; i > 0; i--) {
  205. src--;
  206. dst--;
  207. *dst = cpu_to_le32(*src);
  208. }
  209. }
  210. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  211. struct Vmxnet3_RxCompDesc *dstDesc)
  212. {
  213. int i = 0;
  214. u32 *src = (u32 *)srcDesc;
  215. u32 *dst = (u32 *)dstDesc;
  216. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  217. *dst = le32_to_cpu(*src);
  218. src++;
  219. dst++;
  220. }
  221. }
  222. /* Used to read bitfield values from double words. */
  223. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  224. {
  225. u32 temp = le32_to_cpu(*bitfield);
  226. u32 mask = ((1 << size) - 1) << pos;
  227. temp &= mask;
  228. temp >>= pos;
  229. return temp;
  230. }
  231. #endif /* __BIG_ENDIAN_BITFIELD */
  232. #ifdef __BIG_ENDIAN_BITFIELD
  233. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  234. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  235. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  236. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  237. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  238. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  239. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  240. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  241. VMXNET3_TCD_GEN_SIZE)
  242. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  243. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  244. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  245. (dstrcd) = (tmp); \
  246. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  247. } while (0)
  248. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  249. (dstrxd) = (tmp); \
  250. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  251. } while (0)
  252. #else
  253. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  254. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  255. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  256. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  257. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  258. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  259. #endif /* __BIG_ENDIAN_BITFIELD */
  260. static void
  261. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  262. struct pci_dev *pdev)
  263. {
  264. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  265. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  266. PCI_DMA_TODEVICE);
  267. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  268. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  269. PCI_DMA_TODEVICE);
  270. else
  271. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  272. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  273. }
  274. static int
  275. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  276. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  277. {
  278. struct sk_buff *skb;
  279. int entries = 0;
  280. /* no out of order completion */
  281. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  282. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  283. skb = tq->buf_info[eop_idx].skb;
  284. BUG_ON(skb == NULL);
  285. tq->buf_info[eop_idx].skb = NULL;
  286. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  287. while (tq->tx_ring.next2comp != eop_idx) {
  288. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  289. pdev);
  290. /* update next2comp w/o tx_lock. Since we are marking more,
  291. * instead of less, tx ring entries avail, the worst case is
  292. * that the tx routine incorrectly re-queues a pkt due to
  293. * insufficient tx ring entries.
  294. */
  295. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  296. entries++;
  297. }
  298. dev_kfree_skb_any(skb);
  299. return entries;
  300. }
  301. static int
  302. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  303. struct vmxnet3_adapter *adapter)
  304. {
  305. int completed = 0;
  306. union Vmxnet3_GenericDesc *gdesc;
  307. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  308. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  309. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  310. &gdesc->tcd), tq, adapter->pdev,
  311. adapter);
  312. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  313. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  314. }
  315. if (completed) {
  316. spin_lock(&tq->tx_lock);
  317. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  318. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  319. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  320. netif_carrier_ok(adapter->netdev))) {
  321. vmxnet3_tq_wake(tq, adapter);
  322. }
  323. spin_unlock(&tq->tx_lock);
  324. }
  325. return completed;
  326. }
  327. static void
  328. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  329. struct vmxnet3_adapter *adapter)
  330. {
  331. int i;
  332. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  333. struct vmxnet3_tx_buf_info *tbi;
  334. tbi = tq->buf_info + tq->tx_ring.next2comp;
  335. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  336. if (tbi->skb) {
  337. dev_kfree_skb_any(tbi->skb);
  338. tbi->skb = NULL;
  339. }
  340. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  341. }
  342. /* sanity check, verify all buffers are indeed unmapped and freed */
  343. for (i = 0; i < tq->tx_ring.size; i++) {
  344. BUG_ON(tq->buf_info[i].skb != NULL ||
  345. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  346. }
  347. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  348. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  349. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  350. tq->comp_ring.next2proc = 0;
  351. }
  352. static void
  353. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  354. struct vmxnet3_adapter *adapter)
  355. {
  356. if (tq->tx_ring.base) {
  357. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  358. sizeof(struct Vmxnet3_TxDesc),
  359. tq->tx_ring.base, tq->tx_ring.basePA);
  360. tq->tx_ring.base = NULL;
  361. }
  362. if (tq->data_ring.base) {
  363. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  364. sizeof(struct Vmxnet3_TxDataDesc),
  365. tq->data_ring.base, tq->data_ring.basePA);
  366. tq->data_ring.base = NULL;
  367. }
  368. if (tq->comp_ring.base) {
  369. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  370. sizeof(struct Vmxnet3_TxCompDesc),
  371. tq->comp_ring.base, tq->comp_ring.basePA);
  372. tq->comp_ring.base = NULL;
  373. }
  374. kfree(tq->buf_info);
  375. tq->buf_info = NULL;
  376. }
  377. /* Destroy all tx queues */
  378. void
  379. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  380. {
  381. int i;
  382. for (i = 0; i < adapter->num_tx_queues; i++)
  383. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  384. }
  385. static void
  386. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  387. struct vmxnet3_adapter *adapter)
  388. {
  389. int i;
  390. /* reset the tx ring contents to 0 and reset the tx ring states */
  391. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  392. sizeof(struct Vmxnet3_TxDesc));
  393. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  394. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  395. memset(tq->data_ring.base, 0, tq->data_ring.size *
  396. sizeof(struct Vmxnet3_TxDataDesc));
  397. /* reset the tx comp ring contents to 0 and reset comp ring states */
  398. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  399. sizeof(struct Vmxnet3_TxCompDesc));
  400. tq->comp_ring.next2proc = 0;
  401. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  402. /* reset the bookkeeping data */
  403. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  404. for (i = 0; i < tq->tx_ring.size; i++)
  405. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  406. /* stats are not reset */
  407. }
  408. static int
  409. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  410. struct vmxnet3_adapter *adapter)
  411. {
  412. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  413. tq->comp_ring.base || tq->buf_info);
  414. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  415. * sizeof(struct Vmxnet3_TxDesc),
  416. &tq->tx_ring.basePA);
  417. if (!tq->tx_ring.base) {
  418. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  419. adapter->netdev->name);
  420. goto err;
  421. }
  422. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  423. tq->data_ring.size *
  424. sizeof(struct Vmxnet3_TxDataDesc),
  425. &tq->data_ring.basePA);
  426. if (!tq->data_ring.base) {
  427. printk(KERN_ERR "%s: failed to allocate data ring\n",
  428. adapter->netdev->name);
  429. goto err;
  430. }
  431. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  432. tq->comp_ring.size *
  433. sizeof(struct Vmxnet3_TxCompDesc),
  434. &tq->comp_ring.basePA);
  435. if (!tq->comp_ring.base) {
  436. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  437. adapter->netdev->name);
  438. goto err;
  439. }
  440. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  441. GFP_KERNEL);
  442. if (!tq->buf_info)
  443. goto err;
  444. return 0;
  445. err:
  446. vmxnet3_tq_destroy(tq, adapter);
  447. return -ENOMEM;
  448. }
  449. static void
  450. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  451. {
  452. int i;
  453. for (i = 0; i < adapter->num_tx_queues; i++)
  454. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  455. }
  456. /*
  457. * starting from ring->next2fill, allocate rx buffers for the given ring
  458. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  459. * are allocated or allocation fails
  460. */
  461. static int
  462. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  463. int num_to_alloc, struct vmxnet3_adapter *adapter)
  464. {
  465. int num_allocated = 0;
  466. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  467. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  468. u32 val;
  469. while (num_allocated <= num_to_alloc) {
  470. struct vmxnet3_rx_buf_info *rbi;
  471. union Vmxnet3_GenericDesc *gd;
  472. rbi = rbi_base + ring->next2fill;
  473. gd = ring->base + ring->next2fill;
  474. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  475. if (rbi->skb == NULL) {
  476. rbi->skb = dev_alloc_skb(rbi->len +
  477. NET_IP_ALIGN);
  478. if (unlikely(rbi->skb == NULL)) {
  479. rq->stats.rx_buf_alloc_failure++;
  480. break;
  481. }
  482. rbi->skb->dev = adapter->netdev;
  483. skb_reserve(rbi->skb, NET_IP_ALIGN);
  484. rbi->dma_addr = pci_map_single(adapter->pdev,
  485. rbi->skb->data, rbi->len,
  486. PCI_DMA_FROMDEVICE);
  487. } else {
  488. /* rx buffer skipped by the device */
  489. }
  490. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  491. } else {
  492. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  493. rbi->len != PAGE_SIZE);
  494. if (rbi->page == NULL) {
  495. rbi->page = alloc_page(GFP_ATOMIC);
  496. if (unlikely(rbi->page == NULL)) {
  497. rq->stats.rx_buf_alloc_failure++;
  498. break;
  499. }
  500. rbi->dma_addr = pci_map_page(adapter->pdev,
  501. rbi->page, 0, PAGE_SIZE,
  502. PCI_DMA_FROMDEVICE);
  503. } else {
  504. /* rx buffers skipped by the device */
  505. }
  506. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  507. }
  508. BUG_ON(rbi->dma_addr == 0);
  509. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  510. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  511. | val | rbi->len);
  512. /* Fill the last buffer but dont mark it ready, or else the
  513. * device will think that the queue is full */
  514. if (num_allocated == num_to_alloc)
  515. break;
  516. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  517. num_allocated++;
  518. vmxnet3_cmd_ring_adv_next2fill(ring);
  519. }
  520. rq->uncommitted[ring_idx] += num_allocated;
  521. dev_dbg(&adapter->netdev->dev,
  522. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  523. "%u, uncommitted %u\n", num_allocated, ring->next2fill,
  524. ring->next2comp, rq->uncommitted[ring_idx]);
  525. /* so that the device can distinguish a full ring and an empty ring */
  526. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  527. return num_allocated;
  528. }
  529. static void
  530. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  531. struct vmxnet3_rx_buf_info *rbi)
  532. {
  533. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  534. skb_shinfo(skb)->nr_frags;
  535. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  536. __skb_frag_set_page(frag, rbi->page);
  537. frag->page_offset = 0;
  538. skb_frag_size_set(frag, rcd->len);
  539. skb->data_len += rcd->len;
  540. skb->truesize += PAGE_SIZE;
  541. skb_shinfo(skb)->nr_frags++;
  542. }
  543. static void
  544. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  545. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  546. struct vmxnet3_adapter *adapter)
  547. {
  548. u32 dw2, len;
  549. unsigned long buf_offset;
  550. int i;
  551. union Vmxnet3_GenericDesc *gdesc;
  552. struct vmxnet3_tx_buf_info *tbi = NULL;
  553. BUG_ON(ctx->copy_size > skb_headlen(skb));
  554. /* use the previous gen bit for the SOP desc */
  555. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  556. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  557. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  558. /* no need to map the buffer if headers are copied */
  559. if (ctx->copy_size) {
  560. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  561. tq->tx_ring.next2fill *
  562. sizeof(struct Vmxnet3_TxDataDesc));
  563. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  564. ctx->sop_txd->dword[3] = 0;
  565. tbi = tq->buf_info + tq->tx_ring.next2fill;
  566. tbi->map_type = VMXNET3_MAP_NONE;
  567. dev_dbg(&adapter->netdev->dev,
  568. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  569. tq->tx_ring.next2fill,
  570. le64_to_cpu(ctx->sop_txd->txd.addr),
  571. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  572. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  573. /* use the right gen for non-SOP desc */
  574. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  575. }
  576. /* linear part can use multiple tx desc if it's big */
  577. len = skb_headlen(skb) - ctx->copy_size;
  578. buf_offset = ctx->copy_size;
  579. while (len) {
  580. u32 buf_size;
  581. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  582. buf_size = len;
  583. dw2 |= len;
  584. } else {
  585. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  586. /* spec says that for TxDesc.len, 0 == 2^14 */
  587. }
  588. tbi = tq->buf_info + tq->tx_ring.next2fill;
  589. tbi->map_type = VMXNET3_MAP_SINGLE;
  590. tbi->dma_addr = pci_map_single(adapter->pdev,
  591. skb->data + buf_offset, buf_size,
  592. PCI_DMA_TODEVICE);
  593. tbi->len = buf_size;
  594. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  595. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  596. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  597. gdesc->dword[2] = cpu_to_le32(dw2);
  598. gdesc->dword[3] = 0;
  599. dev_dbg(&adapter->netdev->dev,
  600. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  601. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  602. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  603. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  604. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  605. len -= buf_size;
  606. buf_offset += buf_size;
  607. }
  608. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  609. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  610. u32 buf_size;
  611. buf_offset = 0;
  612. len = skb_frag_size(frag);
  613. while (len) {
  614. tbi = tq->buf_info + tq->tx_ring.next2fill;
  615. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  616. buf_size = len;
  617. dw2 |= len;
  618. } else {
  619. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  620. /* spec says that for TxDesc.len, 0 == 2^14 */
  621. }
  622. tbi->map_type = VMXNET3_MAP_PAGE;
  623. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  624. buf_offset, buf_size,
  625. DMA_TO_DEVICE);
  626. tbi->len = buf_size;
  627. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  628. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  629. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  630. gdesc->dword[2] = cpu_to_le32(dw2);
  631. gdesc->dword[3] = 0;
  632. dev_dbg(&adapter->netdev->dev,
  633. "txd[%u]: 0x%llu %u %u\n",
  634. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  635. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  636. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  637. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  638. len -= buf_size;
  639. buf_offset += buf_size;
  640. }
  641. }
  642. ctx->eop_txd = gdesc;
  643. /* set the last buf_info for the pkt */
  644. tbi->skb = skb;
  645. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  646. }
  647. /* Init all tx queues */
  648. static void
  649. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  650. {
  651. int i;
  652. for (i = 0; i < adapter->num_tx_queues; i++)
  653. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  654. }
  655. /*
  656. * parse and copy relevant protocol headers:
  657. * For a tso pkt, relevant headers are L2/3/4 including options
  658. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  659. * if it's a TCP/UDP pkt
  660. *
  661. * Returns:
  662. * -1: error happens during parsing
  663. * 0: protocol headers parsed, but too big to be copied
  664. * 1: protocol headers parsed and copied
  665. *
  666. * Other effects:
  667. * 1. related *ctx fields are updated.
  668. * 2. ctx->copy_size is # of bytes copied
  669. * 3. the portion copied is guaranteed to be in the linear part
  670. *
  671. */
  672. static int
  673. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  674. struct vmxnet3_tx_ctx *ctx,
  675. struct vmxnet3_adapter *adapter)
  676. {
  677. struct Vmxnet3_TxDataDesc *tdd;
  678. if (ctx->mss) { /* TSO */
  679. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  680. ctx->l4_hdr_size = tcp_hdrlen(skb);
  681. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  682. } else {
  683. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  684. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  685. if (ctx->ipv4) {
  686. const struct iphdr *iph = ip_hdr(skb);
  687. if (iph->protocol == IPPROTO_TCP)
  688. ctx->l4_hdr_size = tcp_hdrlen(skb);
  689. else if (iph->protocol == IPPROTO_UDP)
  690. ctx->l4_hdr_size = sizeof(struct udphdr);
  691. else
  692. ctx->l4_hdr_size = 0;
  693. } else {
  694. /* for simplicity, don't copy L4 headers */
  695. ctx->l4_hdr_size = 0;
  696. }
  697. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  698. ctx->l4_hdr_size, skb->len);
  699. } else {
  700. ctx->eth_ip_hdr_size = 0;
  701. ctx->l4_hdr_size = 0;
  702. /* copy as much as allowed */
  703. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  704. , skb_headlen(skb));
  705. }
  706. /* make sure headers are accessible directly */
  707. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  708. goto err;
  709. }
  710. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  711. tq->stats.oversized_hdr++;
  712. ctx->copy_size = 0;
  713. return 0;
  714. }
  715. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  716. memcpy(tdd->data, skb->data, ctx->copy_size);
  717. dev_dbg(&adapter->netdev->dev,
  718. "copy %u bytes to dataRing[%u]\n",
  719. ctx->copy_size, tq->tx_ring.next2fill);
  720. return 1;
  721. err:
  722. return -1;
  723. }
  724. static void
  725. vmxnet3_prepare_tso(struct sk_buff *skb,
  726. struct vmxnet3_tx_ctx *ctx)
  727. {
  728. struct tcphdr *tcph = tcp_hdr(skb);
  729. if (ctx->ipv4) {
  730. struct iphdr *iph = ip_hdr(skb);
  731. iph->check = 0;
  732. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  733. IPPROTO_TCP, 0);
  734. } else {
  735. struct ipv6hdr *iph = ipv6_hdr(skb);
  736. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  737. IPPROTO_TCP, 0);
  738. }
  739. }
  740. static int txd_estimate(const struct sk_buff *skb)
  741. {
  742. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  743. int i;
  744. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  745. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  746. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  747. }
  748. return count;
  749. }
  750. /*
  751. * Transmits a pkt thru a given tq
  752. * Returns:
  753. * NETDEV_TX_OK: descriptors are setup successfully
  754. * NETDEV_TX_OK: error occurred, the pkt is dropped
  755. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  756. *
  757. * Side-effects:
  758. * 1. tx ring may be changed
  759. * 2. tq stats may be updated accordingly
  760. * 3. shared->txNumDeferred may be updated
  761. */
  762. static int
  763. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  764. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  765. {
  766. int ret;
  767. u32 count;
  768. unsigned long flags;
  769. struct vmxnet3_tx_ctx ctx;
  770. union Vmxnet3_GenericDesc *gdesc;
  771. #ifdef __BIG_ENDIAN_BITFIELD
  772. /* Use temporary descriptor to avoid touching bits multiple times */
  773. union Vmxnet3_GenericDesc tempTxDesc;
  774. #endif
  775. count = txd_estimate(skb);
  776. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  777. ctx.mss = skb_shinfo(skb)->gso_size;
  778. if (ctx.mss) {
  779. if (skb_header_cloned(skb)) {
  780. if (unlikely(pskb_expand_head(skb, 0, 0,
  781. GFP_ATOMIC) != 0)) {
  782. tq->stats.drop_tso++;
  783. goto drop_pkt;
  784. }
  785. tq->stats.copy_skb_header++;
  786. }
  787. vmxnet3_prepare_tso(skb, &ctx);
  788. } else {
  789. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  790. /* non-tso pkts must not use more than
  791. * VMXNET3_MAX_TXD_PER_PKT entries
  792. */
  793. if (skb_linearize(skb) != 0) {
  794. tq->stats.drop_too_many_frags++;
  795. goto drop_pkt;
  796. }
  797. tq->stats.linearized++;
  798. /* recalculate the # of descriptors to use */
  799. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  800. }
  801. }
  802. spin_lock_irqsave(&tq->tx_lock, flags);
  803. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  804. tq->stats.tx_ring_full++;
  805. dev_dbg(&adapter->netdev->dev,
  806. "tx queue stopped on %s, next2comp %u"
  807. " next2fill %u\n", adapter->netdev->name,
  808. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  809. vmxnet3_tq_stop(tq, adapter);
  810. spin_unlock_irqrestore(&tq->tx_lock, flags);
  811. return NETDEV_TX_BUSY;
  812. }
  813. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  814. if (ret >= 0) {
  815. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  816. /* hdrs parsed, check against other limits */
  817. if (ctx.mss) {
  818. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  819. VMXNET3_MAX_TX_BUF_SIZE)) {
  820. goto hdr_too_big;
  821. }
  822. } else {
  823. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  824. if (unlikely(ctx.eth_ip_hdr_size +
  825. skb->csum_offset >
  826. VMXNET3_MAX_CSUM_OFFSET)) {
  827. goto hdr_too_big;
  828. }
  829. }
  830. }
  831. } else {
  832. tq->stats.drop_hdr_inspect_err++;
  833. goto unlock_drop_pkt;
  834. }
  835. /* fill tx descs related to addr & len */
  836. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  837. /* setup the EOP desc */
  838. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  839. /* setup the SOP desc */
  840. #ifdef __BIG_ENDIAN_BITFIELD
  841. gdesc = &tempTxDesc;
  842. gdesc->dword[2] = ctx.sop_txd->dword[2];
  843. gdesc->dword[3] = ctx.sop_txd->dword[3];
  844. #else
  845. gdesc = ctx.sop_txd;
  846. #endif
  847. if (ctx.mss) {
  848. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  849. gdesc->txd.om = VMXNET3_OM_TSO;
  850. gdesc->txd.msscof = ctx.mss;
  851. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  852. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  853. } else {
  854. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  855. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  856. gdesc->txd.om = VMXNET3_OM_CSUM;
  857. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  858. skb->csum_offset;
  859. } else {
  860. gdesc->txd.om = 0;
  861. gdesc->txd.msscof = 0;
  862. }
  863. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  864. }
  865. if (vlan_tx_tag_present(skb)) {
  866. gdesc->txd.ti = 1;
  867. gdesc->txd.tci = vlan_tx_tag_get(skb);
  868. }
  869. /* finally flips the GEN bit of the SOP desc. */
  870. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  871. VMXNET3_TXD_GEN);
  872. #ifdef __BIG_ENDIAN_BITFIELD
  873. /* Finished updating in bitfields of Tx Desc, so write them in original
  874. * place.
  875. */
  876. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  877. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  878. gdesc = ctx.sop_txd;
  879. #endif
  880. dev_dbg(&adapter->netdev->dev,
  881. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  882. (u32)(ctx.sop_txd -
  883. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  884. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  885. spin_unlock_irqrestore(&tq->tx_lock, flags);
  886. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  887. le32_to_cpu(tq->shared->txThreshold)) {
  888. tq->shared->txNumDeferred = 0;
  889. VMXNET3_WRITE_BAR0_REG(adapter,
  890. VMXNET3_REG_TXPROD + tq->qid * 8,
  891. tq->tx_ring.next2fill);
  892. }
  893. return NETDEV_TX_OK;
  894. hdr_too_big:
  895. tq->stats.drop_oversized_hdr++;
  896. unlock_drop_pkt:
  897. spin_unlock_irqrestore(&tq->tx_lock, flags);
  898. drop_pkt:
  899. tq->stats.drop_total++;
  900. dev_kfree_skb(skb);
  901. return NETDEV_TX_OK;
  902. }
  903. static netdev_tx_t
  904. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  905. {
  906. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  907. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  908. return vmxnet3_tq_xmit(skb,
  909. &adapter->tx_queue[skb->queue_mapping],
  910. adapter, netdev);
  911. }
  912. static void
  913. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  914. struct sk_buff *skb,
  915. union Vmxnet3_GenericDesc *gdesc)
  916. {
  917. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  918. /* typical case: TCP/UDP over IP and both csums are correct */
  919. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  920. VMXNET3_RCD_CSUM_OK) {
  921. skb->ip_summed = CHECKSUM_UNNECESSARY;
  922. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  923. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  924. BUG_ON(gdesc->rcd.frg);
  925. } else {
  926. if (gdesc->rcd.csum) {
  927. skb->csum = htons(gdesc->rcd.csum);
  928. skb->ip_summed = CHECKSUM_PARTIAL;
  929. } else {
  930. skb_checksum_none_assert(skb);
  931. }
  932. }
  933. } else {
  934. skb_checksum_none_assert(skb);
  935. }
  936. }
  937. static void
  938. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  939. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  940. {
  941. rq->stats.drop_err++;
  942. if (!rcd->fcs)
  943. rq->stats.drop_fcs++;
  944. rq->stats.drop_total++;
  945. /*
  946. * We do not unmap and chain the rx buffer to the skb.
  947. * We basically pretend this buffer is not used and will be recycled
  948. * by vmxnet3_rq_alloc_rx_buf()
  949. */
  950. /*
  951. * ctx->skb may be NULL if this is the first and the only one
  952. * desc for the pkt
  953. */
  954. if (ctx->skb)
  955. dev_kfree_skb_irq(ctx->skb);
  956. ctx->skb = NULL;
  957. }
  958. static int
  959. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  960. struct vmxnet3_adapter *adapter, int quota)
  961. {
  962. static const u32 rxprod_reg[2] = {
  963. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  964. };
  965. u32 num_rxd = 0;
  966. bool skip_page_frags = false;
  967. struct Vmxnet3_RxCompDesc *rcd;
  968. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  969. #ifdef __BIG_ENDIAN_BITFIELD
  970. struct Vmxnet3_RxDesc rxCmdDesc;
  971. struct Vmxnet3_RxCompDesc rxComp;
  972. #endif
  973. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  974. &rxComp);
  975. while (rcd->gen == rq->comp_ring.gen) {
  976. struct vmxnet3_rx_buf_info *rbi;
  977. struct sk_buff *skb, *new_skb = NULL;
  978. struct page *new_page = NULL;
  979. int num_to_alloc;
  980. struct Vmxnet3_RxDesc *rxd;
  981. u32 idx, ring_idx;
  982. struct vmxnet3_cmd_ring *ring = NULL;
  983. if (num_rxd >= quota) {
  984. /* we may stop even before we see the EOP desc of
  985. * the current pkt
  986. */
  987. break;
  988. }
  989. num_rxd++;
  990. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  991. idx = rcd->rxdIdx;
  992. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  993. ring = rq->rx_ring + ring_idx;
  994. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  995. &rxCmdDesc);
  996. rbi = rq->buf_info[ring_idx] + idx;
  997. BUG_ON(rxd->addr != rbi->dma_addr ||
  998. rxd->len != rbi->len);
  999. if (unlikely(rcd->eop && rcd->err)) {
  1000. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  1001. goto rcd_done;
  1002. }
  1003. if (rcd->sop) { /* first buf of the pkt */
  1004. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1005. rcd->rqID != rq->qid);
  1006. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1007. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1008. if (unlikely(rcd->len == 0)) {
  1009. /* Pretend the rx buffer is skipped. */
  1010. BUG_ON(!(rcd->sop && rcd->eop));
  1011. dev_dbg(&adapter->netdev->dev,
  1012. "rxRing[%u][%u] 0 length\n",
  1013. ring_idx, idx);
  1014. goto rcd_done;
  1015. }
  1016. skip_page_frags = false;
  1017. ctx->skb = rbi->skb;
  1018. new_skb = dev_alloc_skb(rbi->len + NET_IP_ALIGN);
  1019. if (new_skb == NULL) {
  1020. /* Skb allocation failed, do not handover this
  1021. * skb to stack. Reuse it. Drop the existing pkt
  1022. */
  1023. rq->stats.rx_buf_alloc_failure++;
  1024. ctx->skb = NULL;
  1025. rq->stats.drop_total++;
  1026. skip_page_frags = true;
  1027. goto rcd_done;
  1028. }
  1029. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1030. PCI_DMA_FROMDEVICE);
  1031. skb_put(ctx->skb, rcd->len);
  1032. /* Immediate refill */
  1033. new_skb->dev = adapter->netdev;
  1034. skb_reserve(new_skb, NET_IP_ALIGN);
  1035. rbi->skb = new_skb;
  1036. rbi->dma_addr = pci_map_single(adapter->pdev,
  1037. rbi->skb->data, rbi->len,
  1038. PCI_DMA_FROMDEVICE);
  1039. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1040. rxd->len = rbi->len;
  1041. } else {
  1042. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1043. /* non SOP buffer must be type 1 in most cases */
  1044. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1045. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1046. /* If an sop buffer was dropped, skip all
  1047. * following non-sop fragments. They will be reused.
  1048. */
  1049. if (skip_page_frags)
  1050. goto rcd_done;
  1051. new_page = alloc_page(GFP_ATOMIC);
  1052. if (unlikely(new_page == NULL)) {
  1053. /* Replacement page frag could not be allocated.
  1054. * Reuse this page. Drop the pkt and free the
  1055. * skb which contained this page as a frag. Skip
  1056. * processing all the following non-sop frags.
  1057. */
  1058. rq->stats.rx_buf_alloc_failure++;
  1059. dev_kfree_skb(ctx->skb);
  1060. ctx->skb = NULL;
  1061. skip_page_frags = true;
  1062. goto rcd_done;
  1063. }
  1064. if (rcd->len) {
  1065. pci_unmap_page(adapter->pdev,
  1066. rbi->dma_addr, rbi->len,
  1067. PCI_DMA_FROMDEVICE);
  1068. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1069. }
  1070. /* Immediate refill */
  1071. rbi->page = new_page;
  1072. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1073. 0, PAGE_SIZE,
  1074. PCI_DMA_FROMDEVICE);
  1075. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1076. rxd->len = rbi->len;
  1077. }
  1078. skb = ctx->skb;
  1079. if (rcd->eop) {
  1080. skb->len += skb->data_len;
  1081. vmxnet3_rx_csum(adapter, skb,
  1082. (union Vmxnet3_GenericDesc *)rcd);
  1083. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1084. if (unlikely(rcd->ts))
  1085. __vlan_hwaccel_put_tag(skb, rcd->tci);
  1086. if (adapter->netdev->features & NETIF_F_LRO)
  1087. netif_receive_skb(skb);
  1088. else
  1089. napi_gro_receive(&rq->napi, skb);
  1090. ctx->skb = NULL;
  1091. }
  1092. rcd_done:
  1093. /* device may have skipped some rx descs */
  1094. ring->next2comp = idx;
  1095. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1096. ring = rq->rx_ring + ring_idx;
  1097. while (num_to_alloc) {
  1098. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1099. &rxCmdDesc);
  1100. BUG_ON(!rxd->addr);
  1101. /* Recv desc is ready to be used by the device */
  1102. rxd->gen = ring->gen;
  1103. vmxnet3_cmd_ring_adv_next2fill(ring);
  1104. num_to_alloc--;
  1105. }
  1106. /* if needed, update the register */
  1107. if (unlikely(rq->shared->updateRxProd)) {
  1108. VMXNET3_WRITE_BAR0_REG(adapter,
  1109. rxprod_reg[ring_idx] + rq->qid * 8,
  1110. ring->next2fill);
  1111. rq->uncommitted[ring_idx] = 0;
  1112. }
  1113. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1114. vmxnet3_getRxComp(rcd,
  1115. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1116. }
  1117. return num_rxd;
  1118. }
  1119. static void
  1120. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1121. struct vmxnet3_adapter *adapter)
  1122. {
  1123. u32 i, ring_idx;
  1124. struct Vmxnet3_RxDesc *rxd;
  1125. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1126. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1127. #ifdef __BIG_ENDIAN_BITFIELD
  1128. struct Vmxnet3_RxDesc rxDesc;
  1129. #endif
  1130. vmxnet3_getRxDesc(rxd,
  1131. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1132. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1133. rq->buf_info[ring_idx][i].skb) {
  1134. pci_unmap_single(adapter->pdev, rxd->addr,
  1135. rxd->len, PCI_DMA_FROMDEVICE);
  1136. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1137. rq->buf_info[ring_idx][i].skb = NULL;
  1138. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1139. rq->buf_info[ring_idx][i].page) {
  1140. pci_unmap_page(adapter->pdev, rxd->addr,
  1141. rxd->len, PCI_DMA_FROMDEVICE);
  1142. put_page(rq->buf_info[ring_idx][i].page);
  1143. rq->buf_info[ring_idx][i].page = NULL;
  1144. }
  1145. }
  1146. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1147. rq->rx_ring[ring_idx].next2fill =
  1148. rq->rx_ring[ring_idx].next2comp = 0;
  1149. rq->uncommitted[ring_idx] = 0;
  1150. }
  1151. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1152. rq->comp_ring.next2proc = 0;
  1153. }
  1154. static void
  1155. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1156. {
  1157. int i;
  1158. for (i = 0; i < adapter->num_rx_queues; i++)
  1159. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1160. }
  1161. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1162. struct vmxnet3_adapter *adapter)
  1163. {
  1164. int i;
  1165. int j;
  1166. /* all rx buffers must have already been freed */
  1167. for (i = 0; i < 2; i++) {
  1168. if (rq->buf_info[i]) {
  1169. for (j = 0; j < rq->rx_ring[i].size; j++)
  1170. BUG_ON(rq->buf_info[i][j].page != NULL);
  1171. }
  1172. }
  1173. kfree(rq->buf_info[0]);
  1174. for (i = 0; i < 2; i++) {
  1175. if (rq->rx_ring[i].base) {
  1176. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1177. * sizeof(struct Vmxnet3_RxDesc),
  1178. rq->rx_ring[i].base,
  1179. rq->rx_ring[i].basePA);
  1180. rq->rx_ring[i].base = NULL;
  1181. }
  1182. rq->buf_info[i] = NULL;
  1183. }
  1184. if (rq->comp_ring.base) {
  1185. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1186. sizeof(struct Vmxnet3_RxCompDesc),
  1187. rq->comp_ring.base, rq->comp_ring.basePA);
  1188. rq->comp_ring.base = NULL;
  1189. }
  1190. }
  1191. static int
  1192. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1193. struct vmxnet3_adapter *adapter)
  1194. {
  1195. int i;
  1196. /* initialize buf_info */
  1197. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1198. /* 1st buf for a pkt is skbuff */
  1199. if (i % adapter->rx_buf_per_pkt == 0) {
  1200. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1201. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1202. } else { /* subsequent bufs for a pkt is frag */
  1203. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1204. rq->buf_info[0][i].len = PAGE_SIZE;
  1205. }
  1206. }
  1207. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1208. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1209. rq->buf_info[1][i].len = PAGE_SIZE;
  1210. }
  1211. /* reset internal state and allocate buffers for both rings */
  1212. for (i = 0; i < 2; i++) {
  1213. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1214. rq->uncommitted[i] = 0;
  1215. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1216. sizeof(struct Vmxnet3_RxDesc));
  1217. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1218. }
  1219. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1220. adapter) == 0) {
  1221. /* at least has 1 rx buffer for the 1st ring */
  1222. return -ENOMEM;
  1223. }
  1224. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1225. /* reset the comp ring */
  1226. rq->comp_ring.next2proc = 0;
  1227. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1228. sizeof(struct Vmxnet3_RxCompDesc));
  1229. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1230. /* reset rxctx */
  1231. rq->rx_ctx.skb = NULL;
  1232. /* stats are not reset */
  1233. return 0;
  1234. }
  1235. static int
  1236. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1237. {
  1238. int i, err = 0;
  1239. for (i = 0; i < adapter->num_rx_queues; i++) {
  1240. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1241. if (unlikely(err)) {
  1242. dev_err(&adapter->netdev->dev, "%s: failed to "
  1243. "initialize rx queue%i\n",
  1244. adapter->netdev->name, i);
  1245. break;
  1246. }
  1247. }
  1248. return err;
  1249. }
  1250. static int
  1251. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1252. {
  1253. int i;
  1254. size_t sz;
  1255. struct vmxnet3_rx_buf_info *bi;
  1256. for (i = 0; i < 2; i++) {
  1257. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1258. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1259. &rq->rx_ring[i].basePA);
  1260. if (!rq->rx_ring[i].base) {
  1261. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1262. adapter->netdev->name, i);
  1263. goto err;
  1264. }
  1265. }
  1266. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1267. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1268. &rq->comp_ring.basePA);
  1269. if (!rq->comp_ring.base) {
  1270. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1271. adapter->netdev->name);
  1272. goto err;
  1273. }
  1274. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1275. rq->rx_ring[1].size);
  1276. bi = kzalloc(sz, GFP_KERNEL);
  1277. if (!bi)
  1278. goto err;
  1279. rq->buf_info[0] = bi;
  1280. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1281. return 0;
  1282. err:
  1283. vmxnet3_rq_destroy(rq, adapter);
  1284. return -ENOMEM;
  1285. }
  1286. static int
  1287. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1288. {
  1289. int i, err = 0;
  1290. for (i = 0; i < adapter->num_rx_queues; i++) {
  1291. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1292. if (unlikely(err)) {
  1293. dev_err(&adapter->netdev->dev,
  1294. "%s: failed to create rx queue%i\n",
  1295. adapter->netdev->name, i);
  1296. goto err_out;
  1297. }
  1298. }
  1299. return err;
  1300. err_out:
  1301. vmxnet3_rq_destroy_all(adapter);
  1302. return err;
  1303. }
  1304. /* Multiple queue aware polling function for tx and rx */
  1305. static int
  1306. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1307. {
  1308. int rcd_done = 0, i;
  1309. if (unlikely(adapter->shared->ecr))
  1310. vmxnet3_process_events(adapter);
  1311. for (i = 0; i < adapter->num_tx_queues; i++)
  1312. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1313. for (i = 0; i < adapter->num_rx_queues; i++)
  1314. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1315. adapter, budget);
  1316. return rcd_done;
  1317. }
  1318. static int
  1319. vmxnet3_poll(struct napi_struct *napi, int budget)
  1320. {
  1321. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1322. struct vmxnet3_rx_queue, napi);
  1323. int rxd_done;
  1324. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1325. if (rxd_done < budget) {
  1326. napi_complete(napi);
  1327. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1328. }
  1329. return rxd_done;
  1330. }
  1331. /*
  1332. * NAPI polling function for MSI-X mode with multiple Rx queues
  1333. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1334. */
  1335. static int
  1336. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1337. {
  1338. struct vmxnet3_rx_queue *rq = container_of(napi,
  1339. struct vmxnet3_rx_queue, napi);
  1340. struct vmxnet3_adapter *adapter = rq->adapter;
  1341. int rxd_done;
  1342. /* When sharing interrupt with corresponding tx queue, process
  1343. * tx completions in that queue as well
  1344. */
  1345. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1346. struct vmxnet3_tx_queue *tq =
  1347. &adapter->tx_queue[rq - adapter->rx_queue];
  1348. vmxnet3_tq_tx_complete(tq, adapter);
  1349. }
  1350. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1351. if (rxd_done < budget) {
  1352. napi_complete(napi);
  1353. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1354. }
  1355. return rxd_done;
  1356. }
  1357. #ifdef CONFIG_PCI_MSI
  1358. /*
  1359. * Handle completion interrupts on tx queues
  1360. * Returns whether or not the intr is handled
  1361. */
  1362. static irqreturn_t
  1363. vmxnet3_msix_tx(int irq, void *data)
  1364. {
  1365. struct vmxnet3_tx_queue *tq = data;
  1366. struct vmxnet3_adapter *adapter = tq->adapter;
  1367. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1368. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1369. /* Handle the case where only one irq is allocate for all tx queues */
  1370. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1371. int i;
  1372. for (i = 0; i < adapter->num_tx_queues; i++) {
  1373. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1374. vmxnet3_tq_tx_complete(txq, adapter);
  1375. }
  1376. } else {
  1377. vmxnet3_tq_tx_complete(tq, adapter);
  1378. }
  1379. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1380. return IRQ_HANDLED;
  1381. }
  1382. /*
  1383. * Handle completion interrupts on rx queues. Returns whether or not the
  1384. * intr is handled
  1385. */
  1386. static irqreturn_t
  1387. vmxnet3_msix_rx(int irq, void *data)
  1388. {
  1389. struct vmxnet3_rx_queue *rq = data;
  1390. struct vmxnet3_adapter *adapter = rq->adapter;
  1391. /* disable intr if needed */
  1392. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1393. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1394. napi_schedule(&rq->napi);
  1395. return IRQ_HANDLED;
  1396. }
  1397. /*
  1398. *----------------------------------------------------------------------------
  1399. *
  1400. * vmxnet3_msix_event --
  1401. *
  1402. * vmxnet3 msix event intr handler
  1403. *
  1404. * Result:
  1405. * whether or not the intr is handled
  1406. *
  1407. *----------------------------------------------------------------------------
  1408. */
  1409. static irqreturn_t
  1410. vmxnet3_msix_event(int irq, void *data)
  1411. {
  1412. struct net_device *dev = data;
  1413. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1414. /* disable intr if needed */
  1415. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1416. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1417. if (adapter->shared->ecr)
  1418. vmxnet3_process_events(adapter);
  1419. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1420. return IRQ_HANDLED;
  1421. }
  1422. #endif /* CONFIG_PCI_MSI */
  1423. /* Interrupt handler for vmxnet3 */
  1424. static irqreturn_t
  1425. vmxnet3_intr(int irq, void *dev_id)
  1426. {
  1427. struct net_device *dev = dev_id;
  1428. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1429. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1430. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1431. if (unlikely(icr == 0))
  1432. /* not ours */
  1433. return IRQ_NONE;
  1434. }
  1435. /* disable intr if needed */
  1436. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1437. vmxnet3_disable_all_intrs(adapter);
  1438. napi_schedule(&adapter->rx_queue[0].napi);
  1439. return IRQ_HANDLED;
  1440. }
  1441. #ifdef CONFIG_NET_POLL_CONTROLLER
  1442. /* netpoll callback. */
  1443. static void
  1444. vmxnet3_netpoll(struct net_device *netdev)
  1445. {
  1446. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1447. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1448. vmxnet3_disable_all_intrs(adapter);
  1449. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1450. vmxnet3_enable_all_intrs(adapter);
  1451. }
  1452. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1453. static int
  1454. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1455. {
  1456. struct vmxnet3_intr *intr = &adapter->intr;
  1457. int err = 0, i;
  1458. int vector = 0;
  1459. #ifdef CONFIG_PCI_MSI
  1460. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1461. for (i = 0; i < adapter->num_tx_queues; i++) {
  1462. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1463. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1464. adapter->netdev->name, vector);
  1465. err = request_irq(
  1466. intr->msix_entries[vector].vector,
  1467. vmxnet3_msix_tx, 0,
  1468. adapter->tx_queue[i].name,
  1469. &adapter->tx_queue[i]);
  1470. } else {
  1471. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1472. adapter->netdev->name, vector);
  1473. }
  1474. if (err) {
  1475. dev_err(&adapter->netdev->dev,
  1476. "Failed to request irq for MSIX, %s, "
  1477. "error %d\n",
  1478. adapter->tx_queue[i].name, err);
  1479. return err;
  1480. }
  1481. /* Handle the case where only 1 MSIx was allocated for
  1482. * all tx queues */
  1483. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1484. for (; i < adapter->num_tx_queues; i++)
  1485. adapter->tx_queue[i].comp_ring.intr_idx
  1486. = vector;
  1487. vector++;
  1488. break;
  1489. } else {
  1490. adapter->tx_queue[i].comp_ring.intr_idx
  1491. = vector++;
  1492. }
  1493. }
  1494. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1495. vector = 0;
  1496. for (i = 0; i < adapter->num_rx_queues; i++) {
  1497. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1498. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1499. adapter->netdev->name, vector);
  1500. else
  1501. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1502. adapter->netdev->name, vector);
  1503. err = request_irq(intr->msix_entries[vector].vector,
  1504. vmxnet3_msix_rx, 0,
  1505. adapter->rx_queue[i].name,
  1506. &(adapter->rx_queue[i]));
  1507. if (err) {
  1508. printk(KERN_ERR "Failed to request irq for MSIX"
  1509. ", %s, error %d\n",
  1510. adapter->rx_queue[i].name, err);
  1511. return err;
  1512. }
  1513. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1514. }
  1515. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1516. adapter->netdev->name, vector);
  1517. err = request_irq(intr->msix_entries[vector].vector,
  1518. vmxnet3_msix_event, 0,
  1519. intr->event_msi_vector_name, adapter->netdev);
  1520. intr->event_intr_idx = vector;
  1521. } else if (intr->type == VMXNET3_IT_MSI) {
  1522. adapter->num_rx_queues = 1;
  1523. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1524. adapter->netdev->name, adapter->netdev);
  1525. } else {
  1526. #endif
  1527. adapter->num_rx_queues = 1;
  1528. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1529. IRQF_SHARED, adapter->netdev->name,
  1530. adapter->netdev);
  1531. #ifdef CONFIG_PCI_MSI
  1532. }
  1533. #endif
  1534. intr->num_intrs = vector + 1;
  1535. if (err) {
  1536. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1537. ":%d\n", adapter->netdev->name, intr->type, err);
  1538. } else {
  1539. /* Number of rx queues will not change after this */
  1540. for (i = 0; i < adapter->num_rx_queues; i++) {
  1541. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1542. rq->qid = i;
  1543. rq->qid2 = i + adapter->num_rx_queues;
  1544. }
  1545. /* init our intr settings */
  1546. for (i = 0; i < intr->num_intrs; i++)
  1547. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1548. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1549. adapter->intr.event_intr_idx = 0;
  1550. for (i = 0; i < adapter->num_tx_queues; i++)
  1551. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1552. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1553. }
  1554. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1555. "allocated\n", adapter->netdev->name, intr->type,
  1556. intr->mask_mode, intr->num_intrs);
  1557. }
  1558. return err;
  1559. }
  1560. static void
  1561. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1562. {
  1563. struct vmxnet3_intr *intr = &adapter->intr;
  1564. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1565. switch (intr->type) {
  1566. #ifdef CONFIG_PCI_MSI
  1567. case VMXNET3_IT_MSIX:
  1568. {
  1569. int i, vector = 0;
  1570. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1571. for (i = 0; i < adapter->num_tx_queues; i++) {
  1572. free_irq(intr->msix_entries[vector++].vector,
  1573. &(adapter->tx_queue[i]));
  1574. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1575. break;
  1576. }
  1577. }
  1578. for (i = 0; i < adapter->num_rx_queues; i++) {
  1579. free_irq(intr->msix_entries[vector++].vector,
  1580. &(adapter->rx_queue[i]));
  1581. }
  1582. free_irq(intr->msix_entries[vector].vector,
  1583. adapter->netdev);
  1584. BUG_ON(vector >= intr->num_intrs);
  1585. break;
  1586. }
  1587. #endif
  1588. case VMXNET3_IT_MSI:
  1589. free_irq(adapter->pdev->irq, adapter->netdev);
  1590. break;
  1591. case VMXNET3_IT_INTX:
  1592. free_irq(adapter->pdev->irq, adapter->netdev);
  1593. break;
  1594. default:
  1595. BUG();
  1596. }
  1597. }
  1598. static void
  1599. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1600. {
  1601. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1602. u16 vid;
  1603. /* allow untagged pkts */
  1604. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1605. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1606. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1607. }
  1608. static int
  1609. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1610. {
  1611. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1612. if (!(netdev->flags & IFF_PROMISC)) {
  1613. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1614. unsigned long flags;
  1615. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1616. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1617. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1618. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1619. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1620. }
  1621. set_bit(vid, adapter->active_vlans);
  1622. return 0;
  1623. }
  1624. static int
  1625. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1626. {
  1627. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1628. if (!(netdev->flags & IFF_PROMISC)) {
  1629. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1630. unsigned long flags;
  1631. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1632. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1633. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1634. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1635. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1636. }
  1637. clear_bit(vid, adapter->active_vlans);
  1638. return 0;
  1639. }
  1640. static u8 *
  1641. vmxnet3_copy_mc(struct net_device *netdev)
  1642. {
  1643. u8 *buf = NULL;
  1644. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1645. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1646. if (sz <= 0xffff) {
  1647. /* We may be called with BH disabled */
  1648. buf = kmalloc(sz, GFP_ATOMIC);
  1649. if (buf) {
  1650. struct netdev_hw_addr *ha;
  1651. int i = 0;
  1652. netdev_for_each_mc_addr(ha, netdev)
  1653. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1654. ETH_ALEN);
  1655. }
  1656. }
  1657. return buf;
  1658. }
  1659. static void
  1660. vmxnet3_set_mc(struct net_device *netdev)
  1661. {
  1662. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1663. unsigned long flags;
  1664. struct Vmxnet3_RxFilterConf *rxConf =
  1665. &adapter->shared->devRead.rxFilterConf;
  1666. u8 *new_table = NULL;
  1667. u32 new_mode = VMXNET3_RXM_UCAST;
  1668. if (netdev->flags & IFF_PROMISC) {
  1669. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1670. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1671. new_mode |= VMXNET3_RXM_PROMISC;
  1672. } else {
  1673. vmxnet3_restore_vlan(adapter);
  1674. }
  1675. if (netdev->flags & IFF_BROADCAST)
  1676. new_mode |= VMXNET3_RXM_BCAST;
  1677. if (netdev->flags & IFF_ALLMULTI)
  1678. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1679. else
  1680. if (!netdev_mc_empty(netdev)) {
  1681. new_table = vmxnet3_copy_mc(netdev);
  1682. if (new_table) {
  1683. new_mode |= VMXNET3_RXM_MCAST;
  1684. rxConf->mfTableLen = cpu_to_le16(
  1685. netdev_mc_count(netdev) * ETH_ALEN);
  1686. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1687. new_table));
  1688. } else {
  1689. printk(KERN_INFO "%s: failed to copy mcast list"
  1690. ", setting ALL_MULTI\n", netdev->name);
  1691. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1692. }
  1693. }
  1694. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1695. rxConf->mfTableLen = 0;
  1696. rxConf->mfTablePA = 0;
  1697. }
  1698. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1699. if (new_mode != rxConf->rxMode) {
  1700. rxConf->rxMode = cpu_to_le32(new_mode);
  1701. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1702. VMXNET3_CMD_UPDATE_RX_MODE);
  1703. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1704. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1705. }
  1706. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1707. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1708. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1709. kfree(new_table);
  1710. }
  1711. void
  1712. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1713. {
  1714. int i;
  1715. for (i = 0; i < adapter->num_rx_queues; i++)
  1716. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1717. }
  1718. /*
  1719. * Set up driver_shared based on settings in adapter.
  1720. */
  1721. static void
  1722. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1723. {
  1724. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1725. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1726. struct Vmxnet3_TxQueueConf *tqc;
  1727. struct Vmxnet3_RxQueueConf *rqc;
  1728. int i;
  1729. memset(shared, 0, sizeof(*shared));
  1730. /* driver settings */
  1731. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1732. devRead->misc.driverInfo.version = cpu_to_le32(
  1733. VMXNET3_DRIVER_VERSION_NUM);
  1734. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1735. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1736. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1737. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1738. *((u32 *)&devRead->misc.driverInfo.gos));
  1739. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1740. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1741. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1742. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1743. /* set up feature flags */
  1744. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1745. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1746. if (adapter->netdev->features & NETIF_F_LRO) {
  1747. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1748. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1749. }
  1750. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1751. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1752. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1753. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1754. devRead->misc.queueDescLen = cpu_to_le32(
  1755. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1756. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1757. /* tx queue settings */
  1758. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1759. for (i = 0; i < adapter->num_tx_queues; i++) {
  1760. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1761. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1762. tqc = &adapter->tqd_start[i].conf;
  1763. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1764. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1765. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1766. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1767. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1768. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1769. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1770. tqc->ddLen = cpu_to_le32(
  1771. sizeof(struct vmxnet3_tx_buf_info) *
  1772. tqc->txRingSize);
  1773. tqc->intrIdx = tq->comp_ring.intr_idx;
  1774. }
  1775. /* rx queue settings */
  1776. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1777. for (i = 0; i < adapter->num_rx_queues; i++) {
  1778. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1779. rqc = &adapter->rqd_start[i].conf;
  1780. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1781. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1782. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1783. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1784. rq->buf_info));
  1785. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1786. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1787. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1788. rqc->ddLen = cpu_to_le32(
  1789. sizeof(struct vmxnet3_rx_buf_info) *
  1790. (rqc->rxRingSize[0] +
  1791. rqc->rxRingSize[1]));
  1792. rqc->intrIdx = rq->comp_ring.intr_idx;
  1793. }
  1794. #ifdef VMXNET3_RSS
  1795. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1796. if (adapter->rss) {
  1797. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1798. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1799. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1800. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1801. UPT1_RSS_HASH_TYPE_IPV4 |
  1802. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1803. UPT1_RSS_HASH_TYPE_IPV6;
  1804. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1805. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1806. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1807. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1808. for (i = 0; i < rssConf->indTableSize; i++)
  1809. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1810. i, adapter->num_rx_queues);
  1811. devRead->rssConfDesc.confVer = 1;
  1812. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1813. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1814. }
  1815. #endif /* VMXNET3_RSS */
  1816. /* intr settings */
  1817. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1818. VMXNET3_IMM_AUTO;
  1819. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1820. for (i = 0; i < adapter->intr.num_intrs; i++)
  1821. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1822. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1823. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1824. /* rx filter settings */
  1825. devRead->rxFilterConf.rxMode = 0;
  1826. vmxnet3_restore_vlan(adapter);
  1827. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1828. /* the rest are already zeroed */
  1829. }
  1830. int
  1831. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1832. {
  1833. int err, i;
  1834. u32 ret;
  1835. unsigned long flags;
  1836. dev_dbg(&adapter->netdev->dev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1837. " ring sizes %u %u %u\n", adapter->netdev->name,
  1838. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1839. adapter->tx_queue[0].tx_ring.size,
  1840. adapter->rx_queue[0].rx_ring[0].size,
  1841. adapter->rx_queue[0].rx_ring[1].size);
  1842. vmxnet3_tq_init_all(adapter);
  1843. err = vmxnet3_rq_init_all(adapter);
  1844. if (err) {
  1845. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1846. adapter->netdev->name, err);
  1847. goto rq_err;
  1848. }
  1849. err = vmxnet3_request_irqs(adapter);
  1850. if (err) {
  1851. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1852. adapter->netdev->name, err);
  1853. goto irq_err;
  1854. }
  1855. vmxnet3_setup_driver_shared(adapter);
  1856. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1857. adapter->shared_pa));
  1858. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1859. adapter->shared_pa));
  1860. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1861. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1862. VMXNET3_CMD_ACTIVATE_DEV);
  1863. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1864. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1865. if (ret != 0) {
  1866. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1867. adapter->netdev->name, ret);
  1868. err = -EINVAL;
  1869. goto activate_err;
  1870. }
  1871. for (i = 0; i < adapter->num_rx_queues; i++) {
  1872. VMXNET3_WRITE_BAR0_REG(adapter,
  1873. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1874. adapter->rx_queue[i].rx_ring[0].next2fill);
  1875. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1876. (i * VMXNET3_REG_ALIGN)),
  1877. adapter->rx_queue[i].rx_ring[1].next2fill);
  1878. }
  1879. /* Apply the rx filter settins last. */
  1880. vmxnet3_set_mc(adapter->netdev);
  1881. /*
  1882. * Check link state when first activating device. It will start the
  1883. * tx queue if the link is up.
  1884. */
  1885. vmxnet3_check_link(adapter, true);
  1886. for (i = 0; i < adapter->num_rx_queues; i++)
  1887. napi_enable(&adapter->rx_queue[i].napi);
  1888. vmxnet3_enable_all_intrs(adapter);
  1889. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1890. return 0;
  1891. activate_err:
  1892. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1893. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1894. vmxnet3_free_irqs(adapter);
  1895. irq_err:
  1896. rq_err:
  1897. /* free up buffers we allocated */
  1898. vmxnet3_rq_cleanup_all(adapter);
  1899. return err;
  1900. }
  1901. void
  1902. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1903. {
  1904. unsigned long flags;
  1905. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1906. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1907. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1908. }
  1909. int
  1910. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1911. {
  1912. int i;
  1913. unsigned long flags;
  1914. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1915. return 0;
  1916. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1917. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1918. VMXNET3_CMD_QUIESCE_DEV);
  1919. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1920. vmxnet3_disable_all_intrs(adapter);
  1921. for (i = 0; i < adapter->num_rx_queues; i++)
  1922. napi_disable(&adapter->rx_queue[i].napi);
  1923. netif_tx_disable(adapter->netdev);
  1924. adapter->link_speed = 0;
  1925. netif_carrier_off(adapter->netdev);
  1926. vmxnet3_tq_cleanup_all(adapter);
  1927. vmxnet3_rq_cleanup_all(adapter);
  1928. vmxnet3_free_irqs(adapter);
  1929. return 0;
  1930. }
  1931. static void
  1932. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1933. {
  1934. u32 tmp;
  1935. tmp = *(u32 *)mac;
  1936. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1937. tmp = (mac[5] << 8) | mac[4];
  1938. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1939. }
  1940. static int
  1941. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1942. {
  1943. struct sockaddr *addr = p;
  1944. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1945. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1946. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1947. return 0;
  1948. }
  1949. /* ==================== initialization and cleanup routines ============ */
  1950. static int
  1951. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1952. {
  1953. int err;
  1954. unsigned long mmio_start, mmio_len;
  1955. struct pci_dev *pdev = adapter->pdev;
  1956. err = pci_enable_device(pdev);
  1957. if (err) {
  1958. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1959. pci_name(pdev), err);
  1960. return err;
  1961. }
  1962. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1963. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1964. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1965. "for adapter %s\n", pci_name(pdev));
  1966. err = -EIO;
  1967. goto err_set_mask;
  1968. }
  1969. *dma64 = true;
  1970. } else {
  1971. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1972. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  1973. "%s\n", pci_name(pdev));
  1974. err = -EIO;
  1975. goto err_set_mask;
  1976. }
  1977. *dma64 = false;
  1978. }
  1979. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1980. vmxnet3_driver_name);
  1981. if (err) {
  1982. printk(KERN_ERR "Failed to request region for adapter %s: "
  1983. "error %d\n", pci_name(pdev), err);
  1984. goto err_set_mask;
  1985. }
  1986. pci_set_master(pdev);
  1987. mmio_start = pci_resource_start(pdev, 0);
  1988. mmio_len = pci_resource_len(pdev, 0);
  1989. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1990. if (!adapter->hw_addr0) {
  1991. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  1992. pci_name(pdev));
  1993. err = -EIO;
  1994. goto err_ioremap;
  1995. }
  1996. mmio_start = pci_resource_start(pdev, 1);
  1997. mmio_len = pci_resource_len(pdev, 1);
  1998. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1999. if (!adapter->hw_addr1) {
  2000. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  2001. pci_name(pdev));
  2002. err = -EIO;
  2003. goto err_bar1;
  2004. }
  2005. return 0;
  2006. err_bar1:
  2007. iounmap(adapter->hw_addr0);
  2008. err_ioremap:
  2009. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2010. err_set_mask:
  2011. pci_disable_device(pdev);
  2012. return err;
  2013. }
  2014. static void
  2015. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2016. {
  2017. BUG_ON(!adapter->pdev);
  2018. iounmap(adapter->hw_addr0);
  2019. iounmap(adapter->hw_addr1);
  2020. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2021. pci_disable_device(adapter->pdev);
  2022. }
  2023. static void
  2024. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2025. {
  2026. size_t sz, i, ring0_size, ring1_size, comp_size;
  2027. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2028. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2029. VMXNET3_MAX_ETH_HDR_SIZE) {
  2030. adapter->skb_buf_size = adapter->netdev->mtu +
  2031. VMXNET3_MAX_ETH_HDR_SIZE;
  2032. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2033. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2034. adapter->rx_buf_per_pkt = 1;
  2035. } else {
  2036. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2037. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2038. VMXNET3_MAX_ETH_HDR_SIZE;
  2039. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2040. }
  2041. /*
  2042. * for simplicity, force the ring0 size to be a multiple of
  2043. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2044. */
  2045. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2046. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2047. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2048. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2049. sz * sz);
  2050. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2051. comp_size = ring0_size + ring1_size;
  2052. for (i = 0; i < adapter->num_rx_queues; i++) {
  2053. rq = &adapter->rx_queue[i];
  2054. rq->rx_ring[0].size = ring0_size;
  2055. rq->rx_ring[1].size = ring1_size;
  2056. rq->comp_ring.size = comp_size;
  2057. }
  2058. }
  2059. int
  2060. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2061. u32 rx_ring_size, u32 rx_ring2_size)
  2062. {
  2063. int err = 0, i;
  2064. for (i = 0; i < adapter->num_tx_queues; i++) {
  2065. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2066. tq->tx_ring.size = tx_ring_size;
  2067. tq->data_ring.size = tx_ring_size;
  2068. tq->comp_ring.size = tx_ring_size;
  2069. tq->shared = &adapter->tqd_start[i].ctrl;
  2070. tq->stopped = true;
  2071. tq->adapter = adapter;
  2072. tq->qid = i;
  2073. err = vmxnet3_tq_create(tq, adapter);
  2074. /*
  2075. * Too late to change num_tx_queues. We cannot do away with
  2076. * lesser number of queues than what we asked for
  2077. */
  2078. if (err)
  2079. goto queue_err;
  2080. }
  2081. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2082. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2083. vmxnet3_adjust_rx_ring_size(adapter);
  2084. for (i = 0; i < adapter->num_rx_queues; i++) {
  2085. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2086. /* qid and qid2 for rx queues will be assigned later when num
  2087. * of rx queues is finalized after allocating intrs */
  2088. rq->shared = &adapter->rqd_start[i].ctrl;
  2089. rq->adapter = adapter;
  2090. err = vmxnet3_rq_create(rq, adapter);
  2091. if (err) {
  2092. if (i == 0) {
  2093. printk(KERN_ERR "Could not allocate any rx"
  2094. "queues. Aborting.\n");
  2095. goto queue_err;
  2096. } else {
  2097. printk(KERN_INFO "Number of rx queues changed "
  2098. "to : %d.\n", i);
  2099. adapter->num_rx_queues = i;
  2100. err = 0;
  2101. break;
  2102. }
  2103. }
  2104. }
  2105. return err;
  2106. queue_err:
  2107. vmxnet3_tq_destroy_all(adapter);
  2108. return err;
  2109. }
  2110. static int
  2111. vmxnet3_open(struct net_device *netdev)
  2112. {
  2113. struct vmxnet3_adapter *adapter;
  2114. int err, i;
  2115. adapter = netdev_priv(netdev);
  2116. for (i = 0; i < adapter->num_tx_queues; i++)
  2117. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2118. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2119. VMXNET3_DEF_RX_RING_SIZE,
  2120. VMXNET3_DEF_RX_RING_SIZE);
  2121. if (err)
  2122. goto queue_err;
  2123. err = vmxnet3_activate_dev(adapter);
  2124. if (err)
  2125. goto activate_err;
  2126. return 0;
  2127. activate_err:
  2128. vmxnet3_rq_destroy_all(adapter);
  2129. vmxnet3_tq_destroy_all(adapter);
  2130. queue_err:
  2131. return err;
  2132. }
  2133. static int
  2134. vmxnet3_close(struct net_device *netdev)
  2135. {
  2136. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2137. /*
  2138. * Reset_work may be in the middle of resetting the device, wait for its
  2139. * completion.
  2140. */
  2141. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2142. msleep(1);
  2143. vmxnet3_quiesce_dev(adapter);
  2144. vmxnet3_rq_destroy_all(adapter);
  2145. vmxnet3_tq_destroy_all(adapter);
  2146. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2147. return 0;
  2148. }
  2149. void
  2150. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2151. {
  2152. int i;
  2153. /*
  2154. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2155. * vmxnet3_close() will deadlock.
  2156. */
  2157. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2158. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2159. for (i = 0; i < adapter->num_rx_queues; i++)
  2160. napi_enable(&adapter->rx_queue[i].napi);
  2161. dev_close(adapter->netdev);
  2162. }
  2163. static int
  2164. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2165. {
  2166. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2167. int err = 0;
  2168. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2169. return -EINVAL;
  2170. netdev->mtu = new_mtu;
  2171. /*
  2172. * Reset_work may be in the middle of resetting the device, wait for its
  2173. * completion.
  2174. */
  2175. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2176. msleep(1);
  2177. if (netif_running(netdev)) {
  2178. vmxnet3_quiesce_dev(adapter);
  2179. vmxnet3_reset_dev(adapter);
  2180. /* we need to re-create the rx queue based on the new mtu */
  2181. vmxnet3_rq_destroy_all(adapter);
  2182. vmxnet3_adjust_rx_ring_size(adapter);
  2183. err = vmxnet3_rq_create_all(adapter);
  2184. if (err) {
  2185. printk(KERN_ERR "%s: failed to re-create rx queues,"
  2186. " error %d. Closing it.\n", netdev->name, err);
  2187. goto out;
  2188. }
  2189. err = vmxnet3_activate_dev(adapter);
  2190. if (err) {
  2191. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  2192. "Closing it\n", netdev->name, err);
  2193. goto out;
  2194. }
  2195. }
  2196. out:
  2197. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2198. if (err)
  2199. vmxnet3_force_close(adapter);
  2200. return err;
  2201. }
  2202. static void
  2203. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2204. {
  2205. struct net_device *netdev = adapter->netdev;
  2206. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2207. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2208. NETIF_F_HW_VLAN_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2209. NETIF_F_LRO;
  2210. if (dma64)
  2211. netdev->hw_features |= NETIF_F_HIGHDMA;
  2212. netdev->vlan_features = netdev->hw_features &
  2213. ~(NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2214. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_FILTER;
  2215. netdev_info(adapter->netdev,
  2216. "features: sg csum vlan jf tso tsoIPv6 lro%s\n",
  2217. dma64 ? " highDMA" : "");
  2218. }
  2219. static void
  2220. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2221. {
  2222. u32 tmp;
  2223. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2224. *(u32 *)mac = tmp;
  2225. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2226. mac[4] = tmp & 0xff;
  2227. mac[5] = (tmp >> 8) & 0xff;
  2228. }
  2229. #ifdef CONFIG_PCI_MSI
  2230. /*
  2231. * Enable MSIx vectors.
  2232. * Returns :
  2233. * 0 on successful enabling of required vectors,
  2234. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2235. * could be enabled.
  2236. * number of vectors which can be enabled otherwise (this number is smaller
  2237. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2238. */
  2239. static int
  2240. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2241. int vectors)
  2242. {
  2243. int err = 0, vector_threshold;
  2244. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2245. while (vectors >= vector_threshold) {
  2246. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2247. vectors);
  2248. if (!err) {
  2249. adapter->intr.num_intrs = vectors;
  2250. return 0;
  2251. } else if (err < 0) {
  2252. netdev_err(adapter->netdev,
  2253. "Failed to enable MSI-X, error: %d\n", err);
  2254. vectors = 0;
  2255. } else if (err < vector_threshold) {
  2256. break;
  2257. } else {
  2258. /* If fails to enable required number of MSI-x vectors
  2259. * try enabling minimum number of vectors required.
  2260. */
  2261. netdev_err(adapter->netdev,
  2262. "Failed to enable %d MSI-X, trying %d instead\n",
  2263. vectors, vector_threshold);
  2264. vectors = vector_threshold;
  2265. }
  2266. }
  2267. netdev_info(adapter->netdev,
  2268. "Number of MSI-X interrupts which can be allocated are lower than min threshold required.\n");
  2269. return err;
  2270. }
  2271. #endif /* CONFIG_PCI_MSI */
  2272. static void
  2273. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2274. {
  2275. u32 cfg;
  2276. unsigned long flags;
  2277. /* intr settings */
  2278. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2279. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2280. VMXNET3_CMD_GET_CONF_INTR);
  2281. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2282. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2283. adapter->intr.type = cfg & 0x3;
  2284. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2285. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2286. adapter->intr.type = VMXNET3_IT_MSIX;
  2287. }
  2288. #ifdef CONFIG_PCI_MSI
  2289. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2290. int vector, err = 0;
  2291. adapter->intr.num_intrs = (adapter->share_intr ==
  2292. VMXNET3_INTR_TXSHARE) ? 1 :
  2293. adapter->num_tx_queues;
  2294. adapter->intr.num_intrs += (adapter->share_intr ==
  2295. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2296. adapter->num_rx_queues;
  2297. adapter->intr.num_intrs += 1; /* for link event */
  2298. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2299. VMXNET3_LINUX_MIN_MSIX_VECT
  2300. ? adapter->intr.num_intrs :
  2301. VMXNET3_LINUX_MIN_MSIX_VECT);
  2302. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2303. adapter->intr.msix_entries[vector].entry = vector;
  2304. err = vmxnet3_acquire_msix_vectors(adapter,
  2305. adapter->intr.num_intrs);
  2306. /* If we cannot allocate one MSIx vector per queue
  2307. * then limit the number of rx queues to 1
  2308. */
  2309. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2310. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2311. || adapter->num_rx_queues != 1) {
  2312. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2313. printk(KERN_ERR "Number of rx queues : 1\n");
  2314. adapter->num_rx_queues = 1;
  2315. adapter->intr.num_intrs =
  2316. VMXNET3_LINUX_MIN_MSIX_VECT;
  2317. }
  2318. return;
  2319. }
  2320. if (!err)
  2321. return;
  2322. /* If we cannot allocate MSIx vectors use only one rx queue */
  2323. netdev_info(adapter->netdev,
  2324. "Failed to enable MSI-X, error %d . Limiting #rx queues to 1, try MSI.\n",
  2325. err);
  2326. adapter->intr.type = VMXNET3_IT_MSI;
  2327. }
  2328. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2329. int err;
  2330. err = pci_enable_msi(adapter->pdev);
  2331. if (!err) {
  2332. adapter->num_rx_queues = 1;
  2333. adapter->intr.num_intrs = 1;
  2334. return;
  2335. }
  2336. }
  2337. #endif /* CONFIG_PCI_MSI */
  2338. adapter->num_rx_queues = 1;
  2339. printk(KERN_INFO "Using INTx interrupt, #Rx queues: 1.\n");
  2340. adapter->intr.type = VMXNET3_IT_INTX;
  2341. /* INT-X related setting */
  2342. adapter->intr.num_intrs = 1;
  2343. }
  2344. static void
  2345. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2346. {
  2347. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2348. pci_disable_msix(adapter->pdev);
  2349. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2350. pci_disable_msi(adapter->pdev);
  2351. else
  2352. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2353. }
  2354. static void
  2355. vmxnet3_tx_timeout(struct net_device *netdev)
  2356. {
  2357. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2358. adapter->tx_timeout_count++;
  2359. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  2360. schedule_work(&adapter->work);
  2361. netif_wake_queue(adapter->netdev);
  2362. }
  2363. static void
  2364. vmxnet3_reset_work(struct work_struct *data)
  2365. {
  2366. struct vmxnet3_adapter *adapter;
  2367. adapter = container_of(data, struct vmxnet3_adapter, work);
  2368. /* if another thread is resetting the device, no need to proceed */
  2369. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2370. return;
  2371. /* if the device is closed, we must leave it alone */
  2372. rtnl_lock();
  2373. if (netif_running(adapter->netdev)) {
  2374. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  2375. vmxnet3_quiesce_dev(adapter);
  2376. vmxnet3_reset_dev(adapter);
  2377. vmxnet3_activate_dev(adapter);
  2378. } else {
  2379. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  2380. }
  2381. rtnl_unlock();
  2382. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2383. }
  2384. static int
  2385. vmxnet3_probe_device(struct pci_dev *pdev,
  2386. const struct pci_device_id *id)
  2387. {
  2388. static const struct net_device_ops vmxnet3_netdev_ops = {
  2389. .ndo_open = vmxnet3_open,
  2390. .ndo_stop = vmxnet3_close,
  2391. .ndo_start_xmit = vmxnet3_xmit_frame,
  2392. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2393. .ndo_change_mtu = vmxnet3_change_mtu,
  2394. .ndo_set_features = vmxnet3_set_features,
  2395. .ndo_get_stats64 = vmxnet3_get_stats64,
  2396. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2397. .ndo_set_rx_mode = vmxnet3_set_mc,
  2398. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2399. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2400. #ifdef CONFIG_NET_POLL_CONTROLLER
  2401. .ndo_poll_controller = vmxnet3_netpoll,
  2402. #endif
  2403. };
  2404. int err;
  2405. bool dma64 = false; /* stupid gcc */
  2406. u32 ver;
  2407. struct net_device *netdev;
  2408. struct vmxnet3_adapter *adapter;
  2409. u8 mac[ETH_ALEN];
  2410. int size;
  2411. int num_tx_queues;
  2412. int num_rx_queues;
  2413. if (!pci_msi_enabled())
  2414. enable_mq = 0;
  2415. #ifdef VMXNET3_RSS
  2416. if (enable_mq)
  2417. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2418. (int)num_online_cpus());
  2419. else
  2420. #endif
  2421. num_rx_queues = 1;
  2422. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2423. if (enable_mq)
  2424. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2425. (int)num_online_cpus());
  2426. else
  2427. num_tx_queues = 1;
  2428. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2429. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2430. max(num_tx_queues, num_rx_queues));
  2431. printk(KERN_INFO "# of Tx queues : %d, # of Rx queues : %d\n",
  2432. num_tx_queues, num_rx_queues);
  2433. if (!netdev)
  2434. return -ENOMEM;
  2435. pci_set_drvdata(pdev, netdev);
  2436. adapter = netdev_priv(netdev);
  2437. adapter->netdev = netdev;
  2438. adapter->pdev = pdev;
  2439. spin_lock_init(&adapter->cmd_lock);
  2440. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2441. sizeof(struct Vmxnet3_DriverShared),
  2442. &adapter->shared_pa);
  2443. if (!adapter->shared) {
  2444. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2445. pci_name(pdev));
  2446. err = -ENOMEM;
  2447. goto err_alloc_shared;
  2448. }
  2449. adapter->num_rx_queues = num_rx_queues;
  2450. adapter->num_tx_queues = num_tx_queues;
  2451. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2452. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2453. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2454. &adapter->queue_desc_pa);
  2455. if (!adapter->tqd_start) {
  2456. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2457. pci_name(pdev));
  2458. err = -ENOMEM;
  2459. goto err_alloc_queue_desc;
  2460. }
  2461. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2462. adapter->num_tx_queues);
  2463. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2464. if (adapter->pm_conf == NULL) {
  2465. err = -ENOMEM;
  2466. goto err_alloc_pm;
  2467. }
  2468. #ifdef VMXNET3_RSS
  2469. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2470. if (adapter->rss_conf == NULL) {
  2471. err = -ENOMEM;
  2472. goto err_alloc_rss;
  2473. }
  2474. #endif /* VMXNET3_RSS */
  2475. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2476. if (err < 0)
  2477. goto err_alloc_pci;
  2478. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2479. if (ver & 1) {
  2480. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2481. } else {
  2482. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2483. " %s\n", ver, pci_name(pdev));
  2484. err = -EBUSY;
  2485. goto err_ver;
  2486. }
  2487. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2488. if (ver & 1) {
  2489. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2490. } else {
  2491. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2492. "adapter %s\n", ver, pci_name(pdev));
  2493. err = -EBUSY;
  2494. goto err_ver;
  2495. }
  2496. SET_NETDEV_DEV(netdev, &pdev->dev);
  2497. vmxnet3_declare_features(adapter, dma64);
  2498. adapter->dev_number = atomic_read(&devices_found);
  2499. adapter->share_intr = irq_share_mode;
  2500. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2501. adapter->num_tx_queues != adapter->num_rx_queues)
  2502. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2503. vmxnet3_alloc_intr_resources(adapter);
  2504. #ifdef VMXNET3_RSS
  2505. if (adapter->num_rx_queues > 1 &&
  2506. adapter->intr.type == VMXNET3_IT_MSIX) {
  2507. adapter->rss = true;
  2508. printk(KERN_INFO "RSS is enabled.\n");
  2509. } else {
  2510. adapter->rss = false;
  2511. }
  2512. #endif
  2513. vmxnet3_read_mac_addr(adapter, mac);
  2514. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2515. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2516. vmxnet3_set_ethtool_ops(netdev);
  2517. netdev->watchdog_timeo = 5 * HZ;
  2518. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2519. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2520. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2521. int i;
  2522. for (i = 0; i < adapter->num_rx_queues; i++) {
  2523. netif_napi_add(adapter->netdev,
  2524. &adapter->rx_queue[i].napi,
  2525. vmxnet3_poll_rx_only, 64);
  2526. }
  2527. } else {
  2528. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2529. vmxnet3_poll, 64);
  2530. }
  2531. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2532. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2533. netif_carrier_off(netdev);
  2534. err = register_netdev(netdev);
  2535. if (err) {
  2536. printk(KERN_ERR "Failed to register adapter %s\n",
  2537. pci_name(pdev));
  2538. goto err_register;
  2539. }
  2540. vmxnet3_check_link(adapter, false);
  2541. atomic_inc(&devices_found);
  2542. return 0;
  2543. err_register:
  2544. vmxnet3_free_intr_resources(adapter);
  2545. err_ver:
  2546. vmxnet3_free_pci_resources(adapter);
  2547. err_alloc_pci:
  2548. #ifdef VMXNET3_RSS
  2549. kfree(adapter->rss_conf);
  2550. err_alloc_rss:
  2551. #endif
  2552. kfree(adapter->pm_conf);
  2553. err_alloc_pm:
  2554. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2555. adapter->queue_desc_pa);
  2556. err_alloc_queue_desc:
  2557. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2558. adapter->shared, adapter->shared_pa);
  2559. err_alloc_shared:
  2560. pci_set_drvdata(pdev, NULL);
  2561. free_netdev(netdev);
  2562. return err;
  2563. }
  2564. static void
  2565. vmxnet3_remove_device(struct pci_dev *pdev)
  2566. {
  2567. struct net_device *netdev = pci_get_drvdata(pdev);
  2568. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2569. int size = 0;
  2570. int num_rx_queues;
  2571. #ifdef VMXNET3_RSS
  2572. if (enable_mq)
  2573. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2574. (int)num_online_cpus());
  2575. else
  2576. #endif
  2577. num_rx_queues = 1;
  2578. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2579. cancel_work_sync(&adapter->work);
  2580. unregister_netdev(netdev);
  2581. vmxnet3_free_intr_resources(adapter);
  2582. vmxnet3_free_pci_resources(adapter);
  2583. #ifdef VMXNET3_RSS
  2584. kfree(adapter->rss_conf);
  2585. #endif
  2586. kfree(adapter->pm_conf);
  2587. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2588. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2589. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2590. adapter->queue_desc_pa);
  2591. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2592. adapter->shared, adapter->shared_pa);
  2593. free_netdev(netdev);
  2594. }
  2595. #ifdef CONFIG_PM
  2596. static int
  2597. vmxnet3_suspend(struct device *device)
  2598. {
  2599. struct pci_dev *pdev = to_pci_dev(device);
  2600. struct net_device *netdev = pci_get_drvdata(pdev);
  2601. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2602. struct Vmxnet3_PMConf *pmConf;
  2603. struct ethhdr *ehdr;
  2604. struct arphdr *ahdr;
  2605. u8 *arpreq;
  2606. struct in_device *in_dev;
  2607. struct in_ifaddr *ifa;
  2608. unsigned long flags;
  2609. int i = 0;
  2610. if (!netif_running(netdev))
  2611. return 0;
  2612. for (i = 0; i < adapter->num_rx_queues; i++)
  2613. napi_disable(&adapter->rx_queue[i].napi);
  2614. vmxnet3_disable_all_intrs(adapter);
  2615. vmxnet3_free_irqs(adapter);
  2616. vmxnet3_free_intr_resources(adapter);
  2617. netif_device_detach(netdev);
  2618. netif_tx_stop_all_queues(netdev);
  2619. /* Create wake-up filters. */
  2620. pmConf = adapter->pm_conf;
  2621. memset(pmConf, 0, sizeof(*pmConf));
  2622. if (adapter->wol & WAKE_UCAST) {
  2623. pmConf->filters[i].patternSize = ETH_ALEN;
  2624. pmConf->filters[i].maskSize = 1;
  2625. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2626. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2627. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2628. i++;
  2629. }
  2630. if (adapter->wol & WAKE_ARP) {
  2631. in_dev = in_dev_get(netdev);
  2632. if (!in_dev)
  2633. goto skip_arp;
  2634. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2635. if (!ifa)
  2636. goto skip_arp;
  2637. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2638. sizeof(struct arphdr) + /* ARP header */
  2639. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2640. 2 * sizeof(u32); /*2 IPv4 addresses */
  2641. pmConf->filters[i].maskSize =
  2642. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2643. /* ETH_P_ARP in Ethernet header. */
  2644. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2645. ehdr->h_proto = htons(ETH_P_ARP);
  2646. /* ARPOP_REQUEST in ARP header. */
  2647. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2648. ahdr->ar_op = htons(ARPOP_REQUEST);
  2649. arpreq = (u8 *)(ahdr + 1);
  2650. /* The Unicast IPv4 address in 'tip' field. */
  2651. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2652. *(u32 *)arpreq = ifa->ifa_address;
  2653. /* The mask for the relevant bits. */
  2654. pmConf->filters[i].mask[0] = 0x00;
  2655. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2656. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2657. pmConf->filters[i].mask[3] = 0x00;
  2658. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2659. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2660. in_dev_put(in_dev);
  2661. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2662. i++;
  2663. }
  2664. skip_arp:
  2665. if (adapter->wol & WAKE_MAGIC)
  2666. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2667. pmConf->numFilters = i;
  2668. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2669. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2670. *pmConf));
  2671. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2672. pmConf));
  2673. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2674. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2675. VMXNET3_CMD_UPDATE_PMCFG);
  2676. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2677. pci_save_state(pdev);
  2678. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2679. adapter->wol);
  2680. pci_disable_device(pdev);
  2681. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2682. return 0;
  2683. }
  2684. static int
  2685. vmxnet3_resume(struct device *device)
  2686. {
  2687. int err, i = 0;
  2688. unsigned long flags;
  2689. struct pci_dev *pdev = to_pci_dev(device);
  2690. struct net_device *netdev = pci_get_drvdata(pdev);
  2691. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2692. struct Vmxnet3_PMConf *pmConf;
  2693. if (!netif_running(netdev))
  2694. return 0;
  2695. /* Destroy wake-up filters. */
  2696. pmConf = adapter->pm_conf;
  2697. memset(pmConf, 0, sizeof(*pmConf));
  2698. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2699. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2700. *pmConf));
  2701. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2702. pmConf));
  2703. netif_device_attach(netdev);
  2704. pci_set_power_state(pdev, PCI_D0);
  2705. pci_restore_state(pdev);
  2706. err = pci_enable_device_mem(pdev);
  2707. if (err != 0)
  2708. return err;
  2709. pci_enable_wake(pdev, PCI_D0, 0);
  2710. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2711. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2712. VMXNET3_CMD_UPDATE_PMCFG);
  2713. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2714. vmxnet3_alloc_intr_resources(adapter);
  2715. vmxnet3_request_irqs(adapter);
  2716. for (i = 0; i < adapter->num_rx_queues; i++)
  2717. napi_enable(&adapter->rx_queue[i].napi);
  2718. vmxnet3_enable_all_intrs(adapter);
  2719. return 0;
  2720. }
  2721. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2722. .suspend = vmxnet3_suspend,
  2723. .resume = vmxnet3_resume,
  2724. };
  2725. #endif
  2726. static struct pci_driver vmxnet3_driver = {
  2727. .name = vmxnet3_driver_name,
  2728. .id_table = vmxnet3_pciid_table,
  2729. .probe = vmxnet3_probe_device,
  2730. .remove = vmxnet3_remove_device,
  2731. #ifdef CONFIG_PM
  2732. .driver.pm = &vmxnet3_pm_ops,
  2733. #endif
  2734. };
  2735. static int __init
  2736. vmxnet3_init_module(void)
  2737. {
  2738. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2739. VMXNET3_DRIVER_VERSION_REPORT);
  2740. return pci_register_driver(&vmxnet3_driver);
  2741. }
  2742. module_init(vmxnet3_init_module);
  2743. static void
  2744. vmxnet3_exit_module(void)
  2745. {
  2746. pci_unregister_driver(&vmxnet3_driver);
  2747. }
  2748. module_exit(vmxnet3_exit_module);
  2749. MODULE_AUTHOR("VMware, Inc.");
  2750. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2751. MODULE_LICENSE("GPL v2");
  2752. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);