dss.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/gfp.h>
  33. #include <video/omapdss.h>
  34. #include <plat/cpu.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static int dss_runtime_get(void);
  54. static void dss_runtime_put(void);
  55. struct dss_features {
  56. u8 fck_div_max;
  57. u8 dss_fck_multiplier;
  58. const char *clk_name;
  59. };
  60. static struct {
  61. struct platform_device *pdev;
  62. void __iomem *base;
  63. struct clk *dpll4_m4_ck;
  64. struct clk *dss_clk;
  65. unsigned long cache_req_pck;
  66. unsigned long cache_prate;
  67. struct dss_clock_info cache_dss_cinfo;
  68. struct dispc_clock_info cache_dispc_cinfo;
  69. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  70. enum omap_dss_clk_source dispc_clk_source;
  71. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  72. bool ctx_valid;
  73. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  74. const struct dss_features *feat;
  75. } dss;
  76. static const char * const dss_generic_clk_source_names[] = {
  77. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  78. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  79. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  80. };
  81. static const struct dss_features omap24xx_dss_feats __initconst = {
  82. .fck_div_max = 16,
  83. .dss_fck_multiplier = 2,
  84. .clk_name = NULL,
  85. };
  86. static const struct dss_features omap34xx_dss_feats __initconst = {
  87. .fck_div_max = 16,
  88. .dss_fck_multiplier = 2,
  89. .clk_name = "dpll4_m4_ck",
  90. };
  91. static const struct dss_features omap3630_dss_feats __initconst = {
  92. .fck_div_max = 32,
  93. .dss_fck_multiplier = 1,
  94. .clk_name = "dpll4_m4_ck",
  95. };
  96. static const struct dss_features omap44xx_dss_feats __initconst = {
  97. .fck_div_max = 32,
  98. .dss_fck_multiplier = 1,
  99. .clk_name = "dpll_per_m5x2_ck",
  100. };
  101. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  102. {
  103. __raw_writel(val, dss.base + idx.idx);
  104. }
  105. static inline u32 dss_read_reg(const struct dss_reg idx)
  106. {
  107. return __raw_readl(dss.base + idx.idx);
  108. }
  109. #define SR(reg) \
  110. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  111. #define RR(reg) \
  112. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  113. static void dss_save_context(void)
  114. {
  115. DSSDBG("dss_save_context\n");
  116. SR(CONTROL);
  117. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  118. OMAP_DISPLAY_TYPE_SDI) {
  119. SR(SDI_CONTROL);
  120. SR(PLL_CONTROL);
  121. }
  122. dss.ctx_valid = true;
  123. DSSDBG("context saved\n");
  124. }
  125. static void dss_restore_context(void)
  126. {
  127. DSSDBG("dss_restore_context\n");
  128. if (!dss.ctx_valid)
  129. return;
  130. RR(CONTROL);
  131. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  132. OMAP_DISPLAY_TYPE_SDI) {
  133. RR(SDI_CONTROL);
  134. RR(PLL_CONTROL);
  135. }
  136. DSSDBG("context restored\n");
  137. }
  138. #undef SR
  139. #undef RR
  140. void dss_sdi_init(int datapairs)
  141. {
  142. u32 l;
  143. BUG_ON(datapairs > 3 || datapairs < 1);
  144. l = dss_read_reg(DSS_SDI_CONTROL);
  145. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  146. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  147. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  148. dss_write_reg(DSS_SDI_CONTROL, l);
  149. l = dss_read_reg(DSS_PLL_CONTROL);
  150. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  151. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  152. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  153. dss_write_reg(DSS_PLL_CONTROL, l);
  154. }
  155. int dss_sdi_enable(void)
  156. {
  157. unsigned long timeout;
  158. dispc_pck_free_enable(1);
  159. /* Reset SDI PLL */
  160. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  161. udelay(1); /* wait 2x PCLK */
  162. /* Lock SDI PLL */
  163. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  164. /* Waiting for PLL lock request to complete */
  165. timeout = jiffies + msecs_to_jiffies(500);
  166. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  167. if (time_after_eq(jiffies, timeout)) {
  168. DSSERR("PLL lock request timed out\n");
  169. goto err1;
  170. }
  171. }
  172. /* Clearing PLL_GO bit */
  173. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  174. /* Waiting for PLL to lock */
  175. timeout = jiffies + msecs_to_jiffies(500);
  176. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  177. if (time_after_eq(jiffies, timeout)) {
  178. DSSERR("PLL lock timed out\n");
  179. goto err1;
  180. }
  181. }
  182. dispc_lcd_enable_signal(1);
  183. /* Waiting for SDI reset to complete */
  184. timeout = jiffies + msecs_to_jiffies(500);
  185. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  186. if (time_after_eq(jiffies, timeout)) {
  187. DSSERR("SDI reset timed out\n");
  188. goto err2;
  189. }
  190. }
  191. return 0;
  192. err2:
  193. dispc_lcd_enable_signal(0);
  194. err1:
  195. /* Reset SDI PLL */
  196. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  197. dispc_pck_free_enable(0);
  198. return -ETIMEDOUT;
  199. }
  200. void dss_sdi_disable(void)
  201. {
  202. dispc_lcd_enable_signal(0);
  203. dispc_pck_free_enable(0);
  204. /* Reset SDI PLL */
  205. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  206. }
  207. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  208. {
  209. return dss_generic_clk_source_names[clk_src];
  210. }
  211. void dss_dump_clocks(struct seq_file *s)
  212. {
  213. unsigned long dpll4_ck_rate;
  214. unsigned long dpll4_m4_ck_rate;
  215. const char *fclk_name, *fclk_real_name;
  216. unsigned long fclk_rate;
  217. if (dss_runtime_get())
  218. return;
  219. seq_printf(s, "- DSS -\n");
  220. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  221. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  222. fclk_rate = clk_get_rate(dss.dss_clk);
  223. if (dss.dpll4_m4_ck) {
  224. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  225. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  226. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  227. seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
  228. fclk_name, fclk_real_name, dpll4_ck_rate,
  229. dpll4_ck_rate / dpll4_m4_ck_rate,
  230. dss.feat->dss_fck_multiplier, fclk_rate);
  231. } else {
  232. seq_printf(s, "%s (%s) = %lu\n",
  233. fclk_name, fclk_real_name,
  234. fclk_rate);
  235. }
  236. dss_runtime_put();
  237. }
  238. static void dss_dump_regs(struct seq_file *s)
  239. {
  240. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  241. if (dss_runtime_get())
  242. return;
  243. DUMPREG(DSS_REVISION);
  244. DUMPREG(DSS_SYSCONFIG);
  245. DUMPREG(DSS_SYSSTATUS);
  246. DUMPREG(DSS_CONTROL);
  247. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  248. OMAP_DISPLAY_TYPE_SDI) {
  249. DUMPREG(DSS_SDI_CONTROL);
  250. DUMPREG(DSS_PLL_CONTROL);
  251. DUMPREG(DSS_SDI_STATUS);
  252. }
  253. dss_runtime_put();
  254. #undef DUMPREG
  255. }
  256. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  257. {
  258. struct platform_device *dsidev;
  259. int b;
  260. u8 start, end;
  261. switch (clk_src) {
  262. case OMAP_DSS_CLK_SRC_FCK:
  263. b = 0;
  264. break;
  265. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  266. b = 1;
  267. dsidev = dsi_get_dsidev_from_id(0);
  268. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  269. break;
  270. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  271. b = 2;
  272. dsidev = dsi_get_dsidev_from_id(1);
  273. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  274. break;
  275. default:
  276. BUG();
  277. return;
  278. }
  279. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  280. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  281. dss.dispc_clk_source = clk_src;
  282. }
  283. void dss_select_dsi_clk_source(int dsi_module,
  284. enum omap_dss_clk_source clk_src)
  285. {
  286. struct platform_device *dsidev;
  287. int b, pos;
  288. switch (clk_src) {
  289. case OMAP_DSS_CLK_SRC_FCK:
  290. b = 0;
  291. break;
  292. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  293. BUG_ON(dsi_module != 0);
  294. b = 1;
  295. dsidev = dsi_get_dsidev_from_id(0);
  296. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  297. break;
  298. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  299. BUG_ON(dsi_module != 1);
  300. b = 1;
  301. dsidev = dsi_get_dsidev_from_id(1);
  302. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  303. break;
  304. default:
  305. BUG();
  306. return;
  307. }
  308. pos = dsi_module == 0 ? 1 : 10;
  309. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  310. dss.dsi_clk_source[dsi_module] = clk_src;
  311. }
  312. void dss_select_lcd_clk_source(enum omap_channel channel,
  313. enum omap_dss_clk_source clk_src)
  314. {
  315. struct platform_device *dsidev;
  316. int b, ix, pos;
  317. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  318. return;
  319. switch (clk_src) {
  320. case OMAP_DSS_CLK_SRC_FCK:
  321. b = 0;
  322. break;
  323. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  324. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  325. b = 1;
  326. dsidev = dsi_get_dsidev_from_id(0);
  327. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  328. break;
  329. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  330. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  331. channel != OMAP_DSS_CHANNEL_LCD3);
  332. b = 1;
  333. dsidev = dsi_get_dsidev_from_id(1);
  334. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  335. break;
  336. default:
  337. BUG();
  338. return;
  339. }
  340. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  341. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  342. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  343. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  344. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  345. dss.lcd_clk_source[ix] = clk_src;
  346. }
  347. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  348. {
  349. return dss.dispc_clk_source;
  350. }
  351. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  352. {
  353. return dss.dsi_clk_source[dsi_module];
  354. }
  355. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  356. {
  357. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  358. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  359. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  360. return dss.lcd_clk_source[ix];
  361. } else {
  362. /* LCD_CLK source is the same as DISPC_FCLK source for
  363. * OMAP2 and OMAP3 */
  364. return dss.dispc_clk_source;
  365. }
  366. }
  367. int dss_set_clock_div(struct dss_clock_info *cinfo)
  368. {
  369. if (dss.dpll4_m4_ck) {
  370. unsigned long prate;
  371. int r;
  372. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  373. DSSDBG("dpll4_m4 = %ld\n", prate);
  374. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  375. if (r)
  376. return r;
  377. } else {
  378. if (cinfo->fck_div != 0)
  379. return -EINVAL;
  380. }
  381. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  382. return 0;
  383. }
  384. unsigned long dss_get_dpll4_rate(void)
  385. {
  386. if (dss.dpll4_m4_ck)
  387. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  388. else
  389. return 0;
  390. }
  391. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  392. struct dispc_clock_info *dispc_cinfo)
  393. {
  394. unsigned long prate;
  395. struct dss_clock_info best_dss;
  396. struct dispc_clock_info best_dispc;
  397. unsigned long fck, max_dss_fck;
  398. u16 fck_div;
  399. int match = 0;
  400. int min_fck_per_pck;
  401. prate = dss_get_dpll4_rate();
  402. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  403. fck = clk_get_rate(dss.dss_clk);
  404. if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
  405. dss.cache_dss_cinfo.fck == fck) {
  406. DSSDBG("dispc clock info found from cache.\n");
  407. *dss_cinfo = dss.cache_dss_cinfo;
  408. *dispc_cinfo = dss.cache_dispc_cinfo;
  409. return 0;
  410. }
  411. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  412. if (min_fck_per_pck &&
  413. req_pck * min_fck_per_pck > max_dss_fck) {
  414. DSSERR("Requested pixel clock not possible with the current "
  415. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  416. "the constraint off.\n");
  417. min_fck_per_pck = 0;
  418. }
  419. retry:
  420. memset(&best_dss, 0, sizeof(best_dss));
  421. memset(&best_dispc, 0, sizeof(best_dispc));
  422. if (dss.dpll4_m4_ck == NULL) {
  423. struct dispc_clock_info cur_dispc;
  424. /* XXX can we change the clock on omap2? */
  425. fck = clk_get_rate(dss.dss_clk);
  426. fck_div = 1;
  427. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  428. match = 1;
  429. best_dss.fck = fck;
  430. best_dss.fck_div = fck_div;
  431. best_dispc = cur_dispc;
  432. goto found;
  433. } else {
  434. for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
  435. struct dispc_clock_info cur_dispc;
  436. fck = prate / fck_div * dss.feat->dss_fck_multiplier;
  437. if (fck > max_dss_fck)
  438. continue;
  439. if (min_fck_per_pck &&
  440. fck < req_pck * min_fck_per_pck)
  441. continue;
  442. match = 1;
  443. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  444. if (abs(cur_dispc.pck - req_pck) <
  445. abs(best_dispc.pck - req_pck)) {
  446. best_dss.fck = fck;
  447. best_dss.fck_div = fck_div;
  448. best_dispc = cur_dispc;
  449. if (cur_dispc.pck == req_pck)
  450. goto found;
  451. }
  452. }
  453. }
  454. found:
  455. if (!match) {
  456. if (min_fck_per_pck) {
  457. DSSERR("Could not find suitable clock settings.\n"
  458. "Turning FCK/PCK constraint off and"
  459. "trying again.\n");
  460. min_fck_per_pck = 0;
  461. goto retry;
  462. }
  463. DSSERR("Could not find suitable clock settings.\n");
  464. return -EINVAL;
  465. }
  466. if (dss_cinfo)
  467. *dss_cinfo = best_dss;
  468. if (dispc_cinfo)
  469. *dispc_cinfo = best_dispc;
  470. dss.cache_req_pck = req_pck;
  471. dss.cache_prate = prate;
  472. dss.cache_dss_cinfo = best_dss;
  473. dss.cache_dispc_cinfo = best_dispc;
  474. return 0;
  475. }
  476. void dss_set_venc_output(enum omap_dss_venc_type type)
  477. {
  478. int l = 0;
  479. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  480. l = 0;
  481. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  482. l = 1;
  483. else
  484. BUG();
  485. /* venc out selection. 0 = comp, 1 = svideo */
  486. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  487. }
  488. void dss_set_dac_pwrdn_bgz(bool enable)
  489. {
  490. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  491. }
  492. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  493. {
  494. enum omap_display_type dp;
  495. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  496. /* Complain about invalid selections */
  497. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  498. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  499. /* Select only if we have options */
  500. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  501. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  502. }
  503. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  504. {
  505. enum omap_display_type displays;
  506. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  507. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  508. return DSS_VENC_TV_CLK;
  509. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  510. return DSS_HDMI_M_PCLK;
  511. return REG_GET(DSS_CONTROL, 15, 15);
  512. }
  513. static int dss_get_clocks(void)
  514. {
  515. struct clk *clk;
  516. int r;
  517. clk = clk_get(&dss.pdev->dev, "fck");
  518. if (IS_ERR(clk)) {
  519. DSSERR("can't get clock fck\n");
  520. r = PTR_ERR(clk);
  521. goto err;
  522. }
  523. dss.dss_clk = clk;
  524. clk = clk_get(NULL, dss.feat->clk_name);
  525. if (IS_ERR(clk)) {
  526. DSSERR("Failed to get %s\n", dss.feat->clk_name);
  527. r = PTR_ERR(clk);
  528. goto err;
  529. }
  530. dss.dpll4_m4_ck = clk;
  531. return 0;
  532. err:
  533. if (dss.dss_clk)
  534. clk_put(dss.dss_clk);
  535. if (dss.dpll4_m4_ck)
  536. clk_put(dss.dpll4_m4_ck);
  537. return r;
  538. }
  539. static void dss_put_clocks(void)
  540. {
  541. if (dss.dpll4_m4_ck)
  542. clk_put(dss.dpll4_m4_ck);
  543. clk_put(dss.dss_clk);
  544. }
  545. static int dss_runtime_get(void)
  546. {
  547. int r;
  548. DSSDBG("dss_runtime_get\n");
  549. r = pm_runtime_get_sync(&dss.pdev->dev);
  550. WARN_ON(r < 0);
  551. return r < 0 ? r : 0;
  552. }
  553. static void dss_runtime_put(void)
  554. {
  555. int r;
  556. DSSDBG("dss_runtime_put\n");
  557. r = pm_runtime_put_sync(&dss.pdev->dev);
  558. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  559. }
  560. /* DEBUGFS */
  561. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  562. void dss_debug_dump_clocks(struct seq_file *s)
  563. {
  564. dss_dump_clocks(s);
  565. dispc_dump_clocks(s);
  566. #ifdef CONFIG_OMAP2_DSS_DSI
  567. dsi_dump_clocks(s);
  568. #endif
  569. }
  570. #endif
  571. static int __init dss_init_features(struct device *dev)
  572. {
  573. const struct dss_features *src;
  574. struct dss_features *dst;
  575. dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
  576. if (!dst) {
  577. dev_err(dev, "Failed to allocate local DSS Features\n");
  578. return -ENOMEM;
  579. }
  580. if (cpu_is_omap24xx())
  581. src = &omap24xx_dss_feats;
  582. else if (cpu_is_omap34xx())
  583. src = &omap34xx_dss_feats;
  584. else if (cpu_is_omap3630())
  585. src = &omap3630_dss_feats;
  586. else if (cpu_is_omap44xx())
  587. src = &omap44xx_dss_feats;
  588. else
  589. return -ENODEV;
  590. memcpy(dst, src, sizeof(*dst));
  591. dss.feat = dst;
  592. return 0;
  593. }
  594. /* DSS HW IP initialisation */
  595. static int __init omap_dsshw_probe(struct platform_device *pdev)
  596. {
  597. struct resource *dss_mem;
  598. u32 rev;
  599. int r;
  600. dss.pdev = pdev;
  601. r = dss_init_features(&dss.pdev->dev);
  602. if (r)
  603. return r;
  604. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  605. if (!dss_mem) {
  606. DSSERR("can't get IORESOURCE_MEM DSS\n");
  607. return -EINVAL;
  608. }
  609. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  610. resource_size(dss_mem));
  611. if (!dss.base) {
  612. DSSERR("can't ioremap DSS\n");
  613. return -ENOMEM;
  614. }
  615. r = dss_get_clocks();
  616. if (r)
  617. return r;
  618. pm_runtime_enable(&pdev->dev);
  619. r = dss_runtime_get();
  620. if (r)
  621. goto err_runtime_get;
  622. /* Select DPLL */
  623. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  624. #ifdef CONFIG_OMAP2_DSS_VENC
  625. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  626. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  627. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  628. #endif
  629. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  630. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  631. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  632. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  633. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  634. rev = dss_read_reg(DSS_REVISION);
  635. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  636. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  637. dss_runtime_put();
  638. dss_debugfs_create_file("dss", dss_dump_regs);
  639. return 0;
  640. err_runtime_get:
  641. pm_runtime_disable(&pdev->dev);
  642. dss_put_clocks();
  643. return r;
  644. }
  645. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  646. {
  647. pm_runtime_disable(&pdev->dev);
  648. dss_put_clocks();
  649. return 0;
  650. }
  651. static int dss_runtime_suspend(struct device *dev)
  652. {
  653. dss_save_context();
  654. dss_set_min_bus_tput(dev, 0);
  655. return 0;
  656. }
  657. static int dss_runtime_resume(struct device *dev)
  658. {
  659. int r;
  660. /*
  661. * Set an arbitrarily high tput request to ensure OPP100.
  662. * What we should really do is to make a request to stay in OPP100,
  663. * without any tput requirements, but that is not currently possible
  664. * via the PM layer.
  665. */
  666. r = dss_set_min_bus_tput(dev, 1000000000);
  667. if (r)
  668. return r;
  669. dss_restore_context();
  670. return 0;
  671. }
  672. static const struct dev_pm_ops dss_pm_ops = {
  673. .runtime_suspend = dss_runtime_suspend,
  674. .runtime_resume = dss_runtime_resume,
  675. };
  676. static struct platform_driver omap_dsshw_driver = {
  677. .remove = __exit_p(omap_dsshw_remove),
  678. .driver = {
  679. .name = "omapdss_dss",
  680. .owner = THIS_MODULE,
  681. .pm = &dss_pm_ops,
  682. },
  683. };
  684. int __init dss_init_platform_driver(void)
  685. {
  686. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  687. }
  688. void dss_uninit_platform_driver(void)
  689. {
  690. platform_driver_unregister(&omap_dsshw_driver);
  691. }