p4.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * P4 specific Machine Check Exception Reporting
  3. */
  4. #include <linux/interrupt.h>
  5. #include <linux/kernel.h>
  6. #include <linux/types.h>
  7. #include <linux/init.h>
  8. #include <linux/smp.h>
  9. #include <asm/therm_throt.h>
  10. #include <asm/processor.h>
  11. #include <asm/system.h>
  12. #include <asm/apic.h>
  13. #include <asm/msr.h>
  14. #include "mce.h"
  15. /* as supported by the P4/Xeon family */
  16. struct intel_mce_extended_msrs {
  17. u32 eax;
  18. u32 ebx;
  19. u32 ecx;
  20. u32 edx;
  21. u32 esi;
  22. u32 edi;
  23. u32 ebp;
  24. u32 esp;
  25. u32 eflags;
  26. u32 eip;
  27. /* u32 *reserved[]; */
  28. };
  29. static int mce_num_extended_msrs;
  30. #ifdef CONFIG_X86_MCE_P4THERMAL
  31. static void unexpected_thermal_interrupt(struct pt_regs *regs)
  32. {
  33. printk(KERN_ERR "CPU%d: Unexpected LVT TMR interrupt!\n",
  34. smp_processor_id());
  35. add_taint(TAINT_MACHINE_CHECK);
  36. }
  37. /* P4/Xeon Thermal transition interrupt handler: */
  38. static void intel_thermal_interrupt(struct pt_regs *regs)
  39. {
  40. __u64 msr_val;
  41. ack_APIC_irq();
  42. rdmsrl(MSR_IA32_THERM_STATUS, msr_val);
  43. therm_throt_process(msr_val & 0x1);
  44. }
  45. /* Thermal interrupt handler for this CPU setup: */
  46. static void (*vendor_thermal_interrupt)(struct pt_regs *regs) =
  47. unexpected_thermal_interrupt;
  48. void smp_thermal_interrupt(struct pt_regs *regs)
  49. {
  50. irq_enter();
  51. vendor_thermal_interrupt(regs);
  52. __get_cpu_var(irq_stat).irq_thermal_count++;
  53. irq_exit();
  54. }
  55. static void intel_set_thermal_handler(void)
  56. {
  57. vendor_thermal_interrupt = intel_thermal_interrupt;
  58. }
  59. /* P4/Xeon Thermal regulation detect and init: */
  60. static void intel_init_thermal(struct cpuinfo_x86 *c)
  61. {
  62. unsigned int cpu = smp_processor_id();
  63. int tm2 = 0;
  64. u32 l, h;
  65. /* Thermal monitoring depends on ACPI and clock modulation*/
  66. if (!cpu_has(c, X86_FEATURE_ACPI) || !cpu_has(c, X86_FEATURE_ACC))
  67. return;
  68. /*
  69. * First check if its enabled already, in which case there might
  70. * be some SMM goo which handles it, so we can't even put a handler
  71. * since it might be delivered via SMI already:
  72. */
  73. rdmsr(MSR_IA32_MISC_ENABLE, l, h);
  74. h = apic_read(APIC_LVTTHMR);
  75. if ((l & MSR_IA32_MISC_ENABLE_TM1) && (h & APIC_DM_SMI)) {
  76. printk(KERN_DEBUG
  77. "CPU%d: Thermal monitoring handled by SMI\n", cpu);
  78. return;
  79. }
  80. if (cpu_has(c, X86_FEATURE_TM2) && (l & MSR_IA32_MISC_ENABLE_TM2))
  81. tm2 = 1;
  82. /* Check whether a vector already exists */
  83. if (h & APIC_VECTOR_MASK) {
  84. printk(KERN_DEBUG
  85. "CPU%d: Thermal LVT vector (%#x) already installed\n",
  86. cpu, (h & APIC_VECTOR_MASK));
  87. return;
  88. }
  89. /* We'll mask the thermal vector in the lapic till we're ready: */
  90. h = THERMAL_APIC_VECTOR | APIC_DM_FIXED | APIC_LVT_MASKED;
  91. apic_write(APIC_LVTTHMR, h);
  92. rdmsr(MSR_IA32_THERM_INTERRUPT, l, h);
  93. wrmsr(MSR_IA32_THERM_INTERRUPT, l | 0x03, h);
  94. intel_set_thermal_handler();
  95. rdmsr(MSR_IA32_MISC_ENABLE, l, h);
  96. wrmsr(MSR_IA32_MISC_ENABLE, l | MSR_IA32_MISC_ENABLE_TM1, h);
  97. /* Unmask the thermal vector: */
  98. l = apic_read(APIC_LVTTHMR);
  99. apic_write(APIC_LVTTHMR, l & ~APIC_LVT_MASKED);
  100. printk(KERN_INFO "CPU%d: Thermal monitoring enabled (%s)\n",
  101. cpu, tm2 ? "TM2" : "TM1");
  102. /* enable thermal throttle processing */
  103. atomic_set(&therm_throt_en, 1);
  104. }
  105. #endif /* CONFIG_X86_MCE_P4THERMAL */
  106. /* P4/Xeon Extended MCE MSR retrieval, return 0 if unsupported */
  107. static void intel_get_extended_msrs(struct intel_mce_extended_msrs *r)
  108. {
  109. u32 h;
  110. rdmsr(MSR_IA32_MCG_EAX, r->eax, h);
  111. rdmsr(MSR_IA32_MCG_EBX, r->ebx, h);
  112. rdmsr(MSR_IA32_MCG_ECX, r->ecx, h);
  113. rdmsr(MSR_IA32_MCG_EDX, r->edx, h);
  114. rdmsr(MSR_IA32_MCG_ESI, r->esi, h);
  115. rdmsr(MSR_IA32_MCG_EDI, r->edi, h);
  116. rdmsr(MSR_IA32_MCG_EBP, r->ebp, h);
  117. rdmsr(MSR_IA32_MCG_ESP, r->esp, h);
  118. rdmsr(MSR_IA32_MCG_EFLAGS, r->eflags, h);
  119. rdmsr(MSR_IA32_MCG_EIP, r->eip, h);
  120. }
  121. static void intel_machine_check(struct pt_regs *regs, long error_code)
  122. {
  123. u32 alow, ahigh, high, low;
  124. u32 mcgstl, mcgsth;
  125. int recover = 1;
  126. int i;
  127. rdmsr(MSR_IA32_MCG_STATUS, mcgstl, mcgsth);
  128. if (mcgstl & (1<<0)) /* Recoverable ? */
  129. recover = 0;
  130. printk(KERN_EMERG "CPU %d: Machine Check Exception: %08x%08x\n",
  131. smp_processor_id(), mcgsth, mcgstl);
  132. if (mce_num_extended_msrs > 0) {
  133. struct intel_mce_extended_msrs dbg;
  134. intel_get_extended_msrs(&dbg);
  135. printk(KERN_DEBUG "CPU %d: EIP: %08x EFLAGS: %08x\n"
  136. "\teax: %08x ebx: %08x ecx: %08x edx: %08x\n"
  137. "\tesi: %08x edi: %08x ebp: %08x esp: %08x\n",
  138. smp_processor_id(), dbg.eip, dbg.eflags,
  139. dbg.eax, dbg.ebx, dbg.ecx, dbg.edx,
  140. dbg.esi, dbg.edi, dbg.ebp, dbg.esp);
  141. }
  142. for (i = 0; i < nr_mce_banks; i++) {
  143. rdmsr(MSR_IA32_MC0_STATUS+i*4, low, high);
  144. if (high & (1<<31)) {
  145. char misc[20];
  146. char addr[24];
  147. misc[0] = addr[0] = '\0';
  148. if (high & (1<<29))
  149. recover |= 1;
  150. if (high & (1<<25))
  151. recover |= 2;
  152. high &= ~(1<<31);
  153. if (high & (1<<27)) {
  154. rdmsr(MSR_IA32_MC0_MISC+i*4, alow, ahigh);
  155. snprintf(misc, 20, "[%08x%08x]", ahigh, alow);
  156. }
  157. if (high & (1<<26)) {
  158. rdmsr(MSR_IA32_MC0_ADDR+i*4, alow, ahigh);
  159. snprintf(addr, 24, " at %08x%08x", ahigh, alow);
  160. }
  161. printk(KERN_EMERG "CPU %d: Bank %d: %08x%08x%s%s\n",
  162. smp_processor_id(), i, high, low, misc, addr);
  163. }
  164. }
  165. if (recover & 2)
  166. panic("CPU context corrupt");
  167. if (recover & 1)
  168. panic("Unable to continue");
  169. printk(KERN_EMERG "Attempting to continue.\n");
  170. /*
  171. * Do not clear the MSR_IA32_MCi_STATUS if the error is not
  172. * recoverable/continuable.This will allow BIOS to look at the MSRs
  173. * for errors if the OS could not log the error.
  174. */
  175. for (i = 0; i < nr_mce_banks; i++) {
  176. u32 msr;
  177. msr = MSR_IA32_MC0_STATUS+i*4;
  178. rdmsr(msr, low, high);
  179. if (high&(1<<31)) {
  180. /* Clear it */
  181. wrmsr(msr, 0UL, 0UL);
  182. /* Serialize */
  183. wmb();
  184. add_taint(TAINT_MACHINE_CHECK);
  185. }
  186. }
  187. mcgstl &= ~(1<<2);
  188. wrmsr(MSR_IA32_MCG_STATUS, mcgstl, mcgsth);
  189. }
  190. void intel_p4_mcheck_init(struct cpuinfo_x86 *c)
  191. {
  192. u32 l, h;
  193. int i;
  194. machine_check_vector = intel_machine_check;
  195. wmb();
  196. printk(KERN_INFO "Intel machine check architecture supported.\n");
  197. rdmsr(MSR_IA32_MCG_CAP, l, h);
  198. if (l & (1<<8)) /* Control register present ? */
  199. wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  200. nr_mce_banks = l & 0xff;
  201. for (i = 0; i < nr_mce_banks; i++) {
  202. wrmsr(MSR_IA32_MC0_CTL+4*i, 0xffffffff, 0xffffffff);
  203. wrmsr(MSR_IA32_MC0_STATUS+4*i, 0x0, 0x0);
  204. }
  205. set_in_cr4(X86_CR4_MCE);
  206. printk(KERN_INFO "Intel machine check reporting enabled on CPU#%d.\n",
  207. smp_processor_id());
  208. /* Check for P4/Xeon extended MCE MSRs */
  209. rdmsr(MSR_IA32_MCG_CAP, l, h);
  210. if (l & (1<<9)) {/* MCG_EXT_P */
  211. mce_num_extended_msrs = (l >> 16) & 0xff;
  212. printk(KERN_INFO "CPU%d: Intel P4/Xeon Extended MCE MSRs (%d)"
  213. " available\n",
  214. smp_processor_id(), mce_num_extended_msrs);
  215. #ifdef CONFIG_X86_MCE_P4THERMAL
  216. /* Check for P4/Xeon Thermal monitor */
  217. intel_init_thermal(c);
  218. #endif
  219. }
  220. }