phy_n.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry_rev2 *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  119. const struct b43_nphy_channeltab_entry_rev3 *e)
  120. {
  121. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  122. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  123. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  124. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  125. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  126. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  127. e->radio_syn_pll_loopfilter1);
  128. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  129. e->radio_syn_pll_loopfilter2);
  130. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  131. e->radio_syn_pll_loopfilter3);
  132. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  133. e->radio_syn_pll_loopfilter4);
  134. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  135. e->radio_syn_pll_loopfilter5);
  136. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  137. e->radio_syn_reserved_addr27);
  138. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  139. e->radio_syn_reserved_addr28);
  140. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  141. e->radio_syn_reserved_addr29);
  142. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  143. e->radio_syn_logen_vcobuf1);
  144. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  145. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  146. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  147. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  148. e->radio_rx0_lnaa_tune);
  149. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  150. e->radio_rx0_lnag_tune);
  151. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  152. e->radio_tx0_intpaa_boost_tune);
  153. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  154. e->radio_tx0_intpag_boost_tune);
  155. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  156. e->radio_tx0_pada_boost_tune);
  157. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  158. e->radio_tx0_padg_boost_tune);
  159. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  160. e->radio_tx0_pgaa_boost_tune);
  161. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  162. e->radio_tx0_pgag_boost_tune);
  163. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  164. e->radio_tx0_mixa_boost_tune);
  165. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  166. e->radio_tx0_mixg_boost_tune);
  167. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  168. e->radio_rx1_lnaa_tune);
  169. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  170. e->radio_rx1_lnag_tune);
  171. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  172. e->radio_tx1_intpaa_boost_tune);
  173. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  174. e->radio_tx1_intpag_boost_tune);
  175. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  176. e->radio_tx1_pada_boost_tune);
  177. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  178. e->radio_tx1_padg_boost_tune);
  179. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  180. e->radio_tx1_pgaa_boost_tune);
  181. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  182. e->radio_tx1_pgag_boost_tune);
  183. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  184. e->radio_tx1_mixa_boost_tune);
  185. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  186. e->radio_tx1_mixg_boost_tune);
  187. }
  188. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  189. static void b43_radio_2056_setup(struct b43_wldev *dev,
  190. const struct b43_nphy_channeltab_entry_rev3 *e)
  191. {
  192. B43_WARN_ON(dev->phy.rev < 3);
  193. b43_chantab_radio_2056_upload(dev, e);
  194. /* TODO */
  195. udelay(50);
  196. /* VCO calibration */
  197. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  198. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  199. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  200. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  201. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  202. udelay(300);
  203. }
  204. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  205. const struct b43_phy_n_sfo_cfg *e)
  206. {
  207. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  208. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  209. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  210. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  211. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  212. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  213. }
  214. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  215. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  216. {
  217. struct b43_phy_n *nphy = dev->phy.n;
  218. u8 i;
  219. u16 tmp;
  220. if (nphy->hang_avoid)
  221. b43_nphy_stay_in_carrier_search(dev, 1);
  222. nphy->txpwrctrl = enable;
  223. if (!enable) {
  224. if (dev->phy.rev >= 3)
  225. ; /* TODO */
  226. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  227. for (i = 0; i < 84; i++)
  228. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  229. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  230. for (i = 0; i < 84; i++)
  231. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  232. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  233. if (dev->phy.rev >= 3)
  234. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  235. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  236. if (dev->phy.rev >= 3) {
  237. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  238. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  239. } else {
  240. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  241. }
  242. if (dev->phy.rev == 2)
  243. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  244. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  245. else if (dev->phy.rev < 2)
  246. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  247. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  248. if (dev->phy.rev < 2 && 0)
  249. ; /* TODO */
  250. } else {
  251. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  252. }
  253. if (nphy->hang_avoid)
  254. b43_nphy_stay_in_carrier_search(dev, 0);
  255. }
  256. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  257. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  258. {
  259. struct b43_phy_n *nphy = dev->phy.n;
  260. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  261. u8 txpi[2], bbmult, i;
  262. u16 tmp, radio_gain, dac_gain;
  263. u16 freq = dev->phy.channel_freq;
  264. u32 txgain;
  265. /* u32 gaintbl; rev3+ */
  266. if (nphy->hang_avoid)
  267. b43_nphy_stay_in_carrier_search(dev, 1);
  268. if (dev->phy.rev >= 3) {
  269. txpi[0] = 40;
  270. txpi[1] = 40;
  271. } else if (sprom->revision < 4) {
  272. txpi[0] = 72;
  273. txpi[1] = 72;
  274. } else {
  275. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  276. txpi[0] = sprom->txpid2g[0];
  277. txpi[1] = sprom->txpid2g[1];
  278. } else if (freq >= 4900 && freq < 5100) {
  279. txpi[0] = sprom->txpid5gl[0];
  280. txpi[1] = sprom->txpid5gl[1];
  281. } else if (freq >= 5100 && freq < 5500) {
  282. txpi[0] = sprom->txpid5g[0];
  283. txpi[1] = sprom->txpid5g[1];
  284. } else if (freq >= 5500) {
  285. txpi[0] = sprom->txpid5gh[0];
  286. txpi[1] = sprom->txpid5gh[1];
  287. } else {
  288. txpi[0] = 91;
  289. txpi[1] = 91;
  290. }
  291. }
  292. /*
  293. for (i = 0; i < 2; i++) {
  294. nphy->txpwrindex[i].index_internal = txpi[i];
  295. nphy->txpwrindex[i].index_internal_save = txpi[i];
  296. }
  297. */
  298. for (i = 0; i < 2; i++) {
  299. if (dev->phy.rev >= 3) {
  300. /* FIXME: support 5GHz */
  301. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  302. radio_gain = (txgain >> 16) & 0x1FFFF;
  303. } else {
  304. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  305. radio_gain = (txgain >> 16) & 0x1FFF;
  306. }
  307. dac_gain = (txgain >> 8) & 0x3F;
  308. bbmult = txgain & 0xFF;
  309. if (dev->phy.rev >= 3) {
  310. if (i == 0)
  311. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  312. else
  313. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  314. } else {
  315. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  316. }
  317. if (i == 0)
  318. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  319. else
  320. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  321. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  322. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  323. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  324. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  325. if (i == 0)
  326. tmp = (tmp & 0x00FF) | (bbmult << 8);
  327. else
  328. tmp = (tmp & 0xFF00) | bbmult;
  329. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  330. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  331. if (0)
  332. ; /* TODO */
  333. }
  334. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  335. if (nphy->hang_avoid)
  336. b43_nphy_stay_in_carrier_search(dev, 0);
  337. }
  338. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  339. static void b43_radio_2055_setup(struct b43_wldev *dev,
  340. const struct b43_nphy_channeltab_entry_rev2 *e)
  341. {
  342. B43_WARN_ON(dev->phy.rev >= 3);
  343. b43_chantab_radio_upload(dev, e);
  344. udelay(50);
  345. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  346. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  347. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  348. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  349. udelay(300);
  350. }
  351. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  352. {
  353. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  354. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  355. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  356. B43_NPHY_RFCTL_CMD_CHIP0PU |
  357. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  358. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  359. B43_NPHY_RFCTL_CMD_PORFORCE);
  360. }
  361. static void b43_radio_init2055_post(struct b43_wldev *dev)
  362. {
  363. struct b43_phy_n *nphy = dev->phy.n;
  364. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  365. int i;
  366. u16 val;
  367. bool workaround = false;
  368. if (sprom->revision < 4)
  369. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  370. && dev->dev->board_type == 0x46D
  371. && dev->dev->board_rev >= 0x41);
  372. else
  373. workaround =
  374. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  375. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  376. if (workaround) {
  377. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  378. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  379. }
  380. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  381. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  382. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  383. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  384. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  385. msleep(1);
  386. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  387. for (i = 0; i < 200; i++) {
  388. val = b43_radio_read(dev, B2055_CAL_COUT2);
  389. if (val & 0x80) {
  390. i = 0;
  391. break;
  392. }
  393. udelay(10);
  394. }
  395. if (i)
  396. b43err(dev->wl, "radio post init timeout\n");
  397. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  398. b43_switch_channel(dev, dev->phy.channel);
  399. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  400. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  401. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  402. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  403. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  404. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  405. if (!nphy->gain_boost) {
  406. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  407. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  408. } else {
  409. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  410. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  411. }
  412. udelay(2);
  413. }
  414. /*
  415. * Initialize a Broadcom 2055 N-radio
  416. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  417. */
  418. static void b43_radio_init2055(struct b43_wldev *dev)
  419. {
  420. b43_radio_init2055_pre(dev);
  421. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  422. /* Follow wl, not specs. Do not force uploading all regs */
  423. b2055_upload_inittab(dev, 0, 0);
  424. } else {
  425. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  426. b2055_upload_inittab(dev, ghz5, 0);
  427. }
  428. b43_radio_init2055_post(dev);
  429. }
  430. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  431. {
  432. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  433. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  434. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  435. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  436. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  437. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  438. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  439. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  440. B43_NPHY_RFCTL_CMD_CHIP0PU);
  441. }
  442. static void b43_radio_init2056_post(struct b43_wldev *dev)
  443. {
  444. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  445. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  446. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  447. msleep(1);
  448. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  449. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  450. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  451. /*
  452. if (nphy->init_por)
  453. Call Radio 2056 Recalibrate
  454. */
  455. }
  456. /*
  457. * Initialize a Broadcom 2056 N-radio
  458. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  459. */
  460. static void b43_radio_init2056(struct b43_wldev *dev)
  461. {
  462. b43_radio_init2056_pre(dev);
  463. b2056_upload_inittabs(dev, 0, 0);
  464. b43_radio_init2056_post(dev);
  465. }
  466. /*
  467. * Upload the N-PHY tables.
  468. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  469. */
  470. static void b43_nphy_tables_init(struct b43_wldev *dev)
  471. {
  472. if (dev->phy.rev < 3)
  473. b43_nphy_rev0_1_2_tables_init(dev);
  474. else
  475. b43_nphy_rev3plus_tables_init(dev);
  476. }
  477. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  478. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  479. {
  480. struct b43_phy_n *nphy = dev->phy.n;
  481. enum ieee80211_band band;
  482. u16 tmp;
  483. if (!enable) {
  484. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  485. B43_NPHY_RFCTL_INTC1);
  486. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  487. B43_NPHY_RFCTL_INTC2);
  488. band = b43_current_band(dev->wl);
  489. if (dev->phy.rev >= 3) {
  490. if (band == IEEE80211_BAND_5GHZ)
  491. tmp = 0x600;
  492. else
  493. tmp = 0x480;
  494. } else {
  495. if (band == IEEE80211_BAND_5GHZ)
  496. tmp = 0x180;
  497. else
  498. tmp = 0x120;
  499. }
  500. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  501. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  502. } else {
  503. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  504. nphy->rfctrl_intc1_save);
  505. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  506. nphy->rfctrl_intc2_save);
  507. }
  508. }
  509. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  510. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  511. {
  512. struct b43_phy_n *nphy = dev->phy.n;
  513. u16 tmp;
  514. enum ieee80211_band band = b43_current_band(dev->wl);
  515. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  516. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  517. if (dev->phy.rev >= 3) {
  518. if (ipa) {
  519. tmp = 4;
  520. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  521. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  522. }
  523. tmp = 1;
  524. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  525. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  526. }
  527. }
  528. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  529. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  530. {
  531. u32 tmp;
  532. if (dev->phy.type != B43_PHYTYPE_N)
  533. return;
  534. switch (dev->dev->bus_type) {
  535. #ifdef CONFIG_B43_SSB
  536. case B43_BUS_SSB:
  537. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  538. if (force)
  539. tmp |= SSB_TMSLOW_FGC;
  540. else
  541. tmp &= ~SSB_TMSLOW_FGC;
  542. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  543. break;
  544. #endif
  545. }
  546. }
  547. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  548. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  549. {
  550. u16 bbcfg;
  551. b43_nphy_bmac_clock_fgc(dev, 1);
  552. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  553. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  554. udelay(1);
  555. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  556. b43_nphy_bmac_clock_fgc(dev, 0);
  557. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  558. }
  559. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  560. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  561. {
  562. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  563. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  564. if (preamble == 1)
  565. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  566. else
  567. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  568. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  569. }
  570. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  571. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  572. {
  573. struct b43_phy_n *nphy = dev->phy.n;
  574. bool override = false;
  575. u16 chain = 0x33;
  576. if (nphy->txrx_chain == 0) {
  577. chain = 0x11;
  578. override = true;
  579. } else if (nphy->txrx_chain == 1) {
  580. chain = 0x22;
  581. override = true;
  582. }
  583. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  584. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  585. chain);
  586. if (override)
  587. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  588. B43_NPHY_RFSEQMODE_CAOVER);
  589. else
  590. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  591. ~B43_NPHY_RFSEQMODE_CAOVER);
  592. }
  593. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  594. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  595. u16 samps, u8 time, bool wait)
  596. {
  597. int i;
  598. u16 tmp;
  599. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  600. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  601. if (wait)
  602. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  603. else
  604. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  605. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  606. for (i = 1000; i; i--) {
  607. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  608. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  609. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  610. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  611. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  612. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  613. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  614. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  615. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  616. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  617. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  618. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  619. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  620. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  621. return;
  622. }
  623. udelay(10);
  624. }
  625. memset(est, 0, sizeof(*est));
  626. }
  627. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  628. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  629. struct b43_phy_n_iq_comp *pcomp)
  630. {
  631. if (write) {
  632. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  633. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  634. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  635. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  636. } else {
  637. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  638. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  639. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  640. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  641. }
  642. }
  643. #if 0
  644. /* Ready but not used anywhere */
  645. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  646. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  647. {
  648. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  649. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  650. if (core == 0) {
  651. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  652. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  653. } else {
  654. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  655. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  656. }
  657. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  658. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  659. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  660. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  661. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  662. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  663. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  664. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  665. }
  666. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  667. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  668. {
  669. u8 rxval, txval;
  670. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  671. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  672. if (core == 0) {
  673. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  674. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  675. } else {
  676. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  677. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  678. }
  679. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  680. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  681. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  682. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  683. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  684. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  685. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  686. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  687. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  688. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  689. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  690. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  691. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  692. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  693. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  694. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  695. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  696. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  697. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  698. if (core == 0) {
  699. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  700. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  701. } else {
  702. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  703. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  704. }
  705. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  706. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  707. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  708. if (core == 0) {
  709. rxval = 1;
  710. txval = 8;
  711. } else {
  712. rxval = 4;
  713. txval = 2;
  714. }
  715. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  716. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  717. }
  718. #endif
  719. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  720. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  721. {
  722. int i;
  723. s32 iq;
  724. u32 ii;
  725. u32 qq;
  726. int iq_nbits, qq_nbits;
  727. int arsh, brsh;
  728. u16 tmp, a, b;
  729. struct nphy_iq_est est;
  730. struct b43_phy_n_iq_comp old;
  731. struct b43_phy_n_iq_comp new = { };
  732. bool error = false;
  733. if (mask == 0)
  734. return;
  735. b43_nphy_rx_iq_coeffs(dev, false, &old);
  736. b43_nphy_rx_iq_coeffs(dev, true, &new);
  737. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  738. new = old;
  739. for (i = 0; i < 2; i++) {
  740. if (i == 0 && (mask & 1)) {
  741. iq = est.iq0_prod;
  742. ii = est.i0_pwr;
  743. qq = est.q0_pwr;
  744. } else if (i == 1 && (mask & 2)) {
  745. iq = est.iq1_prod;
  746. ii = est.i1_pwr;
  747. qq = est.q1_pwr;
  748. } else {
  749. continue;
  750. }
  751. if (ii + qq < 2) {
  752. error = true;
  753. break;
  754. }
  755. iq_nbits = fls(abs(iq));
  756. qq_nbits = fls(qq);
  757. arsh = iq_nbits - 20;
  758. if (arsh >= 0) {
  759. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  760. tmp = ii >> arsh;
  761. } else {
  762. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  763. tmp = ii << -arsh;
  764. }
  765. if (tmp == 0) {
  766. error = true;
  767. break;
  768. }
  769. a /= tmp;
  770. brsh = qq_nbits - 11;
  771. if (brsh >= 0) {
  772. b = (qq << (31 - qq_nbits));
  773. tmp = ii >> brsh;
  774. } else {
  775. b = (qq << (31 - qq_nbits));
  776. tmp = ii << -brsh;
  777. }
  778. if (tmp == 0) {
  779. error = true;
  780. break;
  781. }
  782. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  783. if (i == 0 && (mask & 0x1)) {
  784. if (dev->phy.rev >= 3) {
  785. new.a0 = a & 0x3FF;
  786. new.b0 = b & 0x3FF;
  787. } else {
  788. new.a0 = b & 0x3FF;
  789. new.b0 = a & 0x3FF;
  790. }
  791. } else if (i == 1 && (mask & 0x2)) {
  792. if (dev->phy.rev >= 3) {
  793. new.a1 = a & 0x3FF;
  794. new.b1 = b & 0x3FF;
  795. } else {
  796. new.a1 = b & 0x3FF;
  797. new.b1 = a & 0x3FF;
  798. }
  799. }
  800. }
  801. if (error)
  802. new = old;
  803. b43_nphy_rx_iq_coeffs(dev, true, &new);
  804. }
  805. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  806. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  807. {
  808. u16 array[4];
  809. int i;
  810. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  811. for (i = 0; i < 4; i++)
  812. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  813. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  814. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  815. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  816. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  817. }
  818. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  819. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  820. const u16 *clip_st)
  821. {
  822. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  823. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  824. }
  825. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  826. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  827. {
  828. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  829. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  830. }
  831. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  832. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  833. {
  834. if (dev->phy.rev >= 3) {
  835. if (!init)
  836. return;
  837. if (0 /* FIXME */) {
  838. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  839. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  840. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  841. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  842. }
  843. } else {
  844. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  845. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  846. switch (dev->dev->bus_type) {
  847. #ifdef CONFIG_B43_SSB
  848. case B43_BUS_SSB:
  849. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  850. 0xFC00, 0xFC00);
  851. break;
  852. #endif
  853. }
  854. b43_write32(dev, B43_MMIO_MACCTL,
  855. b43_read32(dev, B43_MMIO_MACCTL) &
  856. ~B43_MACCTL_GPOUTSMSK);
  857. b43_write16(dev, B43_MMIO_GPIO_MASK,
  858. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  859. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  860. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  861. if (init) {
  862. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  863. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  864. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  865. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  866. }
  867. }
  868. }
  869. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  870. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  871. {
  872. u16 tmp;
  873. if (dev->dev->core_rev == 16)
  874. b43_mac_suspend(dev);
  875. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  876. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  877. B43_NPHY_CLASSCTL_WAITEDEN);
  878. tmp &= ~mask;
  879. tmp |= (val & mask);
  880. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  881. if (dev->dev->core_rev == 16)
  882. b43_mac_enable(dev);
  883. return tmp;
  884. }
  885. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  886. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  887. {
  888. struct b43_phy *phy = &dev->phy;
  889. struct b43_phy_n *nphy = phy->n;
  890. if (enable) {
  891. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  892. if (nphy->deaf_count++ == 0) {
  893. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  894. b43_nphy_classifier(dev, 0x7, 0);
  895. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  896. b43_nphy_write_clip_detection(dev, clip);
  897. }
  898. b43_nphy_reset_cca(dev);
  899. } else {
  900. if (--nphy->deaf_count == 0) {
  901. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  902. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  903. }
  904. }
  905. }
  906. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  907. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  908. {
  909. struct b43_phy_n *nphy = dev->phy.n;
  910. u16 tmp;
  911. if (nphy->hang_avoid)
  912. b43_nphy_stay_in_carrier_search(dev, 1);
  913. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  914. if (tmp & 0x1)
  915. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  916. else if (tmp & 0x2)
  917. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  918. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  919. if (nphy->bb_mult_save & 0x80000000) {
  920. tmp = nphy->bb_mult_save & 0xFFFF;
  921. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  922. nphy->bb_mult_save = 0;
  923. }
  924. if (nphy->hang_avoid)
  925. b43_nphy_stay_in_carrier_search(dev, 0);
  926. }
  927. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  928. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  929. {
  930. struct b43_phy_n *nphy = dev->phy.n;
  931. u8 channel = dev->phy.channel;
  932. int tone[2] = { 57, 58 };
  933. u32 noise[2] = { 0x3FF, 0x3FF };
  934. B43_WARN_ON(dev->phy.rev < 3);
  935. if (nphy->hang_avoid)
  936. b43_nphy_stay_in_carrier_search(dev, 1);
  937. if (nphy->gband_spurwar_en) {
  938. /* TODO: N PHY Adjust Analog Pfbw (7) */
  939. if (channel == 11 && dev->phy.is_40mhz)
  940. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  941. else
  942. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  943. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  944. }
  945. if (nphy->aband_spurwar_en) {
  946. if (channel == 54) {
  947. tone[0] = 0x20;
  948. noise[0] = 0x25F;
  949. } else if (channel == 38 || channel == 102 || channel == 118) {
  950. if (0 /* FIXME */) {
  951. tone[0] = 0x20;
  952. noise[0] = 0x21F;
  953. } else {
  954. tone[0] = 0;
  955. noise[0] = 0;
  956. }
  957. } else if (channel == 134) {
  958. tone[0] = 0x20;
  959. noise[0] = 0x21F;
  960. } else if (channel == 151) {
  961. tone[0] = 0x10;
  962. noise[0] = 0x23F;
  963. } else if (channel == 153 || channel == 161) {
  964. tone[0] = 0x30;
  965. noise[0] = 0x23F;
  966. } else {
  967. tone[0] = 0;
  968. noise[0] = 0;
  969. }
  970. if (!tone[0] && !noise[0])
  971. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  972. else
  973. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  974. }
  975. if (nphy->hang_avoid)
  976. b43_nphy_stay_in_carrier_search(dev, 0);
  977. }
  978. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  979. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  980. {
  981. struct b43_phy_n *nphy = dev->phy.n;
  982. u8 i;
  983. s16 tmp;
  984. u16 data[4];
  985. s16 gain[2];
  986. u16 minmax[2];
  987. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  988. if (nphy->hang_avoid)
  989. b43_nphy_stay_in_carrier_search(dev, 1);
  990. if (nphy->gain_boost) {
  991. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  992. gain[0] = 6;
  993. gain[1] = 6;
  994. } else {
  995. tmp = 40370 - 315 * dev->phy.channel;
  996. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  997. tmp = 23242 - 224 * dev->phy.channel;
  998. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  999. }
  1000. } else {
  1001. gain[0] = 0;
  1002. gain[1] = 0;
  1003. }
  1004. for (i = 0; i < 2; i++) {
  1005. if (nphy->elna_gain_config) {
  1006. data[0] = 19 + gain[i];
  1007. data[1] = 25 + gain[i];
  1008. data[2] = 25 + gain[i];
  1009. data[3] = 25 + gain[i];
  1010. } else {
  1011. data[0] = lna_gain[0] + gain[i];
  1012. data[1] = lna_gain[1] + gain[i];
  1013. data[2] = lna_gain[2] + gain[i];
  1014. data[3] = lna_gain[3] + gain[i];
  1015. }
  1016. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1017. minmax[i] = 23 + gain[i];
  1018. }
  1019. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1020. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1021. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1022. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1023. if (nphy->hang_avoid)
  1024. b43_nphy_stay_in_carrier_search(dev, 0);
  1025. }
  1026. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1027. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1028. {
  1029. struct b43_phy_n *nphy = dev->phy.n;
  1030. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1031. /* PHY rev 0, 1, 2 */
  1032. u8 i, j;
  1033. u8 code;
  1034. u16 tmp;
  1035. u8 rfseq_events[3] = { 6, 8, 7 };
  1036. u8 rfseq_delays[3] = { 10, 30, 1 };
  1037. /* PHY rev >= 3 */
  1038. bool ghz5;
  1039. bool ext_lna;
  1040. u16 rssi_gain;
  1041. struct nphy_gain_ctl_workaround_entry *e;
  1042. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1043. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1044. if (dev->phy.rev >= 3) {
  1045. /* Prepare values */
  1046. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1047. & B43_NPHY_BANDCTL_5GHZ;
  1048. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1049. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1050. if (ghz5 && dev->phy.rev >= 5)
  1051. rssi_gain = 0x90;
  1052. else
  1053. rssi_gain = 0x50;
  1054. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1055. /* Set Clip 2 detect */
  1056. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1057. B43_NPHY_C1_CGAINI_CL2DETECT);
  1058. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1059. B43_NPHY_C2_CGAINI_CL2DETECT);
  1060. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1061. 0x17);
  1062. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1063. 0x17);
  1064. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1065. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1066. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1067. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1068. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1069. rssi_gain);
  1070. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1071. rssi_gain);
  1072. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1073. 0x17);
  1074. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1075. 0x17);
  1076. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1077. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1078. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1079. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1080. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1081. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1082. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1083. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1084. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1085. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1086. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1087. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1088. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1089. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1090. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1091. b43_phy_write(dev, 0x2A7, e->init_gain);
  1092. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1093. e->rfseq_init);
  1094. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1095. /* TODO: check defines. Do not match variables names */
  1096. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1097. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1098. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1099. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1100. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1101. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1102. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1103. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1104. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1105. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1106. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1107. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1108. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1109. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1110. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1111. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1112. } else {
  1113. /* Set Clip 2 detect */
  1114. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1115. B43_NPHY_C1_CGAINI_CL2DETECT);
  1116. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1117. B43_NPHY_C2_CGAINI_CL2DETECT);
  1118. /* Set narrowband clip threshold */
  1119. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1120. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1121. if (!dev->phy.is_40mhz) {
  1122. /* Set dwell lengths */
  1123. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1124. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1125. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1126. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1127. }
  1128. /* Set wideband clip 2 threshold */
  1129. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1130. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1131. 21);
  1132. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1133. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1134. 21);
  1135. if (!dev->phy.is_40mhz) {
  1136. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1137. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1138. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1139. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1140. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1141. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1142. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1143. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1144. }
  1145. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1146. if (nphy->gain_boost) {
  1147. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1148. dev->phy.is_40mhz)
  1149. code = 4;
  1150. else
  1151. code = 5;
  1152. } else {
  1153. code = dev->phy.is_40mhz ? 6 : 7;
  1154. }
  1155. /* Set HPVGA2 index */
  1156. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1157. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1158. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1159. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1160. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1161. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1162. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1163. /* specs say about 2 loops, but wl does 4 */
  1164. for (i = 0; i < 4; i++)
  1165. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1166. (code << 8 | 0x7C));
  1167. b43_nphy_adjust_lna_gain_table(dev);
  1168. if (nphy->elna_gain_config) {
  1169. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1170. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1171. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1172. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1173. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1174. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1175. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1176. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1177. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1178. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1179. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1180. /* specs say about 2 loops, but wl does 4 */
  1181. for (i = 0; i < 4; i++)
  1182. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1183. (code << 8 | 0x74));
  1184. }
  1185. if (dev->phy.rev == 2) {
  1186. for (i = 0; i < 4; i++) {
  1187. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1188. (0x0400 * i) + 0x0020);
  1189. for (j = 0; j < 21; j++) {
  1190. tmp = j * (i < 2 ? 3 : 1);
  1191. b43_phy_write(dev,
  1192. B43_NPHY_TABLE_DATALO, tmp);
  1193. }
  1194. }
  1195. }
  1196. b43_nphy_set_rf_sequence(dev, 5,
  1197. rfseq_events, rfseq_delays, 3);
  1198. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1199. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1200. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1201. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1202. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1203. 0xFF80, 4);
  1204. }
  1205. }
  1206. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1207. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1208. {
  1209. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1210. struct b43_phy *phy = &dev->phy;
  1211. struct b43_phy_n *nphy = phy->n;
  1212. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1213. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1214. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1215. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1216. u16 tmp16;
  1217. u32 tmp32;
  1218. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1219. b43_nphy_classifier(dev, 1, 0);
  1220. else
  1221. b43_nphy_classifier(dev, 1, 1);
  1222. if (nphy->hang_avoid)
  1223. b43_nphy_stay_in_carrier_search(dev, 1);
  1224. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1225. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1226. if (dev->phy.rev >= 3) {
  1227. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1228. tmp32 &= 0xffffff;
  1229. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1230. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1231. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1232. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1233. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1234. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1235. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1236. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1237. b43_phy_write(dev, 0x2AE, 0x000C);
  1238. /* TODO */
  1239. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1240. 0x2 : 0x9C40;
  1241. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1242. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1243. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1244. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1245. b43_nphy_gain_ctrl_workarounds(dev);
  1246. b43_ntab_write(dev, B43_NTAB32(8, 0), 2);
  1247. b43_ntab_write(dev, B43_NTAB32(8, 16), 2);
  1248. /* TODO */
  1249. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1250. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1251. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1252. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1253. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1254. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1255. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1256. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1257. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1258. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1259. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1260. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1261. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1262. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1263. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1264. tmp32 = 0x00088888;
  1265. else
  1266. tmp32 = 0x88888888;
  1267. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1268. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1269. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1270. if (dev->phy.rev == 4 &&
  1271. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1272. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1273. 0x70);
  1274. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1275. 0x70);
  1276. }
  1277. b43_phy_write(dev, 0x224, 0x039C);
  1278. b43_phy_write(dev, 0x225, 0x0357);
  1279. b43_phy_write(dev, 0x226, 0x0317);
  1280. b43_phy_write(dev, 0x227, 0x02D7);
  1281. b43_phy_write(dev, 0x228, 0x039C);
  1282. b43_phy_write(dev, 0x229, 0x0357);
  1283. b43_phy_write(dev, 0x22A, 0x0317);
  1284. b43_phy_write(dev, 0x22B, 0x02D7);
  1285. b43_phy_write(dev, 0x22C, 0x039C);
  1286. b43_phy_write(dev, 0x22D, 0x0357);
  1287. b43_phy_write(dev, 0x22E, 0x0317);
  1288. b43_phy_write(dev, 0x22F, 0x02D7);
  1289. } else {
  1290. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1291. nphy->band5g_pwrgain) {
  1292. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1293. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1294. } else {
  1295. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1296. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1297. }
  1298. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1299. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1300. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1301. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1302. if (dev->phy.rev < 2) {
  1303. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1304. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1305. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1306. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1307. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1308. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1309. }
  1310. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1311. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1312. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1313. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1314. if (sprom->boardflags2_lo & 0x100 &&
  1315. dev->dev->board_type == 0x8B) {
  1316. delays1[0] = 0x1;
  1317. delays1[5] = 0x14;
  1318. }
  1319. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1320. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1321. b43_nphy_gain_ctrl_workarounds(dev);
  1322. if (dev->phy.rev < 2) {
  1323. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1324. b43_hf_write(dev, b43_hf_read(dev) |
  1325. B43_HF_MLADVW);
  1326. } else if (dev->phy.rev == 2) {
  1327. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1328. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1329. }
  1330. if (dev->phy.rev < 2)
  1331. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1332. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1333. /* Set phase track alpha and beta */
  1334. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1335. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1336. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1337. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1338. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1339. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1340. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1341. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1342. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1343. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1344. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1345. if (dev->phy.rev == 2)
  1346. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1347. B43_NPHY_FINERX2_CGC_DECGC);
  1348. }
  1349. if (nphy->hang_avoid)
  1350. b43_nphy_stay_in_carrier_search(dev, 0);
  1351. }
  1352. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1353. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1354. struct b43_c32 *samples, u16 len) {
  1355. struct b43_phy_n *nphy = dev->phy.n;
  1356. u16 i;
  1357. u32 *data;
  1358. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1359. if (!data) {
  1360. b43err(dev->wl, "allocation for samples loading failed\n");
  1361. return -ENOMEM;
  1362. }
  1363. if (nphy->hang_avoid)
  1364. b43_nphy_stay_in_carrier_search(dev, 1);
  1365. for (i = 0; i < len; i++) {
  1366. data[i] = (samples[i].i & 0x3FF << 10);
  1367. data[i] |= samples[i].q & 0x3FF;
  1368. }
  1369. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1370. kfree(data);
  1371. if (nphy->hang_avoid)
  1372. b43_nphy_stay_in_carrier_search(dev, 0);
  1373. return 0;
  1374. }
  1375. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1376. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1377. bool test)
  1378. {
  1379. int i;
  1380. u16 bw, len, rot, angle;
  1381. struct b43_c32 *samples;
  1382. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1383. len = bw << 3;
  1384. if (test) {
  1385. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1386. bw = 82;
  1387. else
  1388. bw = 80;
  1389. if (dev->phy.is_40mhz)
  1390. bw <<= 1;
  1391. len = bw << 1;
  1392. }
  1393. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1394. if (!samples) {
  1395. b43err(dev->wl, "allocation for samples generation failed\n");
  1396. return 0;
  1397. }
  1398. rot = (((freq * 36) / bw) << 16) / 100;
  1399. angle = 0;
  1400. for (i = 0; i < len; i++) {
  1401. samples[i] = b43_cordic(angle);
  1402. angle += rot;
  1403. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1404. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1405. }
  1406. i = b43_nphy_load_samples(dev, samples, len);
  1407. kfree(samples);
  1408. return (i < 0) ? 0 : len;
  1409. }
  1410. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1411. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1412. u16 wait, bool iqmode, bool dac_test)
  1413. {
  1414. struct b43_phy_n *nphy = dev->phy.n;
  1415. int i;
  1416. u16 seq_mode;
  1417. u32 tmp;
  1418. if (nphy->hang_avoid)
  1419. b43_nphy_stay_in_carrier_search(dev, true);
  1420. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1421. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1422. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1423. }
  1424. if (!dev->phy.is_40mhz)
  1425. tmp = 0x6464;
  1426. else
  1427. tmp = 0x4747;
  1428. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1429. if (nphy->hang_avoid)
  1430. b43_nphy_stay_in_carrier_search(dev, false);
  1431. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1432. if (loops != 0xFFFF)
  1433. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1434. else
  1435. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1436. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1437. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1438. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1439. if (iqmode) {
  1440. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1441. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1442. } else {
  1443. if (dac_test)
  1444. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1445. else
  1446. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1447. }
  1448. for (i = 0; i < 100; i++) {
  1449. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1450. i = 0;
  1451. break;
  1452. }
  1453. udelay(10);
  1454. }
  1455. if (i)
  1456. b43err(dev->wl, "run samples timeout\n");
  1457. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1458. }
  1459. /*
  1460. * Transmits a known value for LO calibration
  1461. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1462. */
  1463. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1464. bool iqmode, bool dac_test)
  1465. {
  1466. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1467. if (samp == 0)
  1468. return -1;
  1469. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1470. return 0;
  1471. }
  1472. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1473. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1474. {
  1475. struct b43_phy_n *nphy = dev->phy.n;
  1476. int i, j;
  1477. u32 tmp;
  1478. u32 cur_real, cur_imag, real_part, imag_part;
  1479. u16 buffer[7];
  1480. if (nphy->hang_avoid)
  1481. b43_nphy_stay_in_carrier_search(dev, true);
  1482. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1483. for (i = 0; i < 2; i++) {
  1484. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1485. (buffer[i * 2 + 1] & 0x3FF);
  1486. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1487. (((i + 26) << 10) | 320));
  1488. for (j = 0; j < 128; j++) {
  1489. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1490. ((tmp >> 16) & 0xFFFF));
  1491. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1492. (tmp & 0xFFFF));
  1493. }
  1494. }
  1495. for (i = 0; i < 2; i++) {
  1496. tmp = buffer[5 + i];
  1497. real_part = (tmp >> 8) & 0xFF;
  1498. imag_part = (tmp & 0xFF);
  1499. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1500. (((i + 26) << 10) | 448));
  1501. if (dev->phy.rev >= 3) {
  1502. cur_real = real_part;
  1503. cur_imag = imag_part;
  1504. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1505. }
  1506. for (j = 0; j < 128; j++) {
  1507. if (dev->phy.rev < 3) {
  1508. cur_real = (real_part * loscale[j] + 128) >> 8;
  1509. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1510. tmp = ((cur_real & 0xFF) << 8) |
  1511. (cur_imag & 0xFF);
  1512. }
  1513. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1514. ((tmp >> 16) & 0xFFFF));
  1515. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1516. (tmp & 0xFFFF));
  1517. }
  1518. }
  1519. if (dev->phy.rev >= 3) {
  1520. b43_shm_write16(dev, B43_SHM_SHARED,
  1521. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1522. b43_shm_write16(dev, B43_SHM_SHARED,
  1523. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1524. }
  1525. if (nphy->hang_avoid)
  1526. b43_nphy_stay_in_carrier_search(dev, false);
  1527. }
  1528. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1529. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1530. u8 *events, u8 *delays, u8 length)
  1531. {
  1532. struct b43_phy_n *nphy = dev->phy.n;
  1533. u8 i;
  1534. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1535. u16 offset1 = cmd << 4;
  1536. u16 offset2 = offset1 + 0x80;
  1537. if (nphy->hang_avoid)
  1538. b43_nphy_stay_in_carrier_search(dev, true);
  1539. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1540. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1541. for (i = length; i < 16; i++) {
  1542. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1543. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1544. }
  1545. if (nphy->hang_avoid)
  1546. b43_nphy_stay_in_carrier_search(dev, false);
  1547. }
  1548. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1549. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1550. enum b43_nphy_rf_sequence seq)
  1551. {
  1552. static const u16 trigger[] = {
  1553. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1554. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1555. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1556. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1557. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1558. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1559. };
  1560. int i;
  1561. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1562. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1563. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1564. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1565. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1566. for (i = 0; i < 200; i++) {
  1567. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1568. goto ok;
  1569. msleep(1);
  1570. }
  1571. b43err(dev->wl, "RF sequence status timeout\n");
  1572. ok:
  1573. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1574. }
  1575. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1576. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1577. u16 value, u8 core, bool off)
  1578. {
  1579. int i;
  1580. u8 index = fls(field);
  1581. u8 addr, en_addr, val_addr;
  1582. /* we expect only one bit set */
  1583. B43_WARN_ON(field & (~(1 << (index - 1))));
  1584. if (dev->phy.rev >= 3) {
  1585. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1586. for (i = 0; i < 2; i++) {
  1587. if (index == 0 || index == 16) {
  1588. b43err(dev->wl,
  1589. "Unsupported RF Ctrl Override call\n");
  1590. return;
  1591. }
  1592. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1593. en_addr = B43_PHY_N((i == 0) ?
  1594. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1595. val_addr = B43_PHY_N((i == 0) ?
  1596. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1597. if (off) {
  1598. b43_phy_mask(dev, en_addr, ~(field));
  1599. b43_phy_mask(dev, val_addr,
  1600. ~(rf_ctrl->val_mask));
  1601. } else {
  1602. if (core == 0 || ((1 << core) & i) != 0) {
  1603. b43_phy_set(dev, en_addr, field);
  1604. b43_phy_maskset(dev, val_addr,
  1605. ~(rf_ctrl->val_mask),
  1606. (value << rf_ctrl->val_shift));
  1607. }
  1608. }
  1609. }
  1610. } else {
  1611. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1612. if (off) {
  1613. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1614. value = 0;
  1615. } else {
  1616. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1617. }
  1618. for (i = 0; i < 2; i++) {
  1619. if (index <= 1 || index == 16) {
  1620. b43err(dev->wl,
  1621. "Unsupported RF Ctrl Override call\n");
  1622. return;
  1623. }
  1624. if (index == 2 || index == 10 ||
  1625. (index >= 13 && index <= 15)) {
  1626. core = 1;
  1627. }
  1628. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1629. addr = B43_PHY_N((i == 0) ?
  1630. rf_ctrl->addr0 : rf_ctrl->addr1);
  1631. if ((core & (1 << i)) != 0)
  1632. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1633. (value << rf_ctrl->shift));
  1634. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1635. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1636. B43_NPHY_RFCTL_CMD_START);
  1637. udelay(1);
  1638. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1639. }
  1640. }
  1641. }
  1642. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1643. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1644. u16 value, u8 core)
  1645. {
  1646. u8 i, j;
  1647. u16 reg, tmp, val;
  1648. B43_WARN_ON(dev->phy.rev < 3);
  1649. B43_WARN_ON(field > 4);
  1650. for (i = 0; i < 2; i++) {
  1651. if ((core == 1 && i == 1) || (core == 2 && !i))
  1652. continue;
  1653. reg = (i == 0) ?
  1654. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1655. b43_phy_mask(dev, reg, 0xFBFF);
  1656. switch (field) {
  1657. case 0:
  1658. b43_phy_write(dev, reg, 0);
  1659. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1660. break;
  1661. case 1:
  1662. if (!i) {
  1663. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1664. 0xFC3F, (value << 6));
  1665. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1666. 0xFFFE, 1);
  1667. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1668. B43_NPHY_RFCTL_CMD_START);
  1669. for (j = 0; j < 100; j++) {
  1670. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1671. j = 0;
  1672. break;
  1673. }
  1674. udelay(10);
  1675. }
  1676. if (j)
  1677. b43err(dev->wl,
  1678. "intc override timeout\n");
  1679. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1680. 0xFFFE);
  1681. } else {
  1682. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1683. 0xFC3F, (value << 6));
  1684. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1685. 0xFFFE, 1);
  1686. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1687. B43_NPHY_RFCTL_CMD_RXTX);
  1688. for (j = 0; j < 100; j++) {
  1689. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1690. j = 0;
  1691. break;
  1692. }
  1693. udelay(10);
  1694. }
  1695. if (j)
  1696. b43err(dev->wl,
  1697. "intc override timeout\n");
  1698. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1699. 0xFFFE);
  1700. }
  1701. break;
  1702. case 2:
  1703. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1704. tmp = 0x0020;
  1705. val = value << 5;
  1706. } else {
  1707. tmp = 0x0010;
  1708. val = value << 4;
  1709. }
  1710. b43_phy_maskset(dev, reg, ~tmp, val);
  1711. break;
  1712. case 3:
  1713. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1714. tmp = 0x0001;
  1715. val = value;
  1716. } else {
  1717. tmp = 0x0004;
  1718. val = value << 2;
  1719. }
  1720. b43_phy_maskset(dev, reg, ~tmp, val);
  1721. break;
  1722. case 4:
  1723. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1724. tmp = 0x0002;
  1725. val = value << 1;
  1726. } else {
  1727. tmp = 0x0008;
  1728. val = value << 3;
  1729. }
  1730. b43_phy_maskset(dev, reg, ~tmp, val);
  1731. break;
  1732. }
  1733. }
  1734. }
  1735. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1736. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1737. {
  1738. unsigned int i;
  1739. u16 val;
  1740. val = 0x1E1F;
  1741. for (i = 0; i < 16; i++) {
  1742. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1743. val -= 0x202;
  1744. }
  1745. val = 0x3E3F;
  1746. for (i = 0; i < 16; i++) {
  1747. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1748. val -= 0x202;
  1749. }
  1750. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1751. }
  1752. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1753. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1754. s8 offset, u8 core, u8 rail,
  1755. enum b43_nphy_rssi_type type)
  1756. {
  1757. u16 tmp;
  1758. bool core1or5 = (core == 1) || (core == 5);
  1759. bool core2or5 = (core == 2) || (core == 5);
  1760. offset = clamp_val(offset, -32, 31);
  1761. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1762. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1763. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1764. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1765. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1766. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1767. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1768. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1769. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1770. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1771. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1772. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1773. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1774. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1775. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1776. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1777. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1778. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1779. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1780. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1781. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1782. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1783. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1784. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1785. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1786. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1787. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1788. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1789. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1790. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1791. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1792. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1793. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1794. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1795. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1796. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1797. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1798. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1799. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1800. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1801. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1802. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1803. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1804. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1805. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1806. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1807. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1808. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1809. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1810. }
  1811. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1812. {
  1813. u16 val;
  1814. if (type < 3)
  1815. val = 0;
  1816. else if (type == 6)
  1817. val = 1;
  1818. else if (type == 3)
  1819. val = 2;
  1820. else
  1821. val = 3;
  1822. val = (val << 12) | (val << 14);
  1823. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1824. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1825. if (type < 3) {
  1826. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1827. (type + 1) << 4);
  1828. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1829. (type + 1) << 4);
  1830. }
  1831. if (code == 0) {
  1832. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1833. if (type < 3) {
  1834. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1835. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1836. B43_NPHY_RFCTL_CMD_CORESEL));
  1837. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1838. ~(0x1 << 12 |
  1839. 0x1 << 5 |
  1840. 0x1 << 1 |
  1841. 0x1));
  1842. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1843. ~B43_NPHY_RFCTL_CMD_START);
  1844. udelay(20);
  1845. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1846. }
  1847. } else {
  1848. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1849. if (type < 3) {
  1850. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1851. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1852. B43_NPHY_RFCTL_CMD_CORESEL),
  1853. (B43_NPHY_RFCTL_CMD_RXEN |
  1854. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1855. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1856. (0x1 << 12 |
  1857. 0x1 << 5 |
  1858. 0x1 << 1 |
  1859. 0x1));
  1860. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1861. B43_NPHY_RFCTL_CMD_START);
  1862. udelay(20);
  1863. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1864. }
  1865. }
  1866. }
  1867. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1868. {
  1869. struct b43_phy_n *nphy = dev->phy.n;
  1870. u8 i;
  1871. u16 reg, val;
  1872. if (code == 0) {
  1873. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1874. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1875. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1876. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1877. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1878. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1879. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1880. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1881. } else {
  1882. for (i = 0; i < 2; i++) {
  1883. if ((code == 1 && i == 1) || (code == 2 && !i))
  1884. continue;
  1885. reg = (i == 0) ?
  1886. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1887. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1888. if (type < 3) {
  1889. reg = (i == 0) ?
  1890. B43_NPHY_AFECTL_C1 :
  1891. B43_NPHY_AFECTL_C2;
  1892. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1893. reg = (i == 0) ?
  1894. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1895. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1896. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1897. if (type == 0)
  1898. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1899. else if (type == 1)
  1900. val = 16;
  1901. else
  1902. val = 32;
  1903. b43_phy_set(dev, reg, val);
  1904. reg = (i == 0) ?
  1905. B43_NPHY_TXF_40CO_B1S0 :
  1906. B43_NPHY_TXF_40CO_B32S1;
  1907. b43_phy_set(dev, reg, 0x0020);
  1908. } else {
  1909. if (type == 6)
  1910. val = 0x0100;
  1911. else if (type == 3)
  1912. val = 0x0200;
  1913. else
  1914. val = 0x0300;
  1915. reg = (i == 0) ?
  1916. B43_NPHY_AFECTL_C1 :
  1917. B43_NPHY_AFECTL_C2;
  1918. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1919. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1920. if (type != 3 && type != 6) {
  1921. enum ieee80211_band band =
  1922. b43_current_band(dev->wl);
  1923. if ((nphy->ipa2g_on &&
  1924. band == IEEE80211_BAND_2GHZ) ||
  1925. (nphy->ipa5g_on &&
  1926. band == IEEE80211_BAND_5GHZ))
  1927. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1928. else
  1929. val = 0x11;
  1930. reg = (i == 0) ? 0x2000 : 0x3000;
  1931. reg |= B2055_PADDRV;
  1932. b43_radio_write16(dev, reg, val);
  1933. reg = (i == 0) ?
  1934. B43_NPHY_AFECTL_OVER1 :
  1935. B43_NPHY_AFECTL_OVER;
  1936. b43_phy_set(dev, reg, 0x0200);
  1937. }
  1938. }
  1939. }
  1940. }
  1941. }
  1942. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1943. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1944. {
  1945. if (dev->phy.rev >= 3)
  1946. b43_nphy_rev3_rssi_select(dev, code, type);
  1947. else
  1948. b43_nphy_rev2_rssi_select(dev, code, type);
  1949. }
  1950. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1951. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1952. {
  1953. int i;
  1954. for (i = 0; i < 2; i++) {
  1955. if (type == 2) {
  1956. if (i == 0) {
  1957. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1958. 0xFC, buf[0]);
  1959. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1960. 0xFC, buf[1]);
  1961. } else {
  1962. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1963. 0xFC, buf[2 * i]);
  1964. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1965. 0xFC, buf[2 * i + 1]);
  1966. }
  1967. } else {
  1968. if (i == 0)
  1969. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1970. 0xF3, buf[0] << 2);
  1971. else
  1972. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1973. 0xF3, buf[2 * i + 1] << 2);
  1974. }
  1975. }
  1976. }
  1977. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1978. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1979. u8 nsamp)
  1980. {
  1981. int i;
  1982. int out;
  1983. u16 save_regs_phy[9];
  1984. u16 s[2];
  1985. if (dev->phy.rev >= 3) {
  1986. save_regs_phy[0] = b43_phy_read(dev,
  1987. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1988. save_regs_phy[1] = b43_phy_read(dev,
  1989. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1990. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1991. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1992. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1993. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1994. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1995. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1996. save_regs_phy[8] = 0;
  1997. } else {
  1998. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1999. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2000. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2001. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2002. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2003. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2004. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2005. save_regs_phy[7] = 0;
  2006. save_regs_phy[8] = 0;
  2007. }
  2008. b43_nphy_rssi_select(dev, 5, type);
  2009. if (dev->phy.rev < 2) {
  2010. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2011. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2012. }
  2013. for (i = 0; i < 4; i++)
  2014. buf[i] = 0;
  2015. for (i = 0; i < nsamp; i++) {
  2016. if (dev->phy.rev < 2) {
  2017. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2018. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2019. } else {
  2020. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2021. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2022. }
  2023. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2024. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2025. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2026. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2027. }
  2028. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2029. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2030. if (dev->phy.rev < 2)
  2031. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2032. if (dev->phy.rev >= 3) {
  2033. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2034. save_regs_phy[0]);
  2035. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2036. save_regs_phy[1]);
  2037. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2038. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2039. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2040. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2041. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2042. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2043. } else {
  2044. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2045. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2046. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2047. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2048. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2049. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2050. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2051. }
  2052. return out;
  2053. }
  2054. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2055. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2056. {
  2057. int i, j;
  2058. u8 state[4];
  2059. u8 code, val;
  2060. u16 class, override;
  2061. u8 regs_save_radio[2];
  2062. u16 regs_save_phy[2];
  2063. s8 offset[4];
  2064. u8 core;
  2065. u8 rail;
  2066. u16 clip_state[2];
  2067. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2068. s32 results_min[4] = { };
  2069. u8 vcm_final[4] = { };
  2070. s32 results[4][4] = { };
  2071. s32 miniq[4][2] = { };
  2072. if (type == 2) {
  2073. code = 0;
  2074. val = 6;
  2075. } else if (type < 2) {
  2076. code = 25;
  2077. val = 4;
  2078. } else {
  2079. B43_WARN_ON(1);
  2080. return;
  2081. }
  2082. class = b43_nphy_classifier(dev, 0, 0);
  2083. b43_nphy_classifier(dev, 7, 4);
  2084. b43_nphy_read_clip_detection(dev, clip_state);
  2085. b43_nphy_write_clip_detection(dev, clip_off);
  2086. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2087. override = 0x140;
  2088. else
  2089. override = 0x110;
  2090. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2091. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2092. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2093. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2094. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2095. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2096. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2097. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2098. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2099. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2100. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2101. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2102. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2103. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2104. b43_nphy_rssi_select(dev, 5, type);
  2105. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2106. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2107. for (i = 0; i < 4; i++) {
  2108. u8 tmp[4];
  2109. for (j = 0; j < 4; j++)
  2110. tmp[j] = i;
  2111. if (type != 1)
  2112. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2113. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2114. if (type < 2)
  2115. for (j = 0; j < 2; j++)
  2116. miniq[i][j] = min(results[i][2 * j],
  2117. results[i][2 * j + 1]);
  2118. }
  2119. for (i = 0; i < 4; i++) {
  2120. s32 mind = 40;
  2121. u8 minvcm = 0;
  2122. s32 minpoll = 249;
  2123. s32 curr;
  2124. for (j = 0; j < 4; j++) {
  2125. if (type == 2)
  2126. curr = abs(results[j][i]);
  2127. else
  2128. curr = abs(miniq[j][i / 2] - code * 8);
  2129. if (curr < mind) {
  2130. mind = curr;
  2131. minvcm = j;
  2132. }
  2133. if (results[j][i] < minpoll)
  2134. minpoll = results[j][i];
  2135. }
  2136. results_min[i] = minpoll;
  2137. vcm_final[i] = minvcm;
  2138. }
  2139. if (type != 1)
  2140. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2141. for (i = 0; i < 4; i++) {
  2142. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2143. if (offset[i] < 0)
  2144. offset[i] = -((abs(offset[i]) + 4) / 8);
  2145. else
  2146. offset[i] = (offset[i] + 4) / 8;
  2147. if (results_min[i] == 248)
  2148. offset[i] = code - 32;
  2149. core = (i / 2) ? 2 : 1;
  2150. rail = (i % 2) ? 1 : 0;
  2151. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2152. type);
  2153. }
  2154. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2155. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2156. switch (state[2]) {
  2157. case 1:
  2158. b43_nphy_rssi_select(dev, 1, 2);
  2159. break;
  2160. case 4:
  2161. b43_nphy_rssi_select(dev, 1, 0);
  2162. break;
  2163. case 2:
  2164. b43_nphy_rssi_select(dev, 1, 1);
  2165. break;
  2166. default:
  2167. b43_nphy_rssi_select(dev, 1, 1);
  2168. break;
  2169. }
  2170. switch (state[3]) {
  2171. case 1:
  2172. b43_nphy_rssi_select(dev, 2, 2);
  2173. break;
  2174. case 4:
  2175. b43_nphy_rssi_select(dev, 2, 0);
  2176. break;
  2177. default:
  2178. b43_nphy_rssi_select(dev, 2, 1);
  2179. break;
  2180. }
  2181. b43_nphy_rssi_select(dev, 0, type);
  2182. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2183. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2184. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2185. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2186. b43_nphy_classifier(dev, 7, class);
  2187. b43_nphy_write_clip_detection(dev, clip_state);
  2188. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2189. identical, it really seems wl performs this */
  2190. b43_nphy_reset_cca(dev);
  2191. }
  2192. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2193. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2194. {
  2195. /* TODO */
  2196. }
  2197. /*
  2198. * RSSI Calibration
  2199. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2200. */
  2201. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2202. {
  2203. if (dev->phy.rev >= 3) {
  2204. b43_nphy_rev3_rssi_cal(dev);
  2205. } else {
  2206. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2207. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2208. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2209. }
  2210. }
  2211. /*
  2212. * Restore RSSI Calibration
  2213. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2214. */
  2215. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2216. {
  2217. struct b43_phy_n *nphy = dev->phy.n;
  2218. u16 *rssical_radio_regs = NULL;
  2219. u16 *rssical_phy_regs = NULL;
  2220. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2221. if (!nphy->rssical_chanspec_2G.center_freq)
  2222. return;
  2223. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2224. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2225. } else {
  2226. if (!nphy->rssical_chanspec_5G.center_freq)
  2227. return;
  2228. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2229. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2230. }
  2231. /* TODO use some definitions */
  2232. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2233. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2234. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2235. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2236. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2237. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2238. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2239. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2240. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2241. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2242. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2243. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2244. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2245. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2246. }
  2247. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2248. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2249. {
  2250. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2251. if (dev->phy.rev >= 6) {
  2252. /* TODO If the chip is 47162
  2253. return txpwrctrl_tx_gain_ipa_rev5 */
  2254. return txpwrctrl_tx_gain_ipa_rev6;
  2255. } else if (dev->phy.rev >= 5) {
  2256. return txpwrctrl_tx_gain_ipa_rev5;
  2257. } else {
  2258. return txpwrctrl_tx_gain_ipa;
  2259. }
  2260. } else {
  2261. return txpwrctrl_tx_gain_ipa_5g;
  2262. }
  2263. }
  2264. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2265. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2266. {
  2267. struct b43_phy_n *nphy = dev->phy.n;
  2268. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2269. u16 tmp;
  2270. u8 offset, i;
  2271. if (dev->phy.rev >= 3) {
  2272. for (i = 0; i < 2; i++) {
  2273. tmp = (i == 0) ? 0x2000 : 0x3000;
  2274. offset = i * 11;
  2275. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2276. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2277. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2278. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2279. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2280. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2281. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2282. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2283. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2284. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2285. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2286. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2287. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2288. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2289. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2290. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2291. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2292. if (nphy->ipa5g_on) {
  2293. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2294. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2295. } else {
  2296. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2297. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2298. }
  2299. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2300. } else {
  2301. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2302. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2303. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2304. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2305. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2306. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2307. if (nphy->ipa2g_on) {
  2308. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2309. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2310. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2311. } else {
  2312. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2313. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2314. }
  2315. }
  2316. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2317. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2318. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2319. }
  2320. } else {
  2321. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2322. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2323. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2324. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2325. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2326. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2327. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2328. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2329. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2330. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2331. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2332. B43_NPHY_BANDCTL_5GHZ)) {
  2333. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2334. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2335. } else {
  2336. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2337. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2338. }
  2339. if (dev->phy.rev < 2) {
  2340. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2341. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2342. } else {
  2343. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2344. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2345. }
  2346. }
  2347. }
  2348. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2349. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2350. struct nphy_txgains target,
  2351. struct nphy_iqcal_params *params)
  2352. {
  2353. int i, j, indx;
  2354. u16 gain;
  2355. if (dev->phy.rev >= 3) {
  2356. params->txgm = target.txgm[core];
  2357. params->pga = target.pga[core];
  2358. params->pad = target.pad[core];
  2359. params->ipa = target.ipa[core];
  2360. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2361. (params->pad << 4) | (params->ipa);
  2362. for (j = 0; j < 5; j++)
  2363. params->ncorr[j] = 0x79;
  2364. } else {
  2365. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2366. (target.txgm[core] << 8);
  2367. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2368. 1 : 0;
  2369. for (i = 0; i < 9; i++)
  2370. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2371. break;
  2372. i = min(i, 8);
  2373. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2374. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2375. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2376. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2377. (params->pad << 2);
  2378. for (j = 0; j < 4; j++)
  2379. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2380. }
  2381. }
  2382. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2383. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2384. {
  2385. struct b43_phy_n *nphy = dev->phy.n;
  2386. int i;
  2387. u16 scale, entry;
  2388. u16 tmp = nphy->txcal_bbmult;
  2389. if (core == 0)
  2390. tmp >>= 8;
  2391. tmp &= 0xff;
  2392. for (i = 0; i < 18; i++) {
  2393. scale = (ladder_lo[i].percent * tmp) / 100;
  2394. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2395. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2396. scale = (ladder_iq[i].percent * tmp) / 100;
  2397. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2398. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2399. }
  2400. }
  2401. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2402. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2403. {
  2404. int i;
  2405. for (i = 0; i < 15; i++)
  2406. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2407. tbl_tx_filter_coef_rev4[2][i]);
  2408. }
  2409. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2410. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2411. {
  2412. int i, j;
  2413. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2414. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2415. for (i = 0; i < 3; i++)
  2416. for (j = 0; j < 15; j++)
  2417. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2418. tbl_tx_filter_coef_rev4[i][j]);
  2419. if (dev->phy.is_40mhz) {
  2420. for (j = 0; j < 15; j++)
  2421. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2422. tbl_tx_filter_coef_rev4[3][j]);
  2423. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2424. for (j = 0; j < 15; j++)
  2425. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2426. tbl_tx_filter_coef_rev4[5][j]);
  2427. }
  2428. if (dev->phy.channel == 14)
  2429. for (j = 0; j < 15; j++)
  2430. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2431. tbl_tx_filter_coef_rev4[6][j]);
  2432. }
  2433. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2434. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2435. {
  2436. struct b43_phy_n *nphy = dev->phy.n;
  2437. u16 curr_gain[2];
  2438. struct nphy_txgains target;
  2439. const u32 *table = NULL;
  2440. if (!nphy->txpwrctrl) {
  2441. int i;
  2442. if (nphy->hang_avoid)
  2443. b43_nphy_stay_in_carrier_search(dev, true);
  2444. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2445. if (nphy->hang_avoid)
  2446. b43_nphy_stay_in_carrier_search(dev, false);
  2447. for (i = 0; i < 2; ++i) {
  2448. if (dev->phy.rev >= 3) {
  2449. target.ipa[i] = curr_gain[i] & 0x000F;
  2450. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2451. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2452. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2453. } else {
  2454. target.ipa[i] = curr_gain[i] & 0x0003;
  2455. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2456. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2457. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2458. }
  2459. }
  2460. } else {
  2461. int i;
  2462. u16 index[2];
  2463. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2464. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2465. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2466. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2467. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2468. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2469. for (i = 0; i < 2; ++i) {
  2470. if (dev->phy.rev >= 3) {
  2471. enum ieee80211_band band =
  2472. b43_current_band(dev->wl);
  2473. if ((nphy->ipa2g_on &&
  2474. band == IEEE80211_BAND_2GHZ) ||
  2475. (nphy->ipa5g_on &&
  2476. band == IEEE80211_BAND_5GHZ)) {
  2477. table = b43_nphy_get_ipa_gain_table(dev);
  2478. } else {
  2479. if (band == IEEE80211_BAND_5GHZ) {
  2480. if (dev->phy.rev == 3)
  2481. table = b43_ntab_tx_gain_rev3_5ghz;
  2482. else if (dev->phy.rev == 4)
  2483. table = b43_ntab_tx_gain_rev4_5ghz;
  2484. else
  2485. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2486. } else {
  2487. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2488. }
  2489. }
  2490. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2491. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2492. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2493. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2494. } else {
  2495. table = b43_ntab_tx_gain_rev0_1_2;
  2496. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2497. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2498. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2499. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2500. }
  2501. }
  2502. }
  2503. return target;
  2504. }
  2505. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2506. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2507. {
  2508. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2509. if (dev->phy.rev >= 3) {
  2510. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2511. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2512. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2513. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2514. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2515. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2516. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2517. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2518. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2519. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2520. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2521. b43_nphy_reset_cca(dev);
  2522. } else {
  2523. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2524. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2525. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2526. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2527. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2528. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2529. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2530. }
  2531. }
  2532. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2533. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2534. {
  2535. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2536. u16 tmp;
  2537. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2538. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2539. if (dev->phy.rev >= 3) {
  2540. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2541. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2542. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2543. regs[2] = tmp;
  2544. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2545. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2546. regs[3] = tmp;
  2547. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2548. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2549. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2550. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2551. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2552. regs[5] = tmp;
  2553. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2554. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2555. regs[6] = tmp;
  2556. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2557. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2558. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2559. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2560. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2561. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2562. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2563. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2564. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2565. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2566. } else {
  2567. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2568. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2569. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2570. regs[2] = tmp;
  2571. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2572. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2573. regs[3] = tmp;
  2574. tmp |= 0x2000;
  2575. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2576. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2577. regs[4] = tmp;
  2578. tmp |= 0x2000;
  2579. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2580. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2581. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2582. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2583. tmp = 0x0180;
  2584. else
  2585. tmp = 0x0120;
  2586. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2587. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2588. }
  2589. }
  2590. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2591. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2592. {
  2593. struct b43_phy_n *nphy = dev->phy.n;
  2594. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2595. u16 *txcal_radio_regs = NULL;
  2596. struct b43_chanspec *iqcal_chanspec;
  2597. u16 *table = NULL;
  2598. if (nphy->hang_avoid)
  2599. b43_nphy_stay_in_carrier_search(dev, 1);
  2600. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2601. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2602. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2603. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2604. table = nphy->cal_cache.txcal_coeffs_2G;
  2605. } else {
  2606. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2607. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2608. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2609. table = nphy->cal_cache.txcal_coeffs_5G;
  2610. }
  2611. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2612. /* TODO use some definitions */
  2613. if (dev->phy.rev >= 3) {
  2614. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2615. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2616. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2617. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2618. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2619. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2620. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2621. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2622. } else {
  2623. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2624. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2625. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2626. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2627. }
  2628. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2629. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2630. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2631. if (nphy->hang_avoid)
  2632. b43_nphy_stay_in_carrier_search(dev, 0);
  2633. }
  2634. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2635. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2636. {
  2637. struct b43_phy_n *nphy = dev->phy.n;
  2638. u16 coef[4];
  2639. u16 *loft = NULL;
  2640. u16 *table = NULL;
  2641. int i;
  2642. u16 *txcal_radio_regs = NULL;
  2643. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2644. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2645. if (!nphy->iqcal_chanspec_2G.center_freq)
  2646. return;
  2647. table = nphy->cal_cache.txcal_coeffs_2G;
  2648. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2649. } else {
  2650. if (!nphy->iqcal_chanspec_5G.center_freq)
  2651. return;
  2652. table = nphy->cal_cache.txcal_coeffs_5G;
  2653. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2654. }
  2655. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2656. for (i = 0; i < 4; i++) {
  2657. if (dev->phy.rev >= 3)
  2658. table[i] = coef[i];
  2659. else
  2660. coef[i] = 0;
  2661. }
  2662. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2663. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2664. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2665. if (dev->phy.rev < 2)
  2666. b43_nphy_tx_iq_workaround(dev);
  2667. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2668. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2669. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2670. } else {
  2671. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2672. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2673. }
  2674. /* TODO use some definitions */
  2675. if (dev->phy.rev >= 3) {
  2676. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2677. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2678. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2679. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2680. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2681. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2682. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2683. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2684. } else {
  2685. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2686. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2687. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2688. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2689. }
  2690. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2691. }
  2692. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2693. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2694. struct nphy_txgains target,
  2695. bool full, bool mphase)
  2696. {
  2697. struct b43_phy_n *nphy = dev->phy.n;
  2698. int i;
  2699. int error = 0;
  2700. int freq;
  2701. bool avoid = false;
  2702. u8 length;
  2703. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2704. const u16 *table;
  2705. bool phy6or5x;
  2706. u16 buffer[11];
  2707. u16 diq_start = 0;
  2708. u16 save[2];
  2709. u16 gain[2];
  2710. struct nphy_iqcal_params params[2];
  2711. bool updated[2] = { };
  2712. b43_nphy_stay_in_carrier_search(dev, true);
  2713. if (dev->phy.rev >= 4) {
  2714. avoid = nphy->hang_avoid;
  2715. nphy->hang_avoid = 0;
  2716. }
  2717. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2718. for (i = 0; i < 2; i++) {
  2719. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2720. gain[i] = params[i].cal_gain;
  2721. }
  2722. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2723. b43_nphy_tx_cal_radio_setup(dev);
  2724. b43_nphy_tx_cal_phy_setup(dev);
  2725. phy6or5x = dev->phy.rev >= 6 ||
  2726. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2727. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2728. if (phy6or5x) {
  2729. if (dev->phy.is_40mhz) {
  2730. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2731. tbl_tx_iqlo_cal_loft_ladder_40);
  2732. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2733. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2734. } else {
  2735. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2736. tbl_tx_iqlo_cal_loft_ladder_20);
  2737. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2738. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2739. }
  2740. }
  2741. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2742. if (!dev->phy.is_40mhz)
  2743. freq = 2500;
  2744. else
  2745. freq = 5000;
  2746. if (nphy->mphase_cal_phase_id > 2)
  2747. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2748. 0xFFFF, 0, true, false);
  2749. else
  2750. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2751. if (error == 0) {
  2752. if (nphy->mphase_cal_phase_id > 2) {
  2753. table = nphy->mphase_txcal_bestcoeffs;
  2754. length = 11;
  2755. if (dev->phy.rev < 3)
  2756. length -= 2;
  2757. } else {
  2758. if (!full && nphy->txiqlocal_coeffsvalid) {
  2759. table = nphy->txiqlocal_bestc;
  2760. length = 11;
  2761. if (dev->phy.rev < 3)
  2762. length -= 2;
  2763. } else {
  2764. full = true;
  2765. if (dev->phy.rev >= 3) {
  2766. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2767. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2768. } else {
  2769. table = tbl_tx_iqlo_cal_startcoefs;
  2770. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2771. }
  2772. }
  2773. }
  2774. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2775. if (full) {
  2776. if (dev->phy.rev >= 3)
  2777. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2778. else
  2779. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2780. } else {
  2781. if (dev->phy.rev >= 3)
  2782. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2783. else
  2784. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2785. }
  2786. if (mphase) {
  2787. count = nphy->mphase_txcal_cmdidx;
  2788. numb = min(max,
  2789. (u16)(count + nphy->mphase_txcal_numcmds));
  2790. } else {
  2791. count = 0;
  2792. numb = max;
  2793. }
  2794. for (; count < numb; count++) {
  2795. if (full) {
  2796. if (dev->phy.rev >= 3)
  2797. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2798. else
  2799. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2800. } else {
  2801. if (dev->phy.rev >= 3)
  2802. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2803. else
  2804. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2805. }
  2806. core = (cmd & 0x3000) >> 12;
  2807. type = (cmd & 0x0F00) >> 8;
  2808. if (phy6or5x && updated[core] == 0) {
  2809. b43_nphy_update_tx_cal_ladder(dev, core);
  2810. updated[core] = 1;
  2811. }
  2812. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2813. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2814. if (type == 1 || type == 3 || type == 4) {
  2815. buffer[0] = b43_ntab_read(dev,
  2816. B43_NTAB16(15, 69 + core));
  2817. diq_start = buffer[0];
  2818. buffer[0] = 0;
  2819. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2820. 0);
  2821. }
  2822. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2823. for (i = 0; i < 2000; i++) {
  2824. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2825. if (tmp & 0xC000)
  2826. break;
  2827. udelay(10);
  2828. }
  2829. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2830. buffer);
  2831. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2832. buffer);
  2833. if (type == 1 || type == 3 || type == 4)
  2834. buffer[0] = diq_start;
  2835. }
  2836. if (mphase)
  2837. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2838. last = (dev->phy.rev < 3) ? 6 : 7;
  2839. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2840. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2841. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2842. if (dev->phy.rev < 3) {
  2843. buffer[0] = 0;
  2844. buffer[1] = 0;
  2845. buffer[2] = 0;
  2846. buffer[3] = 0;
  2847. }
  2848. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2849. buffer);
  2850. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2851. buffer);
  2852. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2853. buffer);
  2854. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2855. buffer);
  2856. length = 11;
  2857. if (dev->phy.rev < 3)
  2858. length -= 2;
  2859. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2860. nphy->txiqlocal_bestc);
  2861. nphy->txiqlocal_coeffsvalid = true;
  2862. nphy->txiqlocal_chanspec.center_freq =
  2863. dev->phy.channel_freq;
  2864. nphy->txiqlocal_chanspec.channel_type =
  2865. dev->phy.channel_type;
  2866. } else {
  2867. length = 11;
  2868. if (dev->phy.rev < 3)
  2869. length -= 2;
  2870. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2871. nphy->mphase_txcal_bestcoeffs);
  2872. }
  2873. b43_nphy_stop_playback(dev);
  2874. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2875. }
  2876. b43_nphy_tx_cal_phy_cleanup(dev);
  2877. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2878. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2879. b43_nphy_tx_iq_workaround(dev);
  2880. if (dev->phy.rev >= 4)
  2881. nphy->hang_avoid = avoid;
  2882. b43_nphy_stay_in_carrier_search(dev, false);
  2883. return error;
  2884. }
  2885. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2886. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2887. {
  2888. struct b43_phy_n *nphy = dev->phy.n;
  2889. u8 i;
  2890. u16 buffer[7];
  2891. bool equal = true;
  2892. if (!nphy->txiqlocal_coeffsvalid ||
  2893. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2894. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2895. return;
  2896. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2897. for (i = 0; i < 4; i++) {
  2898. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2899. equal = false;
  2900. break;
  2901. }
  2902. }
  2903. if (!equal) {
  2904. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2905. nphy->txiqlocal_bestc);
  2906. for (i = 0; i < 4; i++)
  2907. buffer[i] = 0;
  2908. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2909. buffer);
  2910. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2911. &nphy->txiqlocal_bestc[5]);
  2912. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2913. &nphy->txiqlocal_bestc[5]);
  2914. }
  2915. }
  2916. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2917. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2918. struct nphy_txgains target, u8 type, bool debug)
  2919. {
  2920. struct b43_phy_n *nphy = dev->phy.n;
  2921. int i, j, index;
  2922. u8 rfctl[2];
  2923. u8 afectl_core;
  2924. u16 tmp[6];
  2925. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2926. u32 real, imag;
  2927. enum ieee80211_band band;
  2928. u8 use;
  2929. u16 cur_hpf;
  2930. u16 lna[3] = { 3, 3, 1 };
  2931. u16 hpf1[3] = { 7, 2, 0 };
  2932. u16 hpf2[3] = { 2, 0, 0 };
  2933. u32 power[3] = { };
  2934. u16 gain_save[2];
  2935. u16 cal_gain[2];
  2936. struct nphy_iqcal_params cal_params[2];
  2937. struct nphy_iq_est est;
  2938. int ret = 0;
  2939. bool playtone = true;
  2940. int desired = 13;
  2941. b43_nphy_stay_in_carrier_search(dev, 1);
  2942. if (dev->phy.rev < 2)
  2943. b43_nphy_reapply_tx_cal_coeffs(dev);
  2944. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2945. for (i = 0; i < 2; i++) {
  2946. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2947. cal_gain[i] = cal_params[i].cal_gain;
  2948. }
  2949. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2950. for (i = 0; i < 2; i++) {
  2951. if (i == 0) {
  2952. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2953. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2954. afectl_core = B43_NPHY_AFECTL_C1;
  2955. } else {
  2956. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2957. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2958. afectl_core = B43_NPHY_AFECTL_C2;
  2959. }
  2960. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2961. tmp[2] = b43_phy_read(dev, afectl_core);
  2962. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2963. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2964. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2965. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2966. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2967. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2968. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2969. (1 - i));
  2970. b43_phy_set(dev, afectl_core, 0x0006);
  2971. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2972. band = b43_current_band(dev->wl);
  2973. if (nphy->rxcalparams & 0xFF000000) {
  2974. if (band == IEEE80211_BAND_5GHZ)
  2975. b43_phy_write(dev, rfctl[0], 0x140);
  2976. else
  2977. b43_phy_write(dev, rfctl[0], 0x110);
  2978. } else {
  2979. if (band == IEEE80211_BAND_5GHZ)
  2980. b43_phy_write(dev, rfctl[0], 0x180);
  2981. else
  2982. b43_phy_write(dev, rfctl[0], 0x120);
  2983. }
  2984. if (band == IEEE80211_BAND_5GHZ)
  2985. b43_phy_write(dev, rfctl[1], 0x148);
  2986. else
  2987. b43_phy_write(dev, rfctl[1], 0x114);
  2988. if (nphy->rxcalparams & 0x10000) {
  2989. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2990. (i + 1));
  2991. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2992. (2 - i));
  2993. }
  2994. for (j = 0; j < 4; j++) {
  2995. if (j < 3) {
  2996. cur_lna = lna[j];
  2997. cur_hpf1 = hpf1[j];
  2998. cur_hpf2 = hpf2[j];
  2999. } else {
  3000. if (power[1] > 10000) {
  3001. use = 1;
  3002. cur_hpf = cur_hpf1;
  3003. index = 2;
  3004. } else {
  3005. if (power[0] > 10000) {
  3006. use = 1;
  3007. cur_hpf = cur_hpf1;
  3008. index = 1;
  3009. } else {
  3010. index = 0;
  3011. use = 2;
  3012. cur_hpf = cur_hpf2;
  3013. }
  3014. }
  3015. cur_lna = lna[index];
  3016. cur_hpf1 = hpf1[index];
  3017. cur_hpf2 = hpf2[index];
  3018. cur_hpf += desired - hweight32(power[index]);
  3019. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3020. if (use == 1)
  3021. cur_hpf1 = cur_hpf;
  3022. else
  3023. cur_hpf2 = cur_hpf;
  3024. }
  3025. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3026. (cur_lna << 2));
  3027. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3028. false);
  3029. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3030. b43_nphy_stop_playback(dev);
  3031. if (playtone) {
  3032. ret = b43_nphy_tx_tone(dev, 4000,
  3033. (nphy->rxcalparams & 0xFFFF),
  3034. false, false);
  3035. playtone = false;
  3036. } else {
  3037. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3038. false, false);
  3039. }
  3040. if (ret == 0) {
  3041. if (j < 3) {
  3042. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3043. false);
  3044. if (i == 0) {
  3045. real = est.i0_pwr;
  3046. imag = est.q0_pwr;
  3047. } else {
  3048. real = est.i1_pwr;
  3049. imag = est.q1_pwr;
  3050. }
  3051. power[i] = ((real + imag) / 1024) + 1;
  3052. } else {
  3053. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3054. }
  3055. b43_nphy_stop_playback(dev);
  3056. }
  3057. if (ret != 0)
  3058. break;
  3059. }
  3060. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3061. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3062. b43_phy_write(dev, rfctl[1], tmp[5]);
  3063. b43_phy_write(dev, rfctl[0], tmp[4]);
  3064. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3065. b43_phy_write(dev, afectl_core, tmp[2]);
  3066. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3067. if (ret != 0)
  3068. break;
  3069. }
  3070. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3071. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3072. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3073. b43_nphy_stay_in_carrier_search(dev, 0);
  3074. return ret;
  3075. }
  3076. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3077. struct nphy_txgains target, u8 type, bool debug)
  3078. {
  3079. return -1;
  3080. }
  3081. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3082. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3083. struct nphy_txgains target, u8 type, bool debug)
  3084. {
  3085. if (dev->phy.rev >= 3)
  3086. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3087. else
  3088. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3089. }
  3090. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3091. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3092. {
  3093. struct b43_phy *phy = &dev->phy;
  3094. struct b43_phy_n *nphy = phy->n;
  3095. /* u16 buf[16]; it's rev3+ */
  3096. nphy->phyrxchain = mask;
  3097. if (0 /* FIXME clk */)
  3098. return;
  3099. b43_mac_suspend(dev);
  3100. if (nphy->hang_avoid)
  3101. b43_nphy_stay_in_carrier_search(dev, true);
  3102. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3103. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3104. if ((mask & 0x3) != 0x3) {
  3105. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3106. if (dev->phy.rev >= 3) {
  3107. /* TODO */
  3108. }
  3109. } else {
  3110. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3111. if (dev->phy.rev >= 3) {
  3112. /* TODO */
  3113. }
  3114. }
  3115. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3116. if (nphy->hang_avoid)
  3117. b43_nphy_stay_in_carrier_search(dev, false);
  3118. b43_mac_enable(dev);
  3119. }
  3120. /*
  3121. * Init N-PHY
  3122. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3123. */
  3124. int b43_phy_initn(struct b43_wldev *dev)
  3125. {
  3126. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3127. struct b43_phy *phy = &dev->phy;
  3128. struct b43_phy_n *nphy = phy->n;
  3129. u8 tx_pwr_state;
  3130. struct nphy_txgains target;
  3131. u16 tmp;
  3132. enum ieee80211_band tmp2;
  3133. bool do_rssi_cal;
  3134. u16 clip[2];
  3135. bool do_cal = false;
  3136. if ((dev->phy.rev >= 3) &&
  3137. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3138. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3139. switch (dev->dev->bus_type) {
  3140. #ifdef CONFIG_B43_SSB
  3141. case B43_BUS_SSB:
  3142. chipco_set32(&dev->dev->sdev->bus->chipco,
  3143. SSB_CHIPCO_CHIPCTL, 0x40);
  3144. break;
  3145. #endif
  3146. }
  3147. }
  3148. nphy->deaf_count = 0;
  3149. b43_nphy_tables_init(dev);
  3150. nphy->crsminpwr_adjusted = false;
  3151. nphy->noisevars_adjusted = false;
  3152. /* Clear all overrides */
  3153. if (dev->phy.rev >= 3) {
  3154. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3155. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3156. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3157. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3158. } else {
  3159. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3160. }
  3161. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3162. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3163. if (dev->phy.rev < 6) {
  3164. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3165. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3166. }
  3167. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3168. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3169. B43_NPHY_RFSEQMODE_TROVER));
  3170. if (dev->phy.rev >= 3)
  3171. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3172. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3173. if (dev->phy.rev <= 2) {
  3174. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3175. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3176. ~B43_NPHY_BPHY_CTL3_SCALE,
  3177. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3178. }
  3179. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3180. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3181. if (sprom->boardflags2_lo & 0x100 ||
  3182. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3183. dev->dev->board_type == 0x8B))
  3184. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3185. else
  3186. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3187. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3188. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3189. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3190. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3191. b43_nphy_update_txrx_chain(dev);
  3192. if (phy->rev < 2) {
  3193. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3194. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3195. }
  3196. tmp2 = b43_current_band(dev->wl);
  3197. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  3198. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  3199. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3200. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3201. nphy->papd_epsilon_offset[0] << 7);
  3202. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3203. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3204. nphy->papd_epsilon_offset[1] << 7);
  3205. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3206. } else if (phy->rev >= 5) {
  3207. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3208. }
  3209. b43_nphy_workarounds(dev);
  3210. /* Reset CCA, in init code it differs a little from standard way */
  3211. b43_nphy_bmac_clock_fgc(dev, 1);
  3212. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3213. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3214. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3215. b43_nphy_bmac_clock_fgc(dev, 0);
  3216. b43_mac_phy_clock_set(dev, true);
  3217. b43_nphy_pa_override(dev, false);
  3218. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3219. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3220. b43_nphy_pa_override(dev, true);
  3221. b43_nphy_classifier(dev, 0, 0);
  3222. b43_nphy_read_clip_detection(dev, clip);
  3223. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3224. b43_nphy_bphy_init(dev);
  3225. tx_pwr_state = nphy->txpwrctrl;
  3226. b43_nphy_tx_power_ctrl(dev, false);
  3227. b43_nphy_tx_power_fix(dev);
  3228. /* TODO N PHY TX Power Control Idle TSSI */
  3229. /* TODO N PHY TX Power Control Setup */
  3230. if (phy->rev >= 3) {
  3231. /* TODO */
  3232. } else {
  3233. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  3234. b43_ntab_tx_gain_rev0_1_2);
  3235. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  3236. b43_ntab_tx_gain_rev0_1_2);
  3237. }
  3238. if (nphy->phyrxchain != 3)
  3239. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3240. if (nphy->mphase_cal_phase_id > 0)
  3241. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3242. do_rssi_cal = false;
  3243. if (phy->rev >= 3) {
  3244. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3245. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3246. else
  3247. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3248. if (do_rssi_cal)
  3249. b43_nphy_rssi_cal(dev);
  3250. else
  3251. b43_nphy_restore_rssi_cal(dev);
  3252. } else {
  3253. b43_nphy_rssi_cal(dev);
  3254. }
  3255. if (!((nphy->measure_hold & 0x6) != 0)) {
  3256. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3257. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3258. else
  3259. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3260. if (nphy->mute)
  3261. do_cal = false;
  3262. if (do_cal) {
  3263. target = b43_nphy_get_tx_gains(dev);
  3264. if (nphy->antsel_type == 2)
  3265. b43_nphy_superswitch_init(dev, true);
  3266. if (nphy->perical != 2) {
  3267. b43_nphy_rssi_cal(dev);
  3268. if (phy->rev >= 3) {
  3269. nphy->cal_orig_pwr_idx[0] =
  3270. nphy->txpwrindex[0].index_internal;
  3271. nphy->cal_orig_pwr_idx[1] =
  3272. nphy->txpwrindex[1].index_internal;
  3273. /* TODO N PHY Pre Calibrate TX Gain */
  3274. target = b43_nphy_get_tx_gains(dev);
  3275. }
  3276. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3277. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3278. b43_nphy_save_cal(dev);
  3279. } else if (nphy->mphase_cal_phase_id == 0)
  3280. ;/* N PHY Periodic Calibration with arg 3 */
  3281. } else {
  3282. b43_nphy_restore_cal(dev);
  3283. }
  3284. }
  3285. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3286. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3287. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3288. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3289. if (phy->rev >= 3 && phy->rev <= 6)
  3290. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3291. b43_nphy_tx_lp_fbw(dev);
  3292. if (phy->rev >= 3)
  3293. b43_nphy_spur_workaround(dev);
  3294. return 0;
  3295. }
  3296. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3297. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3298. const struct b43_phy_n_sfo_cfg *e,
  3299. struct ieee80211_channel *new_channel)
  3300. {
  3301. struct b43_phy *phy = &dev->phy;
  3302. struct b43_phy_n *nphy = dev->phy.n;
  3303. u16 old_band_5ghz;
  3304. u32 tmp32;
  3305. old_band_5ghz =
  3306. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3307. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3308. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3309. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3310. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3311. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3312. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3313. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3314. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3315. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3316. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3317. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3318. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3319. }
  3320. b43_chantab_phy_upload(dev, e);
  3321. if (new_channel->hw_value == 14) {
  3322. b43_nphy_classifier(dev, 2, 0);
  3323. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3324. } else {
  3325. b43_nphy_classifier(dev, 2, 2);
  3326. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3327. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3328. }
  3329. if (!nphy->txpwrctrl)
  3330. b43_nphy_tx_power_fix(dev);
  3331. if (dev->phy.rev < 3)
  3332. b43_nphy_adjust_lna_gain_table(dev);
  3333. b43_nphy_tx_lp_fbw(dev);
  3334. if (dev->phy.rev >= 3 && 0) {
  3335. /* TODO */
  3336. }
  3337. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3338. if (phy->rev >= 3)
  3339. b43_nphy_spur_workaround(dev);
  3340. }
  3341. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3342. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3343. struct ieee80211_channel *channel,
  3344. enum nl80211_channel_type channel_type)
  3345. {
  3346. struct b43_phy *phy = &dev->phy;
  3347. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3348. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3349. u8 tmp;
  3350. if (dev->phy.rev >= 3) {
  3351. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3352. channel->center_freq);
  3353. if (!tabent_r3)
  3354. return -ESRCH;
  3355. } else {
  3356. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3357. channel->hw_value);
  3358. if (!tabent_r2)
  3359. return -ESRCH;
  3360. }
  3361. /* Channel is set later in common code, but we need to set it on our
  3362. own to let this function's subcalls work properly. */
  3363. phy->channel = channel->hw_value;
  3364. phy->channel_freq = channel->center_freq;
  3365. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3366. b43_channel_type_is_40mhz(channel_type))
  3367. ; /* TODO: BMAC BW Set (channel_type) */
  3368. if (channel_type == NL80211_CHAN_HT40PLUS)
  3369. b43_phy_set(dev, B43_NPHY_RXCTL,
  3370. B43_NPHY_RXCTL_BSELU20);
  3371. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3372. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3373. ~B43_NPHY_RXCTL_BSELU20);
  3374. if (dev->phy.rev >= 3) {
  3375. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3376. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3377. b43_radio_2056_setup(dev, tabent_r3);
  3378. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3379. } else {
  3380. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3381. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3382. b43_radio_2055_setup(dev, tabent_r2);
  3383. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3384. }
  3385. return 0;
  3386. }
  3387. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3388. {
  3389. struct b43_phy_n *nphy;
  3390. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3391. if (!nphy)
  3392. return -ENOMEM;
  3393. dev->phy.n = nphy;
  3394. return 0;
  3395. }
  3396. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3397. {
  3398. struct b43_phy *phy = &dev->phy;
  3399. struct b43_phy_n *nphy = phy->n;
  3400. memset(nphy, 0, sizeof(*nphy));
  3401. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3402. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3403. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3404. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3405. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3406. }
  3407. static void b43_nphy_op_free(struct b43_wldev *dev)
  3408. {
  3409. struct b43_phy *phy = &dev->phy;
  3410. struct b43_phy_n *nphy = phy->n;
  3411. kfree(nphy);
  3412. phy->n = NULL;
  3413. }
  3414. static int b43_nphy_op_init(struct b43_wldev *dev)
  3415. {
  3416. return b43_phy_initn(dev);
  3417. }
  3418. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3419. {
  3420. #if B43_DEBUG
  3421. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3422. /* OFDM registers are onnly available on A/G-PHYs */
  3423. b43err(dev->wl, "Invalid OFDM PHY access at "
  3424. "0x%04X on N-PHY\n", offset);
  3425. dump_stack();
  3426. }
  3427. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3428. /* Ext-G registers are only available on G-PHYs */
  3429. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3430. "0x%04X on N-PHY\n", offset);
  3431. dump_stack();
  3432. }
  3433. #endif /* B43_DEBUG */
  3434. }
  3435. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3436. {
  3437. check_phyreg(dev, reg);
  3438. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3439. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3440. }
  3441. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3442. {
  3443. check_phyreg(dev, reg);
  3444. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3445. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3446. }
  3447. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3448. u16 set)
  3449. {
  3450. check_phyreg(dev, reg);
  3451. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3452. b43_write16(dev, B43_MMIO_PHY_DATA,
  3453. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3454. }
  3455. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3456. {
  3457. /* Register 1 is a 32-bit register. */
  3458. B43_WARN_ON(reg == 1);
  3459. /* N-PHY needs 0x100 for read access */
  3460. reg |= 0x100;
  3461. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3462. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3463. }
  3464. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3465. {
  3466. /* Register 1 is a 32-bit register. */
  3467. B43_WARN_ON(reg == 1);
  3468. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3469. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3470. }
  3471. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3472. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3473. bool blocked)
  3474. {
  3475. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3476. b43err(dev->wl, "MAC not suspended\n");
  3477. if (blocked) {
  3478. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3479. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3480. if (dev->phy.rev >= 3) {
  3481. b43_radio_mask(dev, 0x09, ~0x2);
  3482. b43_radio_write(dev, 0x204D, 0);
  3483. b43_radio_write(dev, 0x2053, 0);
  3484. b43_radio_write(dev, 0x2058, 0);
  3485. b43_radio_write(dev, 0x205E, 0);
  3486. b43_radio_mask(dev, 0x2062, ~0xF0);
  3487. b43_radio_write(dev, 0x2064, 0);
  3488. b43_radio_write(dev, 0x304D, 0);
  3489. b43_radio_write(dev, 0x3053, 0);
  3490. b43_radio_write(dev, 0x3058, 0);
  3491. b43_radio_write(dev, 0x305E, 0);
  3492. b43_radio_mask(dev, 0x3062, ~0xF0);
  3493. b43_radio_write(dev, 0x3064, 0);
  3494. }
  3495. } else {
  3496. if (dev->phy.rev >= 3) {
  3497. b43_radio_init2056(dev);
  3498. b43_switch_channel(dev, dev->phy.channel);
  3499. } else {
  3500. b43_radio_init2055(dev);
  3501. }
  3502. }
  3503. }
  3504. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3505. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3506. {
  3507. u16 override = on ? 0x0 : 0x7FFF;
  3508. u16 core = on ? 0xD : 0x00FD;
  3509. if (dev->phy.rev >= 3) {
  3510. if (on) {
  3511. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3512. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3513. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3514. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3515. } else {
  3516. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3517. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3518. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3519. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3520. }
  3521. } else {
  3522. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3523. }
  3524. }
  3525. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3526. unsigned int new_channel)
  3527. {
  3528. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3529. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3530. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3531. if ((new_channel < 1) || (new_channel > 14))
  3532. return -EINVAL;
  3533. } else {
  3534. if (new_channel > 200)
  3535. return -EINVAL;
  3536. }
  3537. return b43_nphy_set_channel(dev, channel, channel_type);
  3538. }
  3539. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3540. {
  3541. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3542. return 1;
  3543. return 36;
  3544. }
  3545. const struct b43_phy_operations b43_phyops_n = {
  3546. .allocate = b43_nphy_op_allocate,
  3547. .free = b43_nphy_op_free,
  3548. .prepare_structs = b43_nphy_op_prepare_structs,
  3549. .init = b43_nphy_op_init,
  3550. .phy_read = b43_nphy_op_read,
  3551. .phy_write = b43_nphy_op_write,
  3552. .phy_maskset = b43_nphy_op_maskset,
  3553. .radio_read = b43_nphy_op_radio_read,
  3554. .radio_write = b43_nphy_op_radio_write,
  3555. .software_rfkill = b43_nphy_op_software_rfkill,
  3556. .switch_analog = b43_nphy_op_switch_analog,
  3557. .switch_channel = b43_nphy_op_switch_channel,
  3558. .get_default_chan = b43_nphy_op_get_default_chan,
  3559. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3560. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3561. };