board-cpuimx51sd.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. *
  3. * Copyright (C) 2010 Eric Bénard <eric@eukrea.com>
  4. *
  5. * based on board-mx51_babbage.c which is
  6. * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  8. *
  9. * The code contained herein is licensed under the GNU General Public
  10. * License. You may obtain a copy of the GNU General Public License
  11. * Version 2 or later at the following locations:
  12. *
  13. * http://www.opensource.org/licenses/gpl-license.html
  14. * http://www.gnu.org/copyleft/gpl.html
  15. */
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c.h>
  19. #include <linux/i2c/tsc2007.h>
  20. #include <linux/gpio.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/i2c-gpio.h>
  26. #include <linux/spi/spi.h>
  27. #include <linux/can/platform/mcp251x.h>
  28. #include <mach/eukrea-baseboards.h>
  29. #include <mach/common.h>
  30. #include <mach/hardware.h>
  31. #include <mach/iomux-mx51.h>
  32. #include <asm/irq.h>
  33. #include <asm/setup.h>
  34. #include <asm/mach-types.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/mach/time.h>
  37. #include "devices-imx51.h"
  38. #include "cpu_op-mx51.h"
  39. #define USBH1_RST IMX_GPIO_NR(2, 28)
  40. #define ETH_RST IMX_GPIO_NR(2, 31)
  41. #define TSC2007_IRQGPIO IMX_GPIO_NR(3, 12)
  42. #define CAN_IRQGPIO IMX_GPIO_NR(1, 1)
  43. #define CAN_RST IMX_GPIO_NR(4, 15)
  44. #define CAN_NCS IMX_GPIO_NR(4, 24)
  45. #define CAN_RXOBF IMX_GPIO_NR(1, 4)
  46. #define CAN_RX1BF IMX_GPIO_NR(1, 6)
  47. #define CAN_TXORTS IMX_GPIO_NR(1, 7)
  48. #define CAN_TX1RTS IMX_GPIO_NR(1, 8)
  49. #define CAN_TX2RTS IMX_GPIO_NR(1, 9)
  50. #define I2C_SCL IMX_GPIO_NR(4, 16)
  51. #define I2C_SDA IMX_GPIO_NR(4, 17)
  52. /* USB_CTRL_1 */
  53. #define MX51_USB_CTRL_1_OFFSET 0x10
  54. #define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  55. #define MX51_USB_PLLDIV_12_MHZ 0x00
  56. #define MX51_USB_PLL_DIV_19_2_MHZ 0x01
  57. #define MX51_USB_PLL_DIV_24_MHZ 0x02
  58. static iomux_v3_cfg_t eukrea_cpuimx51sd_pads[] = {
  59. /* UART1 */
  60. MX51_PAD_UART1_RXD__UART1_RXD,
  61. MX51_PAD_UART1_TXD__UART1_TXD,
  62. MX51_PAD_UART1_RTS__UART1_RTS,
  63. MX51_PAD_UART1_CTS__UART1_CTS,
  64. /* USB HOST1 */
  65. MX51_PAD_USBH1_CLK__USBH1_CLK,
  66. MX51_PAD_USBH1_DIR__USBH1_DIR,
  67. MX51_PAD_USBH1_NXT__USBH1_NXT,
  68. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  69. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  70. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  71. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  72. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  73. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  74. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  75. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  76. MX51_PAD_USBH1_STP__USBH1_STP,
  77. MX51_PAD_EIM_CS3__GPIO2_28, /* PHY nRESET */
  78. /* FEC */
  79. MX51_PAD_EIM_DTACK__GPIO2_31, /* PHY nRESET */
  80. /* HSI2C */
  81. MX51_PAD_I2C1_CLK__GPIO4_16,
  82. MX51_PAD_I2C1_DAT__GPIO4_17,
  83. /* CAN */
  84. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
  85. MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
  86. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
  87. MX51_PAD_CSPI1_SS0__GPIO4_24, /* nCS */
  88. MX51_PAD_CSI2_PIXCLK__GPIO4_15, /* nReset */
  89. MX51_PAD_GPIO1_1__GPIO1_1, /* IRQ */
  90. MX51_PAD_GPIO1_4__GPIO1_4, /* Control signals */
  91. MX51_PAD_GPIO1_6__GPIO1_6,
  92. MX51_PAD_GPIO1_7__GPIO1_7,
  93. MX51_PAD_GPIO1_8__GPIO1_8,
  94. MX51_PAD_GPIO1_9__GPIO1_9,
  95. /* Touchscreen */
  96. /* IRQ */
  97. _MX51_PAD_GPIO_NAND__GPIO_NAND | MUX_PAD_CTRL(PAD_CTL_PUS_22K_UP |
  98. PAD_CTL_PKE | PAD_CTL_SRE_FAST |
  99. PAD_CTL_DSE_HIGH | PAD_CTL_PUE | PAD_CTL_HYS),
  100. };
  101. static const struct imxuart_platform_data uart_pdata __initconst = {
  102. .flags = IMXUART_HAVE_RTSCTS,
  103. };
  104. static struct tsc2007_platform_data tsc2007_info = {
  105. .model = 2007,
  106. .x_plate_ohms = 180,
  107. };
  108. static struct i2c_board_info eukrea_cpuimx51sd_i2c_devices[] = {
  109. {
  110. I2C_BOARD_INFO("pcf8563", 0x51),
  111. }, {
  112. I2C_BOARD_INFO("tsc2007", 0x49),
  113. .type = "tsc2007",
  114. .platform_data = &tsc2007_info,
  115. .irq = gpio_to_irq(TSC2007_IRQGPIO),
  116. },
  117. };
  118. static const struct mxc_nand_platform_data
  119. eukrea_cpuimx51sd_nand_board_info __initconst = {
  120. .width = 1,
  121. .hw_ecc = 1,
  122. .flash_bbt = 1,
  123. };
  124. /* This function is board specific as the bit mask for the plldiv will also
  125. be different for other Freescale SoCs, thus a common bitmask is not
  126. possible and cannot get place in /plat-mxc/ehci.c.*/
  127. static int initialize_otg_port(struct platform_device *pdev)
  128. {
  129. u32 v;
  130. void __iomem *usb_base;
  131. void __iomem *usbother_base;
  132. usb_base = ioremap(MX51_USB_OTG_BASE_ADDR, SZ_4K);
  133. if (!usb_base)
  134. return -ENOMEM;
  135. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  136. /* Set the PHY clock to 19.2MHz */
  137. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  138. v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
  139. v |= MX51_USB_PLL_DIV_19_2_MHZ;
  140. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  141. iounmap(usb_base);
  142. mdelay(10);
  143. return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);
  144. }
  145. static int initialize_usbh1_port(struct platform_device *pdev)
  146. {
  147. u32 v;
  148. void __iomem *usb_base;
  149. void __iomem *usbother_base;
  150. usb_base = ioremap(MX51_USB_OTG_BASE_ADDR, SZ_4K);
  151. if (!usb_base)
  152. return -ENOMEM;
  153. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  154. /* The clock for the USBH1 ULPI port will come from the PHY. */
  155. v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
  156. __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN,
  157. usbother_base + MX51_USB_CTRL_1_OFFSET);
  158. iounmap(usb_base);
  159. mdelay(10);
  160. return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |
  161. MXC_EHCI_ITC_NO_THRESHOLD);
  162. }
  163. static const struct mxc_usbh_platform_data dr_utmi_config __initconst = {
  164. .init = initialize_otg_port,
  165. .portsc = MXC_EHCI_UTMI_16BIT,
  166. };
  167. static const struct fsl_usb2_platform_data usb_pdata __initconst = {
  168. .operating_mode = FSL_USB2_DR_DEVICE,
  169. .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
  170. };
  171. static const struct mxc_usbh_platform_data usbh1_config __initconst = {
  172. .init = initialize_usbh1_port,
  173. .portsc = MXC_EHCI_MODE_ULPI,
  174. };
  175. static int otg_mode_host;
  176. static int __init eukrea_cpuimx51sd_otg_mode(char *options)
  177. {
  178. if (!strcmp(options, "host"))
  179. otg_mode_host = 1;
  180. else if (!strcmp(options, "device"))
  181. otg_mode_host = 0;
  182. else
  183. pr_info("otg_mode neither \"host\" nor \"device\". "
  184. "Defaulting to device\n");
  185. return 0;
  186. }
  187. __setup("otg_mode=", eukrea_cpuimx51sd_otg_mode);
  188. static struct i2c_gpio_platform_data pdata = {
  189. .sda_pin = I2C_SDA,
  190. .sda_is_open_drain = 0,
  191. .scl_pin = I2C_SCL,
  192. .scl_is_open_drain = 0,
  193. .udelay = 2,
  194. };
  195. static struct platform_device hsi2c_gpio_device = {
  196. .name = "i2c-gpio",
  197. .id = 0,
  198. .dev.platform_data = &pdata,
  199. };
  200. static struct mcp251x_platform_data mcp251x_info = {
  201. .oscillator_frequency = 24E6,
  202. };
  203. static struct spi_board_info cpuimx51sd_spi_device[] = {
  204. {
  205. .modalias = "mcp2515",
  206. .max_speed_hz = 10000000,
  207. .bus_num = 0,
  208. .mode = SPI_MODE_0,
  209. .chip_select = 0,
  210. .platform_data = &mcp251x_info,
  211. .irq = gpio_to_irq(CAN_IRQGPIO)
  212. },
  213. };
  214. static int cpuimx51sd_spi1_cs[] = {
  215. CAN_NCS,
  216. };
  217. static const struct spi_imx_master cpuimx51sd_ecspi1_pdata __initconst = {
  218. .chipselect = cpuimx51sd_spi1_cs,
  219. .num_chipselect = ARRAY_SIZE(cpuimx51sd_spi1_cs),
  220. };
  221. static struct platform_device *platform_devices[] __initdata = {
  222. &hsi2c_gpio_device,
  223. };
  224. static void __init eukrea_cpuimx51sd_init(void)
  225. {
  226. imx51_soc_init();
  227. mxc_iomux_v3_setup_multiple_pads(eukrea_cpuimx51sd_pads,
  228. ARRAY_SIZE(eukrea_cpuimx51sd_pads));
  229. #if defined(CONFIG_CPU_FREQ_IMX)
  230. get_cpu_op = mx51_get_cpu_op;
  231. #endif
  232. imx51_add_imx_uart(0, &uart_pdata);
  233. imx51_add_mxc_nand(&eukrea_cpuimx51sd_nand_board_info);
  234. gpio_request(ETH_RST, "eth_rst");
  235. gpio_set_value(ETH_RST, 1);
  236. imx51_add_fec(NULL);
  237. gpio_request(CAN_IRQGPIO, "can_irq");
  238. gpio_direction_input(CAN_IRQGPIO);
  239. gpio_free(CAN_IRQGPIO);
  240. gpio_request(CAN_NCS, "can_ncs");
  241. gpio_direction_output(CAN_NCS, 1);
  242. gpio_free(CAN_NCS);
  243. gpio_request(CAN_RST, "can_rst");
  244. gpio_direction_output(CAN_RST, 0);
  245. msleep(20);
  246. gpio_set_value(CAN_RST, 1);
  247. imx51_add_ecspi(0, &cpuimx51sd_ecspi1_pdata);
  248. spi_register_board_info(cpuimx51sd_spi_device,
  249. ARRAY_SIZE(cpuimx51sd_spi_device));
  250. gpio_request(TSC2007_IRQGPIO, "tsc2007_irq");
  251. gpio_direction_input(TSC2007_IRQGPIO);
  252. gpio_free(TSC2007_IRQGPIO);
  253. i2c_register_board_info(0, eukrea_cpuimx51sd_i2c_devices,
  254. ARRAY_SIZE(eukrea_cpuimx51sd_i2c_devices));
  255. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  256. if (otg_mode_host)
  257. imx51_add_mxc_ehci_otg(&dr_utmi_config);
  258. else {
  259. initialize_otg_port(NULL);
  260. imx51_add_fsl_usb2_udc(&usb_pdata);
  261. }
  262. gpio_request(USBH1_RST, "usb_rst");
  263. gpio_direction_output(USBH1_RST, 0);
  264. msleep(20);
  265. gpio_set_value(USBH1_RST, 1);
  266. imx51_add_mxc_ehci_hs(1, &usbh1_config);
  267. #ifdef CONFIG_MACH_EUKREA_MBIMXSD51_BASEBOARD
  268. eukrea_mbimxsd51_baseboard_init();
  269. #endif
  270. }
  271. static void __init eukrea_cpuimx51sd_timer_init(void)
  272. {
  273. mx51_clocks_init(32768, 24000000, 22579200, 0);
  274. }
  275. static struct sys_timer mxc_timer = {
  276. .init = eukrea_cpuimx51sd_timer_init,
  277. };
  278. MACHINE_START(EUKREA_CPUIMX51SD, "Eukrea CPUIMX51SD")
  279. /* Maintainer: Eric Bénard <eric@eukrea.com> */
  280. .boot_params = MX51_PHYS_OFFSET + 0x100,
  281. .map_io = mx51_map_io,
  282. .init_early = imx51_init_early,
  283. .init_irq = mx51_init_irq,
  284. .timer = &mxc_timer,
  285. .init_machine = eukrea_cpuimx51sd_init,
  286. MACHINE_END