opti621.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * Copyright (C) 1996-1998 Linus Torvalds & authors (see below)
  3. */
  4. /*
  5. * Authors:
  6. * Jaromir Koutek <miri@punknet.cz>,
  7. * Jan Harkes <jaharkes@cwi.nl>,
  8. * Mark Lord <mlord@pobox.com>
  9. * Some parts of code are from ali14xx.c and from rz1000.c.
  10. *
  11. * OPTi is trademark of OPTi, Octek is trademark of Octek.
  12. *
  13. * I used docs from OPTi databook, from ftp.opti.com, file 9123-0002.ps
  14. * and disassembled/traced setupvic.exe (DOS program).
  15. * It increases kernel code about 2 kB.
  16. * I don't have this card no more, but I hope I can get some in case
  17. * of needed development.
  18. * My card is Octek PIDE 1.01 (on card) or OPTiViC (program).
  19. * It has a place for a secondary connector in circuit, but nothing
  20. * is there. Also BIOS says no address for
  21. * secondary controller (see bellow in ide_init_opti621).
  22. * I've only tested this on my system, which only has one disk.
  23. * It's Western Digital WDAC2850, with PIO mode 3. The PCI bus
  24. * is at 20 MHz (I have DX2/80, I tried PCI at 40, but I got random
  25. * lockups). I tried the OCTEK double speed CD-ROM and
  26. * it does not work! But I can't boot DOS also, so it's probably
  27. * hardware fault. I have connected Conner 80MB, the Seagate 850MB (no
  28. * problems) and Seagate 1GB (as slave, WD as master). My experiences
  29. * with the third, 1GB drive: I got 3MB/s (hdparm), but sometimes
  30. * it slows to about 100kB/s! I don't know why and I have
  31. * not this drive now, so I can't try it again.
  32. * I write this driver because I lost the paper ("manual") with
  33. * settings of jumpers on the card and I have to boot Linux with
  34. * Loadlin except LILO, cause I have to run the setupvic.exe program
  35. * already or I get disk errors (my test: rpm -Vf
  36. * /usr/X11R6/bin/XF86_SVGA - or any big file).
  37. * Some numbers from hdparm -t /dev/hda:
  38. * Timing buffer-cache reads: 32 MB in 3.02 seconds =10.60 MB/sec
  39. * Timing buffered disk reads: 16 MB in 5.52 seconds = 2.90 MB/sec
  40. * I have 4 Megs/s before, but I don't know why (maybe changes
  41. * in hdparm test).
  42. * After release of 0.1, I got some successful reports, so it might work.
  43. *
  44. * The main problem with OPTi is that some timings for master
  45. * and slave must be the same. For example, if you have master
  46. * PIO 3 and slave PIO 0, driver have to set some timings of
  47. * master for PIO 0. Second problem is that opti621_set_pio_mode
  48. * got only one drive to set, but have to set both drives.
  49. * This is solved in compute_pios. If you don't set
  50. * the second drive, compute_pios use ide_get_best_pio_mode
  51. * for autoselect mode (you can change it to PIO 0, if you want).
  52. * If you then set the second drive to another PIO, the old value
  53. * (automatically selected) will be overrided by yours.
  54. * There is a 25/33MHz switch in configuration
  55. * register, but driver is written for use at any frequency.
  56. *
  57. * Version 0.1, Nov 8, 1996
  58. * by Jaromir Koutek, for 2.1.8.
  59. * Initial version of driver.
  60. *
  61. * Version 0.2
  62. * Number 0.2 skipped.
  63. *
  64. * Version 0.3, Nov 29, 1997
  65. * by Mark Lord (probably), for 2.1.68
  66. * Updates for use with new IDE block driver.
  67. *
  68. * Version 0.4, Dec 14, 1997
  69. * by Jan Harkes
  70. * Fixed some errors and cleaned the code.
  71. *
  72. * Version 0.5, Jan 2, 1998
  73. * by Jaromir Koutek
  74. * Updates for use with (again) new IDE block driver.
  75. * Update of documentation.
  76. *
  77. * Version 0.6, Jan 2, 1999
  78. * by Jaromir Koutek
  79. * Reversed to version 0.3 of the driver, because
  80. * 0.5 doesn't work.
  81. */
  82. #define OPTI621_DEBUG /* define for debug messages */
  83. #include <linux/types.h>
  84. #include <linux/module.h>
  85. #include <linux/kernel.h>
  86. #include <linux/pci.h>
  87. #include <linux/hdreg.h>
  88. #include <linux/ide.h>
  89. #include <asm/io.h>
  90. //#define OPTI621_MAX_PIO 3
  91. /* In fact, I do not have any PIO 4 drive
  92. * (address: 25 ns, data: 70 ns, recovery: 35 ns),
  93. * but OPTi 82C621 is programmable and it can do (minimal values):
  94. * on 40MHz PCI bus (pulse 25 ns):
  95. * address: 25 ns, data: 25 ns, recovery: 50 ns;
  96. * on 20MHz PCI bus (pulse 50 ns):
  97. * address: 50 ns, data: 50 ns, recovery: 100 ns.
  98. */
  99. #define READ_REG 0 /* index of Read cycle timing register */
  100. #define WRITE_REG 1 /* index of Write cycle timing register */
  101. #define CNTRL_REG 3 /* index of Control register */
  102. #define STRAP_REG 5 /* index of Strap register */
  103. #define MISC_REG 6 /* index of Miscellaneous register */
  104. static int reg_base;
  105. #define PIO_NOT_EXIST 254
  106. #define PIO_DONT_KNOW 255
  107. static DEFINE_SPINLOCK(opti621_lock);
  108. static int cmpt_clk(int time, int bus_speed)
  109. /* Returns (rounded up) time in clocks for time in ns,
  110. * with bus_speed in MHz.
  111. * Example: bus_speed = 40 MHz, time = 80 ns
  112. * 1000/40 = 25 ns (clk value),
  113. * 80/25 = 3.2, rounded up to 4 (I hope ;-)).
  114. * Use idebus=xx to select right frequency.
  115. */
  116. {
  117. return ((time*bus_speed+999)/1000);
  118. }
  119. /* Write value to register reg, base of register
  120. * is at reg_base (0x1f0 primary, 0x170 secondary,
  121. * if not changed by PCI configuration).
  122. * This is from setupvic.exe program.
  123. */
  124. static void write_reg(u8 value, int reg)
  125. {
  126. inw(reg_base + 1);
  127. inw(reg_base + 1);
  128. outb(3, reg_base + 2);
  129. outb(value, reg_base + reg);
  130. outb(0x83, reg_base + 2);
  131. }
  132. /* Read value from register reg, base of register
  133. * is at reg_base (0x1f0 primary, 0x170 secondary,
  134. * if not changed by PCI configuration).
  135. * This is from setupvic.exe program.
  136. */
  137. static u8 read_reg(int reg)
  138. {
  139. u8 ret = 0;
  140. inw(reg_base + 1);
  141. inw(reg_base + 1);
  142. outb(3, reg_base + 2);
  143. ret = inb(reg_base + reg);
  144. outb(0x83, reg_base + 2);
  145. return ret;
  146. }
  147. typedef struct pio_clocks_s {
  148. int address_time; /* Address setup (clocks) */
  149. int data_time; /* Active/data pulse (clocks) */
  150. int recovery_time; /* Recovery time (clocks) */
  151. } pio_clocks_t;
  152. static void compute_clocks(int pio, pio_clocks_t *clks, int bus_speed)
  153. {
  154. if (pio != PIO_NOT_EXIST) {
  155. int adr_setup, data_pls;
  156. adr_setup = ide_pio_timings[pio].setup_time;
  157. data_pls = ide_pio_timings[pio].active_time;
  158. clks->address_time = cmpt_clk(adr_setup, bus_speed);
  159. clks->data_time = cmpt_clk(data_pls, bus_speed);
  160. clks->recovery_time = cmpt_clk(ide_pio_timings[pio].cycle_time
  161. - adr_setup-data_pls, bus_speed);
  162. if (clks->address_time < 1)
  163. clks->address_time = 1;
  164. if (clks->address_time > 4)
  165. clks->address_time = 4;
  166. if (clks->data_time < 1)
  167. clks->data_time = 1;
  168. if (clks->data_time > 16)
  169. clks->data_time = 16;
  170. if (clks->recovery_time < 2)
  171. clks->recovery_time = 2;
  172. if (clks->recovery_time > 17)
  173. clks->recovery_time = 17;
  174. } else {
  175. clks->address_time = 1;
  176. clks->data_time = 1;
  177. clks->recovery_time = 2;
  178. /* minimal values */
  179. }
  180. }
  181. static void opti621_set_pio_mode(ide_drive_t *drive, const u8 pio)
  182. {
  183. ide_hwif_t *hwif = drive->hwif;
  184. ide_drive_t *pair = ide_get_paired_drive(drive);
  185. unsigned long flags;
  186. pio_clocks_t first, second;
  187. int ax, drdy;
  188. u8 cycle1, misc, clk, addr_pio = pio;
  189. drive->drive_data = XFER_PIO_0 + pio;
  190. if (pair->present) {
  191. if (pair->drive_data && pair->drive_data < drive->drive_data)
  192. addr_pio = pair->drive_data - XFER_PIO_0;
  193. }
  194. spin_lock_irqsave(&opti621_lock, flags);
  195. reg_base = hwif->io_ports.data_addr;
  196. /* allow Register-B */
  197. outb(0xc0, reg_base + CNTRL_REG);
  198. /* hmm, setupvic.exe does this ;-) */
  199. outb(0xff, reg_base + 5);
  200. /* if reads 0xff, adapter not exist? */
  201. (void)inb(reg_base + CNTRL_REG);
  202. /* if reads 0xc0, no interface exist? */
  203. read_reg(CNTRL_REG);
  204. /* check CLK speed */
  205. clk = read_reg(STRAP_REG) & 1;
  206. printk(KERN_INFO "%s: CLK = %d MHz\n", hwif->name, clk ? 25 : 33);
  207. compute_clocks(pio, &first, clk ? 25 : 33);
  208. compute_clocks(addr_pio, &second, clk ? 25 : 33);
  209. /* ax = max(a1,a2) */
  210. ax = (first.address_time < second.address_time) ? second.address_time : first.address_time;
  211. drdy = 2; /* DRDY is default 2 (by OPTi Databook) */
  212. cycle1 = ((first.data_time-1)<<4) | (first.recovery_time-2);
  213. misc = ((ax - 1) << 4) | ((drdy - 2) << 1);
  214. #ifdef OPTI621_DEBUG
  215. printk("%s: address: %d, data: %d, "
  216. "recovery: %d, drdy: %d [clk]\n",
  217. drive->name, ax, first.data_time,
  218. first.recovery_time, drdy);
  219. #endif
  220. /* select Index-0/1 for Register-A/B */
  221. write_reg(drive->select.b.unit, MISC_REG);
  222. /* set read cycle timings */
  223. write_reg(cycle1, READ_REG);
  224. /* set write cycle timings */
  225. write_reg(cycle1, WRITE_REG);
  226. /* use Register-A for drive 0 */
  227. /* use Register-B for drive 1 */
  228. write_reg(0x85, CNTRL_REG);
  229. /* set address setup, DRDY timings, */
  230. /* and read prefetch for both drives */
  231. write_reg(misc, MISC_REG);
  232. spin_unlock_irqrestore(&opti621_lock, flags);
  233. }
  234. static const struct ide_port_ops opti621_port_ops = {
  235. .set_pio_mode = opti621_set_pio_mode,
  236. };
  237. static const struct ide_port_info opti621_chipsets[] __devinitdata = {
  238. { /* 0 */
  239. .name = "OPTI621",
  240. .enablebits = { {0x45, 0x80, 0x00}, {0x40, 0x08, 0x00} },
  241. .port_ops = &opti621_port_ops,
  242. .host_flags = IDE_HFLAG_NO_DMA,
  243. .pio_mask = ATA_PIO3,
  244. }, { /* 1 */
  245. .name = "OPTI621X",
  246. .enablebits = { {0x45, 0x80, 0x00}, {0x40, 0x08, 0x00} },
  247. .port_ops = &opti621_port_ops,
  248. .host_flags = IDE_HFLAG_NO_DMA,
  249. .pio_mask = ATA_PIO3,
  250. }
  251. };
  252. static int __devinit opti621_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  253. {
  254. return ide_setup_pci_device(dev, &opti621_chipsets[id->driver_data]);
  255. }
  256. static const struct pci_device_id opti621_pci_tbl[] = {
  257. { PCI_VDEVICE(OPTI, PCI_DEVICE_ID_OPTI_82C621), 0 },
  258. { PCI_VDEVICE(OPTI, PCI_DEVICE_ID_OPTI_82C825), 1 },
  259. { 0, },
  260. };
  261. MODULE_DEVICE_TABLE(pci, opti621_pci_tbl);
  262. static struct pci_driver driver = {
  263. .name = "Opti621_IDE",
  264. .id_table = opti621_pci_tbl,
  265. .probe = opti621_init_one,
  266. };
  267. static int __init opti621_ide_init(void)
  268. {
  269. return ide_pci_register_driver(&driver);
  270. }
  271. module_init(opti621_ide_init);
  272. MODULE_AUTHOR("Jaromir Koutek, Jan Harkes, Mark Lord");
  273. MODULE_DESCRIPTION("PCI driver module for Opti621 IDE");
  274. MODULE_LICENSE("GPL");