kprobes-arm.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548
  1. /*
  2. * arch/arm/kernel/kprobes-decode.c
  3. *
  4. * Copyright (C) 2006, 2007 Motorola Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. */
  15. /*
  16. * We do not have hardware single-stepping on ARM, This
  17. * effort is further complicated by the ARM not having a
  18. * "next PC" register. Instructions that change the PC
  19. * can't be safely single-stepped in a MP environment, so
  20. * we have a lot of work to do:
  21. *
  22. * In the prepare phase:
  23. * *) If it is an instruction that does anything
  24. * with the CPU mode, we reject it for a kprobe.
  25. * (This is out of laziness rather than need. The
  26. * instructions could be simulated.)
  27. *
  28. * *) Otherwise, decode the instruction rewriting its
  29. * registers to take fixed, ordered registers and
  30. * setting a handler for it to run the instruction.
  31. *
  32. * In the execution phase by an instruction's handler:
  33. *
  34. * *) If the PC is written to by the instruction, the
  35. * instruction must be fully simulated in software.
  36. *
  37. * *) Otherwise, a modified form of the instruction is
  38. * directly executed. Its handler calls the
  39. * instruction in insn[0]. In insn[1] is a
  40. * "mov pc, lr" to return.
  41. *
  42. * Before calling, load up the reordered registers
  43. * from the original instruction's registers. If one
  44. * of the original input registers is the PC, compute
  45. * and adjust the appropriate input register.
  46. *
  47. * After call completes, copy the output registers to
  48. * the original instruction's original registers.
  49. *
  50. * We don't use a real breakpoint instruction since that
  51. * would have us in the kernel go from SVC mode to SVC
  52. * mode losing the link register. Instead we use an
  53. * undefined instruction. To simplify processing, the
  54. * undefined instruction used for kprobes must be reserved
  55. * exclusively for kprobes use.
  56. *
  57. * TODO: ifdef out some instruction decoding based on architecture.
  58. */
  59. #include <linux/kernel.h>
  60. #include <linux/kprobes.h>
  61. #include "kprobes.h"
  62. #define sign_extend(x, signbit) ((x) | (0 - ((x) & (1 << (signbit)))))
  63. #define branch_displacement(insn) sign_extend(((insn) & 0xffffff) << 2, 25)
  64. #define is_r15(insn, bitpos) (((insn) & (0xf << bitpos)) == (0xf << bitpos))
  65. #define PSR_fs (PSR_f|PSR_s)
  66. #define KPROBE_RETURN_INSTRUCTION 0xe1a0f00e /* mov pc, lr */
  67. typedef long (insn_0arg_fn_t)(void);
  68. typedef long (insn_1arg_fn_t)(long);
  69. typedef long (insn_2arg_fn_t)(long, long);
  70. typedef long (insn_3arg_fn_t)(long, long, long);
  71. typedef long (insn_4arg_fn_t)(long, long, long, long);
  72. typedef long long (insn_llret_0arg_fn_t)(void);
  73. typedef long long (insn_llret_3arg_fn_t)(long, long, long);
  74. typedef long long (insn_llret_4arg_fn_t)(long, long, long, long);
  75. union reg_pair {
  76. long long dr;
  77. #ifdef __LITTLE_ENDIAN
  78. struct { long r0, r1; };
  79. #else
  80. struct { long r1, r0; };
  81. #endif
  82. };
  83. /*
  84. * The insnslot_?arg_r[w]flags() functions below are to keep the
  85. * msr -> *fn -> mrs instruction sequences indivisible so that
  86. * the state of the CPSR flags aren't inadvertently modified
  87. * just before or just after the call.
  88. */
  89. static inline long __kprobes
  90. insnslot_0arg_rflags(long cpsr, insn_0arg_fn_t *fn)
  91. {
  92. register long ret asm("r0");
  93. __asm__ __volatile__ (
  94. "msr cpsr_fs, %[cpsr] \n\t"
  95. "mov lr, pc \n\t"
  96. "mov pc, %[fn] \n\t"
  97. : "=r" (ret)
  98. : [cpsr] "r" (cpsr), [fn] "r" (fn)
  99. : "lr", "cc"
  100. );
  101. return ret;
  102. }
  103. static inline long long __kprobes
  104. insnslot_llret_0arg_rflags(long cpsr, insn_llret_0arg_fn_t *fn)
  105. {
  106. register long ret0 asm("r0");
  107. register long ret1 asm("r1");
  108. union reg_pair fnr;
  109. __asm__ __volatile__ (
  110. "msr cpsr_fs, %[cpsr] \n\t"
  111. "mov lr, pc \n\t"
  112. "mov pc, %[fn] \n\t"
  113. : "=r" (ret0), "=r" (ret1)
  114. : [cpsr] "r" (cpsr), [fn] "r" (fn)
  115. : "lr", "cc"
  116. );
  117. fnr.r0 = ret0;
  118. fnr.r1 = ret1;
  119. return fnr.dr;
  120. }
  121. static inline long __kprobes
  122. insnslot_1arg_rflags(long r0, long cpsr, insn_1arg_fn_t *fn)
  123. {
  124. register long rr0 asm("r0") = r0;
  125. register long ret asm("r0");
  126. __asm__ __volatile__ (
  127. "msr cpsr_fs, %[cpsr] \n\t"
  128. "mov lr, pc \n\t"
  129. "mov pc, %[fn] \n\t"
  130. : "=r" (ret)
  131. : "0" (rr0), [cpsr] "r" (cpsr), [fn] "r" (fn)
  132. : "lr", "cc"
  133. );
  134. return ret;
  135. }
  136. static inline long __kprobes
  137. insnslot_2arg_rflags(long r0, long r1, long cpsr, insn_2arg_fn_t *fn)
  138. {
  139. register long rr0 asm("r0") = r0;
  140. register long rr1 asm("r1") = r1;
  141. register long ret asm("r0");
  142. __asm__ __volatile__ (
  143. "msr cpsr_fs, %[cpsr] \n\t"
  144. "mov lr, pc \n\t"
  145. "mov pc, %[fn] \n\t"
  146. : "=r" (ret)
  147. : "0" (rr0), "r" (rr1),
  148. [cpsr] "r" (cpsr), [fn] "r" (fn)
  149. : "lr", "cc"
  150. );
  151. return ret;
  152. }
  153. static inline long __kprobes
  154. insnslot_3arg_rflags(long r0, long r1, long r2, long cpsr, insn_3arg_fn_t *fn)
  155. {
  156. register long rr0 asm("r0") = r0;
  157. register long rr1 asm("r1") = r1;
  158. register long rr2 asm("r2") = r2;
  159. register long ret asm("r0");
  160. __asm__ __volatile__ (
  161. "msr cpsr_fs, %[cpsr] \n\t"
  162. "mov lr, pc \n\t"
  163. "mov pc, %[fn] \n\t"
  164. : "=r" (ret)
  165. : "0" (rr0), "r" (rr1), "r" (rr2),
  166. [cpsr] "r" (cpsr), [fn] "r" (fn)
  167. : "lr", "cc"
  168. );
  169. return ret;
  170. }
  171. static inline long long __kprobes
  172. insnslot_llret_3arg_rflags(long r0, long r1, long r2, long cpsr,
  173. insn_llret_3arg_fn_t *fn)
  174. {
  175. register long rr0 asm("r0") = r0;
  176. register long rr1 asm("r1") = r1;
  177. register long rr2 asm("r2") = r2;
  178. register long ret0 asm("r0");
  179. register long ret1 asm("r1");
  180. union reg_pair fnr;
  181. __asm__ __volatile__ (
  182. "msr cpsr_fs, %[cpsr] \n\t"
  183. "mov lr, pc \n\t"
  184. "mov pc, %[fn] \n\t"
  185. : "=r" (ret0), "=r" (ret1)
  186. : "0" (rr0), "r" (rr1), "r" (rr2),
  187. [cpsr] "r" (cpsr), [fn] "r" (fn)
  188. : "lr", "cc"
  189. );
  190. fnr.r0 = ret0;
  191. fnr.r1 = ret1;
  192. return fnr.dr;
  193. }
  194. static inline long __kprobes
  195. insnslot_4arg_rflags(long r0, long r1, long r2, long r3, long cpsr,
  196. insn_4arg_fn_t *fn)
  197. {
  198. register long rr0 asm("r0") = r0;
  199. register long rr1 asm("r1") = r1;
  200. register long rr2 asm("r2") = r2;
  201. register long rr3 asm("r3") = r3;
  202. register long ret asm("r0");
  203. __asm__ __volatile__ (
  204. "msr cpsr_fs, %[cpsr] \n\t"
  205. "mov lr, pc \n\t"
  206. "mov pc, %[fn] \n\t"
  207. : "=r" (ret)
  208. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  209. [cpsr] "r" (cpsr), [fn] "r" (fn)
  210. : "lr", "cc"
  211. );
  212. return ret;
  213. }
  214. static inline long __kprobes
  215. insnslot_1arg_rwflags(long r0, long *cpsr, insn_1arg_fn_t *fn)
  216. {
  217. register long rr0 asm("r0") = r0;
  218. register long ret asm("r0");
  219. long oldcpsr = *cpsr;
  220. long newcpsr;
  221. __asm__ __volatile__ (
  222. "msr cpsr_fs, %[oldcpsr] \n\t"
  223. "mov lr, pc \n\t"
  224. "mov pc, %[fn] \n\t"
  225. "mrs %[newcpsr], cpsr \n\t"
  226. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  227. : "0" (rr0), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  228. : "lr", "cc"
  229. );
  230. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  231. return ret;
  232. }
  233. static inline long __kprobes
  234. insnslot_2arg_rwflags(long r0, long r1, long *cpsr, insn_2arg_fn_t *fn)
  235. {
  236. register long rr0 asm("r0") = r0;
  237. register long rr1 asm("r1") = r1;
  238. register long ret asm("r0");
  239. long oldcpsr = *cpsr;
  240. long newcpsr;
  241. __asm__ __volatile__ (
  242. "msr cpsr_fs, %[oldcpsr] \n\t"
  243. "mov lr, pc \n\t"
  244. "mov pc, %[fn] \n\t"
  245. "mrs %[newcpsr], cpsr \n\t"
  246. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  247. : "0" (rr0), "r" (rr1), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  248. : "lr", "cc"
  249. );
  250. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  251. return ret;
  252. }
  253. static inline long __kprobes
  254. insnslot_3arg_rwflags(long r0, long r1, long r2, long *cpsr,
  255. insn_3arg_fn_t *fn)
  256. {
  257. register long rr0 asm("r0") = r0;
  258. register long rr1 asm("r1") = r1;
  259. register long rr2 asm("r2") = r2;
  260. register long ret asm("r0");
  261. long oldcpsr = *cpsr;
  262. long newcpsr;
  263. __asm__ __volatile__ (
  264. "msr cpsr_fs, %[oldcpsr] \n\t"
  265. "mov lr, pc \n\t"
  266. "mov pc, %[fn] \n\t"
  267. "mrs %[newcpsr], cpsr \n\t"
  268. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  269. : "0" (rr0), "r" (rr1), "r" (rr2),
  270. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  271. : "lr", "cc"
  272. );
  273. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  274. return ret;
  275. }
  276. static inline long __kprobes
  277. insnslot_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
  278. insn_4arg_fn_t *fn)
  279. {
  280. register long rr0 asm("r0") = r0;
  281. register long rr1 asm("r1") = r1;
  282. register long rr2 asm("r2") = r2;
  283. register long rr3 asm("r3") = r3;
  284. register long ret asm("r0");
  285. long oldcpsr = *cpsr;
  286. long newcpsr;
  287. __asm__ __volatile__ (
  288. "msr cpsr_fs, %[oldcpsr] \n\t"
  289. "mov lr, pc \n\t"
  290. "mov pc, %[fn] \n\t"
  291. "mrs %[newcpsr], cpsr \n\t"
  292. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  293. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  294. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  295. : "lr", "cc"
  296. );
  297. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  298. return ret;
  299. }
  300. static inline long long __kprobes
  301. insnslot_llret_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
  302. insn_llret_4arg_fn_t *fn)
  303. {
  304. register long rr0 asm("r0") = r0;
  305. register long rr1 asm("r1") = r1;
  306. register long rr2 asm("r2") = r2;
  307. register long rr3 asm("r3") = r3;
  308. register long ret0 asm("r0");
  309. register long ret1 asm("r1");
  310. long oldcpsr = *cpsr;
  311. long newcpsr;
  312. union reg_pair fnr;
  313. __asm__ __volatile__ (
  314. "msr cpsr_fs, %[oldcpsr] \n\t"
  315. "mov lr, pc \n\t"
  316. "mov pc, %[fn] \n\t"
  317. "mrs %[newcpsr], cpsr \n\t"
  318. : "=r" (ret0), "=r" (ret1), [newcpsr] "=r" (newcpsr)
  319. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  320. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  321. : "lr", "cc"
  322. );
  323. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  324. fnr.r0 = ret0;
  325. fnr.r1 = ret1;
  326. return fnr.dr;
  327. }
  328. /*
  329. * To avoid the complications of mimicing single-stepping on a
  330. * processor without a Next-PC or a single-step mode, and to
  331. * avoid having to deal with the side-effects of boosting, we
  332. * simulate or emulate (almost) all ARM instructions.
  333. *
  334. * "Simulation" is where the instruction's behavior is duplicated in
  335. * C code. "Emulation" is where the original instruction is rewritten
  336. * and executed, often by altering its registers.
  337. *
  338. * By having all behavior of the kprobe'd instruction completed before
  339. * returning from the kprobe_handler(), all locks (scheduler and
  340. * interrupt) can safely be released. There is no need for secondary
  341. * breakpoints, no race with MP or preemptable kernels, nor having to
  342. * clean up resources counts at a later time impacting overall system
  343. * performance. By rewriting the instruction, only the minimum registers
  344. * need to be loaded and saved back optimizing performance.
  345. *
  346. * Calling the insnslot_*_rwflags version of a function doesn't hurt
  347. * anything even when the CPSR flags aren't updated by the
  348. * instruction. It's just a little slower in return for saving
  349. * a little space by not having a duplicate function that doesn't
  350. * update the flags. (The same optimization can be said for
  351. * instructions that do or don't perform register writeback)
  352. * Also, instructions can either read the flags, only write the
  353. * flags, or read and write the flags. To save combinations
  354. * rather than for sheer performance, flag functions just assume
  355. * read and write of flags.
  356. */
  357. static void __kprobes simulate_bbl(struct kprobe *p, struct pt_regs *regs)
  358. {
  359. kprobe_opcode_t insn = p->opcode;
  360. long iaddr = (long)p->addr;
  361. int disp = branch_displacement(insn);
  362. if (insn & (1 << 24))
  363. regs->ARM_lr = iaddr + 4;
  364. regs->ARM_pc = iaddr + 8 + disp;
  365. }
  366. static void __kprobes simulate_blx1(struct kprobe *p, struct pt_regs *regs)
  367. {
  368. kprobe_opcode_t insn = p->opcode;
  369. long iaddr = (long)p->addr;
  370. int disp = branch_displacement(insn);
  371. regs->ARM_lr = iaddr + 4;
  372. regs->ARM_pc = iaddr + 8 + disp + ((insn >> 23) & 0x2);
  373. regs->ARM_cpsr |= PSR_T_BIT;
  374. }
  375. static void __kprobes simulate_blx2bx(struct kprobe *p, struct pt_regs *regs)
  376. {
  377. kprobe_opcode_t insn = p->opcode;
  378. int rm = insn & 0xf;
  379. long rmv = regs->uregs[rm];
  380. if (insn & (1 << 5))
  381. regs->ARM_lr = (long)p->addr + 4;
  382. regs->ARM_pc = rmv & ~0x1;
  383. regs->ARM_cpsr &= ~PSR_T_BIT;
  384. if (rmv & 0x1)
  385. regs->ARM_cpsr |= PSR_T_BIT;
  386. }
  387. static void __kprobes simulate_mrs(struct kprobe *p, struct pt_regs *regs)
  388. {
  389. kprobe_opcode_t insn = p->opcode;
  390. int rd = (insn >> 12) & 0xf;
  391. unsigned long mask = 0xf8ff03df; /* Mask out execution state */
  392. regs->uregs[rd] = regs->ARM_cpsr & mask;
  393. }
  394. static void __kprobes simulate_ldm1stm1(struct kprobe *p, struct pt_regs *regs)
  395. {
  396. kprobe_opcode_t insn = p->opcode;
  397. int rn = (insn >> 16) & 0xf;
  398. int lbit = insn & (1 << 20);
  399. int wbit = insn & (1 << 21);
  400. int ubit = insn & (1 << 23);
  401. int pbit = insn & (1 << 24);
  402. long *addr = (long *)regs->uregs[rn];
  403. int reg_bit_vector;
  404. int reg_count;
  405. reg_count = 0;
  406. reg_bit_vector = insn & 0xffff;
  407. while (reg_bit_vector) {
  408. reg_bit_vector &= (reg_bit_vector - 1);
  409. ++reg_count;
  410. }
  411. if (!ubit)
  412. addr -= reg_count;
  413. addr += (!pbit == !ubit);
  414. reg_bit_vector = insn & 0xffff;
  415. while (reg_bit_vector) {
  416. int reg = __ffs(reg_bit_vector);
  417. reg_bit_vector &= (reg_bit_vector - 1);
  418. if (lbit)
  419. regs->uregs[reg] = *addr++;
  420. else
  421. *addr++ = regs->uregs[reg];
  422. }
  423. if (wbit) {
  424. if (!ubit)
  425. addr -= reg_count;
  426. addr -= (!pbit == !ubit);
  427. regs->uregs[rn] = (long)addr;
  428. }
  429. }
  430. static void __kprobes simulate_stm1_pc(struct kprobe *p, struct pt_regs *regs)
  431. {
  432. regs->ARM_pc = (long)p->addr + str_pc_offset;
  433. simulate_ldm1stm1(p, regs);
  434. regs->ARM_pc = (long)p->addr + 4;
  435. }
  436. static void __kprobes simulate_mov_ipsp(struct kprobe *p, struct pt_regs *regs)
  437. {
  438. regs->uregs[12] = regs->uregs[13];
  439. }
  440. static void __kprobes emulate_ldrd(struct kprobe *p, struct pt_regs *regs)
  441. {
  442. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  443. kprobe_opcode_t insn = p->opcode;
  444. long ppc = (long)p->addr + 8;
  445. int rd = (insn >> 12) & 0xf;
  446. int rn = (insn >> 16) & 0xf;
  447. int rm = insn & 0xf; /* rm may be invalid, don't care. */
  448. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  449. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  450. /* Not following the C calling convention here, so need asm(). */
  451. __asm__ __volatile__ (
  452. "ldr r0, %[rn] \n\t"
  453. "ldr r1, %[rm] \n\t"
  454. "msr cpsr_fs, %[cpsr]\n\t"
  455. "mov lr, pc \n\t"
  456. "mov pc, %[i_fn] \n\t"
  457. "str r0, %[rn] \n\t" /* in case of writeback */
  458. "str r2, %[rd0] \n\t"
  459. "str r3, %[rd1] \n\t"
  460. : [rn] "+m" (rnv),
  461. [rd0] "=m" (regs->uregs[rd]),
  462. [rd1] "=m" (regs->uregs[rd+1])
  463. : [rm] "m" (rmv),
  464. [cpsr] "r" (regs->ARM_cpsr),
  465. [i_fn] "r" (i_fn)
  466. : "r0", "r1", "r2", "r3", "lr", "cc"
  467. );
  468. if (is_writeback(insn))
  469. regs->uregs[rn] = rnv;
  470. }
  471. static void __kprobes emulate_strd(struct kprobe *p, struct pt_regs *regs)
  472. {
  473. insn_4arg_fn_t *i_fn = (insn_4arg_fn_t *)&p->ainsn.insn[0];
  474. kprobe_opcode_t insn = p->opcode;
  475. long ppc = (long)p->addr + 8;
  476. int rd = (insn >> 12) & 0xf;
  477. int rn = (insn >> 16) & 0xf;
  478. int rm = insn & 0xf;
  479. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  480. /* rm/rmv may be invalid, don't care. */
  481. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  482. long rnv_wb;
  483. rnv_wb = insnslot_4arg_rflags(rnv, rmv, regs->uregs[rd],
  484. regs->uregs[rd+1],
  485. regs->ARM_cpsr, i_fn);
  486. if (is_writeback(insn))
  487. regs->uregs[rn] = rnv_wb;
  488. }
  489. static void __kprobes emulate_ldr(struct kprobe *p, struct pt_regs *regs)
  490. {
  491. insn_llret_3arg_fn_t *i_fn = (insn_llret_3arg_fn_t *)&p->ainsn.insn[0];
  492. kprobe_opcode_t insn = p->opcode;
  493. long ppc = (long)p->addr + 8;
  494. union reg_pair fnr;
  495. int rd = (insn >> 12) & 0xf;
  496. int rn = (insn >> 16) & 0xf;
  497. int rm = insn & 0xf;
  498. long rdv;
  499. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  500. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  501. long cpsr = regs->ARM_cpsr;
  502. fnr.dr = insnslot_llret_3arg_rflags(rnv, 0, rmv, cpsr, i_fn);
  503. if (rn != 15)
  504. regs->uregs[rn] = fnr.r0; /* Save Rn in case of writeback. */
  505. rdv = fnr.r1;
  506. if (rd == 15) {
  507. #if __LINUX_ARM_ARCH__ >= 5
  508. cpsr &= ~PSR_T_BIT;
  509. if (rdv & 0x1)
  510. cpsr |= PSR_T_BIT;
  511. regs->ARM_cpsr = cpsr;
  512. rdv &= ~0x1;
  513. #else
  514. rdv &= ~0x2;
  515. #endif
  516. }
  517. regs->uregs[rd] = rdv;
  518. }
  519. static void __kprobes emulate_str(struct kprobe *p, struct pt_regs *regs)
  520. {
  521. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  522. kprobe_opcode_t insn = p->opcode;
  523. long iaddr = (long)p->addr;
  524. int rd = (insn >> 12) & 0xf;
  525. int rn = (insn >> 16) & 0xf;
  526. int rm = insn & 0xf;
  527. long rdv = (rd == 15) ? iaddr + str_pc_offset : regs->uregs[rd];
  528. long rnv = (rn == 15) ? iaddr + 8 : regs->uregs[rn];
  529. long rmv = regs->uregs[rm]; /* rm/rmv may be invalid, don't care. */
  530. long rnv_wb;
  531. rnv_wb = insnslot_3arg_rflags(rnv, rdv, rmv, regs->ARM_cpsr, i_fn);
  532. if (rn != 15)
  533. regs->uregs[rn] = rnv_wb; /* Save Rn in case of writeback. */
  534. }
  535. static void __kprobes emulate_sat(struct kprobe *p, struct pt_regs *regs)
  536. {
  537. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  538. kprobe_opcode_t insn = p->opcode;
  539. int rd = (insn >> 12) & 0xf;
  540. int rm = insn & 0xf;
  541. long rmv = regs->uregs[rm];
  542. /* Writes Q flag */
  543. regs->uregs[rd] = insnslot_1arg_rwflags(rmv, &regs->ARM_cpsr, i_fn);
  544. }
  545. static void __kprobes emulate_sel(struct kprobe *p, struct pt_regs *regs)
  546. {
  547. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  548. kprobe_opcode_t insn = p->opcode;
  549. int rd = (insn >> 12) & 0xf;
  550. int rn = (insn >> 16) & 0xf;
  551. int rm = insn & 0xf;
  552. long rnv = regs->uregs[rn];
  553. long rmv = regs->uregs[rm];
  554. /* Reads GE bits */
  555. regs->uregs[rd] = insnslot_2arg_rflags(rnv, rmv, regs->ARM_cpsr, i_fn);
  556. }
  557. static void __kprobes emulate_none(struct kprobe *p, struct pt_regs *regs)
  558. {
  559. insn_0arg_fn_t *i_fn = (insn_0arg_fn_t *)&p->ainsn.insn[0];
  560. insnslot_0arg_rflags(regs->ARM_cpsr, i_fn);
  561. }
  562. static void __kprobes emulate_nop(struct kprobe *p, struct pt_regs *regs)
  563. {
  564. }
  565. static void __kprobes
  566. emulate_rd12_modify(struct kprobe *p, struct pt_regs *regs)
  567. {
  568. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  569. kprobe_opcode_t insn = p->opcode;
  570. int rd = (insn >> 12) & 0xf;
  571. long rdv = regs->uregs[rd];
  572. regs->uregs[rd] = insnslot_1arg_rflags(rdv, regs->ARM_cpsr, i_fn);
  573. }
  574. static void __kprobes
  575. emulate_rd12rn0_modify(struct kprobe *p, struct pt_regs *regs)
  576. {
  577. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  578. kprobe_opcode_t insn = p->opcode;
  579. int rd = (insn >> 12) & 0xf;
  580. int rn = insn & 0xf;
  581. long rdv = regs->uregs[rd];
  582. long rnv = regs->uregs[rn];
  583. regs->uregs[rd] = insnslot_2arg_rflags(rdv, rnv, regs->ARM_cpsr, i_fn);
  584. }
  585. static void __kprobes emulate_rd12rm0(struct kprobe *p, struct pt_regs *regs)
  586. {
  587. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  588. kprobe_opcode_t insn = p->opcode;
  589. int rd = (insn >> 12) & 0xf;
  590. int rm = insn & 0xf;
  591. long rmv = regs->uregs[rm];
  592. regs->uregs[rd] = insnslot_1arg_rflags(rmv, regs->ARM_cpsr, i_fn);
  593. }
  594. static void __kprobes
  595. emulate_rd12rn16rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  596. {
  597. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  598. kprobe_opcode_t insn = p->opcode;
  599. int rd = (insn >> 12) & 0xf;
  600. int rn = (insn >> 16) & 0xf;
  601. int rm = insn & 0xf;
  602. long rnv = regs->uregs[rn];
  603. long rmv = regs->uregs[rm];
  604. regs->uregs[rd] =
  605. insnslot_2arg_rwflags(rnv, rmv, &regs->ARM_cpsr, i_fn);
  606. }
  607. static void __kprobes
  608. emulate_rd16rn12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  609. {
  610. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  611. kprobe_opcode_t insn = p->opcode;
  612. int rd = (insn >> 16) & 0xf;
  613. int rn = (insn >> 12) & 0xf;
  614. int rs = (insn >> 8) & 0xf;
  615. int rm = insn & 0xf;
  616. long rnv = regs->uregs[rn];
  617. long rsv = regs->uregs[rs];
  618. long rmv = regs->uregs[rm];
  619. regs->uregs[rd] =
  620. insnslot_3arg_rwflags(rnv, rsv, rmv, &regs->ARM_cpsr, i_fn);
  621. }
  622. static void __kprobes
  623. emulate_rd16rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  624. {
  625. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  626. kprobe_opcode_t insn = p->opcode;
  627. int rd = (insn >> 16) & 0xf;
  628. int rs = (insn >> 8) & 0xf;
  629. int rm = insn & 0xf;
  630. long rsv = regs->uregs[rs];
  631. long rmv = regs->uregs[rm];
  632. regs->uregs[rd] =
  633. insnslot_2arg_rwflags(rsv, rmv, &regs->ARM_cpsr, i_fn);
  634. }
  635. static void __kprobes
  636. emulate_rdhi16rdlo12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  637. {
  638. insn_llret_4arg_fn_t *i_fn = (insn_llret_4arg_fn_t *)&p->ainsn.insn[0];
  639. kprobe_opcode_t insn = p->opcode;
  640. union reg_pair fnr;
  641. int rdhi = (insn >> 16) & 0xf;
  642. int rdlo = (insn >> 12) & 0xf;
  643. int rs = (insn >> 8) & 0xf;
  644. int rm = insn & 0xf;
  645. long rsv = regs->uregs[rs];
  646. long rmv = regs->uregs[rm];
  647. fnr.dr = insnslot_llret_4arg_rwflags(regs->uregs[rdhi],
  648. regs->uregs[rdlo], rsv, rmv,
  649. &regs->ARM_cpsr, i_fn);
  650. regs->uregs[rdhi] = fnr.r0;
  651. regs->uregs[rdlo] = fnr.r1;
  652. }
  653. static void __kprobes
  654. emulate_alu_imm_rflags(struct kprobe *p, struct pt_regs *regs)
  655. {
  656. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  657. kprobe_opcode_t insn = p->opcode;
  658. int rd = (insn >> 12) & 0xf;
  659. int rn = (insn >> 16) & 0xf;
  660. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  661. regs->uregs[rd] = insnslot_1arg_rflags(rnv, regs->ARM_cpsr, i_fn);
  662. }
  663. static void __kprobes
  664. emulate_alu_imm_rwflags(struct kprobe *p, struct pt_regs *regs)
  665. {
  666. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  667. kprobe_opcode_t insn = p->opcode;
  668. int rd = (insn >> 12) & 0xf;
  669. int rn = (insn >> 16) & 0xf;
  670. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  671. regs->uregs[rd] = insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
  672. }
  673. static void __kprobes
  674. emulate_alu_tests_imm(struct kprobe *p, struct pt_regs *regs)
  675. {
  676. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  677. kprobe_opcode_t insn = p->opcode;
  678. int rn = (insn >> 16) & 0xf;
  679. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  680. insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
  681. }
  682. static void __kprobes
  683. emulate_alu_rflags(struct kprobe *p, struct pt_regs *regs)
  684. {
  685. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  686. kprobe_opcode_t insn = p->opcode;
  687. long ppc = (long)p->addr + 8;
  688. int rd = (insn >> 12) & 0xf;
  689. int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
  690. int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
  691. int rm = insn & 0xf;
  692. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  693. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  694. long rsv = regs->uregs[rs];
  695. regs->uregs[rd] =
  696. insnslot_3arg_rflags(rnv, rmv, rsv, regs->ARM_cpsr, i_fn);
  697. }
  698. static void __kprobes
  699. emulate_alu_rwflags(struct kprobe *p, struct pt_regs *regs)
  700. {
  701. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  702. kprobe_opcode_t insn = p->opcode;
  703. long ppc = (long)p->addr + 8;
  704. int rd = (insn >> 12) & 0xf;
  705. int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
  706. int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
  707. int rm = insn & 0xf;
  708. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  709. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  710. long rsv = regs->uregs[rs];
  711. regs->uregs[rd] =
  712. insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
  713. }
  714. static void __kprobes
  715. emulate_alu_tests(struct kprobe *p, struct pt_regs *regs)
  716. {
  717. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  718. kprobe_opcode_t insn = p->opcode;
  719. long ppc = (long)p->addr + 8;
  720. int rn = (insn >> 16) & 0xf;
  721. int rs = (insn >> 8) & 0xf; /* rs/rsv may be invalid, don't care. */
  722. int rm = insn & 0xf;
  723. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  724. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  725. long rsv = regs->uregs[rs];
  726. insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
  727. }
  728. static enum kprobe_insn __kprobes
  729. prep_emulate_ldr_str(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  730. {
  731. int not_imm = (insn & (1 << 26)) ? (insn & (1 << 25))
  732. : (~insn & (1 << 22));
  733. if (is_writeback(insn) && is_r15(insn, 16))
  734. return INSN_REJECTED; /* Writeback to PC */
  735. insn &= 0xfff00fff;
  736. insn |= 0x00001000; /* Rn = r0, Rd = r1 */
  737. if (not_imm) {
  738. insn &= ~0xf;
  739. insn |= 2; /* Rm = r2 */
  740. }
  741. asi->insn[0] = insn;
  742. asi->insn_handler = (insn & (1 << 20)) ? emulate_ldr : emulate_str;
  743. return INSN_GOOD;
  744. }
  745. static enum kprobe_insn __kprobes
  746. prep_emulate_rd12_modify(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  747. {
  748. if (is_r15(insn, 12))
  749. return INSN_REJECTED; /* Rd is PC */
  750. insn &= 0xffff0fff; /* Rd = r0 */
  751. asi->insn[0] = insn;
  752. asi->insn_handler = emulate_rd12_modify;
  753. return INSN_GOOD;
  754. }
  755. static enum kprobe_insn __kprobes
  756. prep_emulate_rd12rn0_modify(kprobe_opcode_t insn,
  757. struct arch_specific_insn *asi)
  758. {
  759. if (is_r15(insn, 12))
  760. return INSN_REJECTED; /* Rd is PC */
  761. insn &= 0xffff0ff0; /* Rd = r0 */
  762. insn |= 0x00000001; /* Rn = r1 */
  763. asi->insn[0] = insn;
  764. asi->insn_handler = emulate_rd12rn0_modify;
  765. return INSN_GOOD;
  766. }
  767. static enum kprobe_insn __kprobes
  768. prep_emulate_rd12rm0(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  769. {
  770. if (is_r15(insn, 12))
  771. return INSN_REJECTED; /* Rd is PC */
  772. insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
  773. asi->insn[0] = insn;
  774. asi->insn_handler = emulate_rd12rm0;
  775. return INSN_GOOD;
  776. }
  777. static enum kprobe_insn __kprobes
  778. prep_emulate_rd12rn16rm0_wflags(kprobe_opcode_t insn,
  779. struct arch_specific_insn *asi)
  780. {
  781. if (is_r15(insn, 12))
  782. return INSN_REJECTED; /* Rd is PC */
  783. insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
  784. insn |= 0x00000001; /* Rm = r1 */
  785. asi->insn[0] = insn;
  786. asi->insn_handler = emulate_rd12rn16rm0_rwflags;
  787. return INSN_GOOD;
  788. }
  789. static enum kprobe_insn __kprobes
  790. prep_emulate_rd16rs8rm0_wflags(kprobe_opcode_t insn,
  791. struct arch_specific_insn *asi)
  792. {
  793. if (is_r15(insn, 16))
  794. return INSN_REJECTED; /* Rd is PC */
  795. insn &= 0xfff0f0f0; /* Rd = r0, Rs = r0 */
  796. insn |= 0x00000001; /* Rm = r1 */
  797. asi->insn[0] = insn;
  798. asi->insn_handler = emulate_rd16rs8rm0_rwflags;
  799. return INSN_GOOD;
  800. }
  801. static enum kprobe_insn __kprobes
  802. prep_emulate_rd16rn12rs8rm0_wflags(kprobe_opcode_t insn,
  803. struct arch_specific_insn *asi)
  804. {
  805. if (is_r15(insn, 16))
  806. return INSN_REJECTED; /* Rd is PC */
  807. insn &= 0xfff000f0; /* Rd = r0, Rn = r0 */
  808. insn |= 0x00000102; /* Rs = r1, Rm = r2 */
  809. asi->insn[0] = insn;
  810. asi->insn_handler = emulate_rd16rn12rs8rm0_rwflags;
  811. return INSN_GOOD;
  812. }
  813. static enum kprobe_insn __kprobes
  814. prep_emulate_rdhi16rdlo12rs8rm0_wflags(kprobe_opcode_t insn,
  815. struct arch_specific_insn *asi)
  816. {
  817. if (is_r15(insn, 16) || is_r15(insn, 12))
  818. return INSN_REJECTED; /* RdHi or RdLo is PC */
  819. insn &= 0xfff000f0; /* RdHi = r0, RdLo = r1 */
  820. insn |= 0x00001203; /* Rs = r2, Rm = r3 */
  821. asi->insn[0] = insn;
  822. asi->insn_handler = emulate_rdhi16rdlo12rs8rm0_rwflags;
  823. return INSN_GOOD;
  824. }
  825. /*
  826. * For the instruction masking and comparisons in all the "space_*"
  827. * functions below, Do _not_ rearrange the order of tests unless
  828. * you're very, very sure of what you are doing. For the sake of
  829. * efficiency, the masks for some tests sometimes assume other test
  830. * have been done prior to them so the number of patterns to test
  831. * for an instruction set can be as broad as possible to reduce the
  832. * number of tests needed.
  833. */
  834. static enum kprobe_insn __kprobes
  835. space_1111(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  836. {
  837. /* memory hint : 1111 0100 x001 xxxx xxxx xxxx xxxx xxxx : */
  838. /* PLDI : 1111 0100 x101 xxxx xxxx xxxx xxxx xxxx : */
  839. /* PLDW : 1111 0101 x001 xxxx xxxx xxxx xxxx xxxx : */
  840. /* PLD : 1111 0101 x101 xxxx xxxx xxxx xxxx xxxx : */
  841. if ((insn & 0xfe300000) == 0xf4100000) {
  842. asi->insn_handler = emulate_nop;
  843. return INSN_GOOD_NO_SLOT;
  844. }
  845. /* BLX(1) : 1111 101x xxxx xxxx xxxx xxxx xxxx xxxx : */
  846. if ((insn & 0xfe000000) == 0xfa000000) {
  847. asi->insn_handler = simulate_blx1;
  848. return INSN_GOOD_NO_SLOT;
  849. }
  850. /* CPS : 1111 0001 0000 xxx0 xxxx xxxx xx0x xxxx */
  851. /* SETEND: 1111 0001 0000 0001 xxxx xxxx 0000 xxxx */
  852. /* SRS : 1111 100x x1x0 xxxx xxxx xxxx xxxx xxxx */
  853. /* RFE : 1111 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
  854. /* Coprocessor instructions... */
  855. /* MCRR2 : 1111 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
  856. /* MRRC2 : 1111 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
  857. /* LDC2 : 1111 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
  858. /* STC2 : 1111 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
  859. /* CDP2 : 1111 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
  860. /* MCR2 : 1111 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
  861. /* MRC2 : 1111 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
  862. return INSN_REJECTED;
  863. }
  864. static enum kprobe_insn __kprobes
  865. space_cccc_000x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  866. {
  867. /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx xxx0 xxxx */
  868. if ((insn & 0x0f900010) == 0x01000000) {
  869. /* MRS cpsr : cccc 0001 0000 xxxx xxxx xxxx 0000 xxxx */
  870. if ((insn & 0x0ff000f0) == 0x01000000) {
  871. if (is_r15(insn, 12))
  872. return INSN_REJECTED; /* Rd is PC */
  873. asi->insn_handler = simulate_mrs;
  874. return INSN_GOOD_NO_SLOT;
  875. }
  876. /* SMLALxy : cccc 0001 0100 xxxx xxxx xxxx 1xx0 xxxx */
  877. if ((insn & 0x0ff00090) == 0x01400080)
  878. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn,
  879. asi);
  880. /* SMULWy : cccc 0001 0010 xxxx xxxx xxxx 1x10 xxxx */
  881. /* SMULxy : cccc 0001 0110 xxxx xxxx xxxx 1xx0 xxxx */
  882. if ((insn & 0x0ff000b0) == 0x012000a0 ||
  883. (insn & 0x0ff00090) == 0x01600080)
  884. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  885. /* SMLAxy : cccc 0001 0000 xxxx xxxx xxxx 1xx0 xxxx : Q */
  886. /* SMLAWy : cccc 0001 0010 xxxx xxxx xxxx 1x00 xxxx : Q */
  887. if ((insn & 0x0ff00090) == 0x01000080 ||
  888. (insn & 0x0ff000b0) == 0x01200080)
  889. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  890. /* BXJ : cccc 0001 0010 xxxx xxxx xxxx 0010 xxxx */
  891. /* MSR : cccc 0001 0x10 xxxx xxxx xxxx 0000 xxxx */
  892. /* MRS spsr : cccc 0001 0100 xxxx xxxx xxxx 0000 xxxx */
  893. /* Other instruction encodings aren't yet defined */
  894. return INSN_REJECTED;
  895. }
  896. /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx 0xx1 xxxx */
  897. else if ((insn & 0x0f900090) == 0x01000010) {
  898. /* BLX(2) : cccc 0001 0010 xxxx xxxx xxxx 0011 xxxx */
  899. /* BX : cccc 0001 0010 xxxx xxxx xxxx 0001 xxxx */
  900. if ((insn & 0x0ff000d0) == 0x01200010) {
  901. if ((insn & 0x0ff000ff) == 0x0120003f)
  902. return INSN_REJECTED; /* BLX pc */
  903. asi->insn_handler = simulate_blx2bx;
  904. return INSN_GOOD_NO_SLOT;
  905. }
  906. /* CLZ : cccc 0001 0110 xxxx xxxx xxxx 0001 xxxx */
  907. if ((insn & 0x0ff000f0) == 0x01600010)
  908. return prep_emulate_rd12rm0(insn, asi);
  909. /* QADD : cccc 0001 0000 xxxx xxxx xxxx 0101 xxxx :Q */
  910. /* QSUB : cccc 0001 0010 xxxx xxxx xxxx 0101 xxxx :Q */
  911. /* QDADD : cccc 0001 0100 xxxx xxxx xxxx 0101 xxxx :Q */
  912. /* QDSUB : cccc 0001 0110 xxxx xxxx xxxx 0101 xxxx :Q */
  913. if ((insn & 0x0f9000f0) == 0x01000050)
  914. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  915. /* BKPT : 1110 0001 0010 xxxx xxxx xxxx 0111 xxxx */
  916. /* SMC : cccc 0001 0110 xxxx xxxx xxxx 0111 xxxx */
  917. /* Other instruction encodings aren't yet defined */
  918. return INSN_REJECTED;
  919. }
  920. /* cccc 0000 xxxx xxxx xxxx xxxx xxxx 1001 xxxx */
  921. else if ((insn & 0x0f0000f0) == 0x00000090) {
  922. /* MUL : cccc 0000 0000 xxxx xxxx xxxx 1001 xxxx : */
  923. /* MULS : cccc 0000 0001 xxxx xxxx xxxx 1001 xxxx :cc */
  924. /* MLA : cccc 0000 0010 xxxx xxxx xxxx 1001 xxxx : */
  925. /* MLAS : cccc 0000 0011 xxxx xxxx xxxx 1001 xxxx :cc */
  926. /* UMAAL : cccc 0000 0100 xxxx xxxx xxxx 1001 xxxx : */
  927. /* undef : cccc 0000 0101 xxxx xxxx xxxx 1001 xxxx : */
  928. /* MLS : cccc 0000 0110 xxxx xxxx xxxx 1001 xxxx : */
  929. /* undef : cccc 0000 0111 xxxx xxxx xxxx 1001 xxxx : */
  930. /* UMULL : cccc 0000 1000 xxxx xxxx xxxx 1001 xxxx : */
  931. /* UMULLS : cccc 0000 1001 xxxx xxxx xxxx 1001 xxxx :cc */
  932. /* UMLAL : cccc 0000 1010 xxxx xxxx xxxx 1001 xxxx : */
  933. /* UMLALS : cccc 0000 1011 xxxx xxxx xxxx 1001 xxxx :cc */
  934. /* SMULL : cccc 0000 1100 xxxx xxxx xxxx 1001 xxxx : */
  935. /* SMULLS : cccc 0000 1101 xxxx xxxx xxxx 1001 xxxx :cc */
  936. /* SMLAL : cccc 0000 1110 xxxx xxxx xxxx 1001 xxxx : */
  937. /* SMLALS : cccc 0000 1111 xxxx xxxx xxxx 1001 xxxx :cc */
  938. if ((insn & 0x00d00000) == 0x00500000)
  939. return INSN_REJECTED;
  940. else if ((insn & 0x00e00000) == 0x00000000)
  941. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  942. else if ((insn & 0x00a00000) == 0x00200000)
  943. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  944. else
  945. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn,
  946. asi);
  947. }
  948. /* cccc 000x xxxx xxxx xxxx xxxx xxxx 1xx1 xxxx */
  949. else if ((insn & 0x0e000090) == 0x00000090) {
  950. /* SWP : cccc 0001 0000 xxxx xxxx xxxx 1001 xxxx */
  951. /* SWPB : cccc 0001 0100 xxxx xxxx xxxx 1001 xxxx */
  952. /* ??? : cccc 0001 0x01 xxxx xxxx xxxx 1001 xxxx */
  953. /* ??? : cccc 0001 0x10 xxxx xxxx xxxx 1001 xxxx */
  954. /* ??? : cccc 0001 0x11 xxxx xxxx xxxx 1001 xxxx */
  955. /* STREX : cccc 0001 1000 xxxx xxxx xxxx 1001 xxxx */
  956. /* LDREX : cccc 0001 1001 xxxx xxxx xxxx 1001 xxxx */
  957. /* STREXD: cccc 0001 1010 xxxx xxxx xxxx 1001 xxxx */
  958. /* LDREXD: cccc 0001 1011 xxxx xxxx xxxx 1001 xxxx */
  959. /* STREXB: cccc 0001 1100 xxxx xxxx xxxx 1001 xxxx */
  960. /* LDREXB: cccc 0001 1101 xxxx xxxx xxxx 1001 xxxx */
  961. /* STREXH: cccc 0001 1110 xxxx xxxx xxxx 1001 xxxx */
  962. /* LDREXH: cccc 0001 1111 xxxx xxxx xxxx 1001 xxxx */
  963. /* LDRD : cccc 000x xxx0 xxxx xxxx xxxx 1101 xxxx */
  964. /* STRD : cccc 000x xxx0 xxxx xxxx xxxx 1111 xxxx */
  965. /* LDRH : cccc 000x xxx1 xxxx xxxx xxxx 1011 xxxx */
  966. /* STRH : cccc 000x xxx0 xxxx xxxx xxxx 1011 xxxx */
  967. /* LDRSB : cccc 000x xxx1 xxxx xxxx xxxx 1101 xxxx */
  968. /* LDRSH : cccc 000x xxx1 xxxx xxxx xxxx 1111 xxxx */
  969. if ((insn & 0x0f0000f0) == 0x01000090) {
  970. if ((insn & 0x0fb000f0) == 0x01000090) {
  971. /* SWP/SWPB */
  972. return prep_emulate_rd12rn16rm0_wflags(insn,
  973. asi);
  974. } else {
  975. /* STREX/LDREX variants and unallocaed space */
  976. return INSN_REJECTED;
  977. }
  978. } else if ((insn & 0x0e1000d0) == 0x00000d0) {
  979. /* STRD/LDRD */
  980. if ((insn & 0x0000e000) == 0x0000e000)
  981. return INSN_REJECTED; /* Rd is LR or PC */
  982. if (is_writeback(insn) && is_r15(insn, 16))
  983. return INSN_REJECTED; /* Writeback to PC */
  984. insn &= 0xfff00fff;
  985. insn |= 0x00002000; /* Rn = r0, Rd = r2 */
  986. if (!(insn & (1 << 22))) {
  987. /* Register index */
  988. insn &= ~0xf;
  989. insn |= 1; /* Rm = r1 */
  990. }
  991. asi->insn[0] = insn;
  992. asi->insn_handler =
  993. (insn & (1 << 5)) ? emulate_strd : emulate_ldrd;
  994. return INSN_GOOD;
  995. }
  996. /* LDRH/STRH/LDRSB/LDRSH */
  997. if (is_r15(insn, 12))
  998. return INSN_REJECTED; /* Rd is PC */
  999. return prep_emulate_ldr_str(insn, asi);
  1000. }
  1001. /* cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx xxxx */
  1002. /*
  1003. * ALU op with S bit and Rd == 15 :
  1004. * cccc 000x xxx1 xxxx 1111 xxxx xxxx xxxx
  1005. */
  1006. if ((insn & 0x0e10f000) == 0x0010f000)
  1007. return INSN_REJECTED;
  1008. /*
  1009. * "mov ip, sp" is the most common kprobe'd instruction by far.
  1010. * Check and optimize for it explicitly.
  1011. */
  1012. if (insn == 0xe1a0c00d) {
  1013. asi->insn_handler = simulate_mov_ipsp;
  1014. return INSN_GOOD_NO_SLOT;
  1015. }
  1016. /*
  1017. * Data processing: Immediate-shift / Register-shift
  1018. * ALU op : cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx
  1019. * CPY : cccc 0001 1010 xxxx xxxx 0000 0000 xxxx
  1020. * MOV : cccc 0001 101x xxxx xxxx xxxx xxxx xxxx
  1021. * *S (bit 20) updates condition codes
  1022. * ADC/SBC/RSC reads the C flag
  1023. */
  1024. insn &= 0xfff00ff0; /* Rn = r0, Rd = r0 */
  1025. insn |= 0x00000001; /* Rm = r1 */
  1026. if (insn & 0x010) {
  1027. insn &= 0xfffff0ff; /* register shift */
  1028. insn |= 0x00000200; /* Rs = r2 */
  1029. }
  1030. asi->insn[0] = insn;
  1031. if ((insn & 0x0f900000) == 0x01100000) {
  1032. /*
  1033. * TST : cccc 0001 0001 xxxx xxxx xxxx xxxx xxxx
  1034. * TEQ : cccc 0001 0011 xxxx xxxx xxxx xxxx xxxx
  1035. * CMP : cccc 0001 0101 xxxx xxxx xxxx xxxx xxxx
  1036. * CMN : cccc 0001 0111 xxxx xxxx xxxx xxxx xxxx
  1037. */
  1038. asi->insn_handler = emulate_alu_tests;
  1039. } else {
  1040. /* ALU ops which write to Rd */
  1041. asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
  1042. emulate_alu_rwflags : emulate_alu_rflags;
  1043. }
  1044. return INSN_GOOD;
  1045. }
  1046. static enum kprobe_insn __kprobes
  1047. space_cccc_001x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1048. {
  1049. /* MOVW : cccc 0011 0000 xxxx xxxx xxxx xxxx xxxx */
  1050. /* MOVT : cccc 0011 0100 xxxx xxxx xxxx xxxx xxxx */
  1051. if ((insn & 0x0fb00000) == 0x03000000)
  1052. return prep_emulate_rd12_modify(insn, asi);
  1053. /* hints : cccc 0011 0010 0000 xxxx xxxx xxxx xxxx */
  1054. if ((insn & 0x0fff0000) == 0x03200000) {
  1055. unsigned op2 = insn & 0x000000ff;
  1056. if (op2 == 0x01 || op2 == 0x04) {
  1057. /* YIELD : cccc 0011 0010 0000 xxxx xxxx 0000 0001 */
  1058. /* SEV : cccc 0011 0010 0000 xxxx xxxx 0000 0100 */
  1059. asi->insn[0] = insn;
  1060. asi->insn_handler = emulate_none;
  1061. return INSN_GOOD;
  1062. } else if (op2 <= 0x03) {
  1063. /* NOP : cccc 0011 0010 0000 xxxx xxxx 0000 0000 */
  1064. /* WFE : cccc 0011 0010 0000 xxxx xxxx 0000 0010 */
  1065. /* WFI : cccc 0011 0010 0000 xxxx xxxx 0000 0011 */
  1066. /*
  1067. * We make WFE and WFI true NOPs to avoid stalls due
  1068. * to missing events whilst processing the probe.
  1069. */
  1070. asi->insn_handler = emulate_nop;
  1071. return INSN_GOOD_NO_SLOT;
  1072. }
  1073. /* For DBG and unallocated hints it's safest to reject them */
  1074. return INSN_REJECTED;
  1075. }
  1076. /*
  1077. * MSR : cccc 0011 0x10 xxxx xxxx xxxx xxxx xxxx
  1078. * ALU op with S bit and Rd == 15 :
  1079. * cccc 001x xxx1 xxxx 1111 xxxx xxxx xxxx
  1080. */
  1081. if ((insn & 0x0fb00000) == 0x03200000 || /* MSR */
  1082. (insn & 0x0e10f000) == 0x0210f000) /* ALU s-bit, R15 */
  1083. return INSN_REJECTED;
  1084. /*
  1085. * Data processing: 32-bit Immediate
  1086. * ALU op : cccc 001x xxxx xxxx xxxx xxxx xxxx xxxx
  1087. * MOV : cccc 0011 101x xxxx xxxx xxxx xxxx xxxx
  1088. * *S (bit 20) updates condition codes
  1089. * ADC/SBC/RSC reads the C flag
  1090. */
  1091. insn &= 0xfff00fff; /* Rn = r0 and Rd = r0 */
  1092. asi->insn[0] = insn;
  1093. if ((insn & 0x0f900000) == 0x03100000) {
  1094. /*
  1095. * TST : cccc 0011 0001 xxxx xxxx xxxx xxxx xxxx
  1096. * TEQ : cccc 0011 0011 xxxx xxxx xxxx xxxx xxxx
  1097. * CMP : cccc 0011 0101 xxxx xxxx xxxx xxxx xxxx
  1098. * CMN : cccc 0011 0111 xxxx xxxx xxxx xxxx xxxx
  1099. */
  1100. asi->insn_handler = emulate_alu_tests_imm;
  1101. } else {
  1102. /* ALU ops which write to Rd */
  1103. asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
  1104. emulate_alu_imm_rwflags : emulate_alu_imm_rflags;
  1105. }
  1106. return INSN_GOOD;
  1107. }
  1108. static enum kprobe_insn __kprobes
  1109. space_cccc_0110__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1110. {
  1111. /* SEL : cccc 0110 1000 xxxx xxxx xxxx 1011 xxxx GE: !!! */
  1112. if ((insn & 0x0ff000f0) == 0x068000b0) {
  1113. if (is_r15(insn, 12))
  1114. return INSN_REJECTED; /* Rd is PC */
  1115. insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
  1116. insn |= 0x00000001; /* Rm = r1 */
  1117. asi->insn[0] = insn;
  1118. asi->insn_handler = emulate_sel;
  1119. return INSN_GOOD;
  1120. }
  1121. /* SSAT : cccc 0110 101x xxxx xxxx xxxx xx01 xxxx :Q */
  1122. /* USAT : cccc 0110 111x xxxx xxxx xxxx xx01 xxxx :Q */
  1123. /* SSAT16 : cccc 0110 1010 xxxx xxxx xxxx 0011 xxxx :Q */
  1124. /* USAT16 : cccc 0110 1110 xxxx xxxx xxxx 0011 xxxx :Q */
  1125. if ((insn & 0x0fa00030) == 0x06a00010 ||
  1126. (insn & 0x0fb000f0) == 0x06a00030) {
  1127. if (is_r15(insn, 12))
  1128. return INSN_REJECTED; /* Rd is PC */
  1129. insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
  1130. asi->insn[0] = insn;
  1131. asi->insn_handler = emulate_sat;
  1132. return INSN_GOOD;
  1133. }
  1134. /* REV : cccc 0110 1011 xxxx xxxx xxxx 0011 xxxx */
  1135. /* REV16 : cccc 0110 1011 xxxx xxxx xxxx 1011 xxxx */
  1136. /* RBIT : cccc 0110 1111 xxxx xxxx xxxx 0011 xxxx */
  1137. /* REVSH : cccc 0110 1111 xxxx xxxx xxxx 1011 xxxx */
  1138. if ((insn & 0x0ff00070) == 0x06b00030 ||
  1139. (insn & 0x0ff00070) == 0x06f00030)
  1140. return prep_emulate_rd12rm0(insn, asi);
  1141. /* ??? : cccc 0110 0000 xxxx xxxx xxxx xxx1 xxxx : */
  1142. /* SADD16 : cccc 0110 0001 xxxx xxxx xxxx 0001 xxxx :GE */
  1143. /* SADDSUBX : cccc 0110 0001 xxxx xxxx xxxx 0011 xxxx :GE */
  1144. /* SSUBADDX : cccc 0110 0001 xxxx xxxx xxxx 0101 xxxx :GE */
  1145. /* SSUB16 : cccc 0110 0001 xxxx xxxx xxxx 0111 xxxx :GE */
  1146. /* SADD8 : cccc 0110 0001 xxxx xxxx xxxx 1001 xxxx :GE */
  1147. /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1011 xxxx : */
  1148. /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1101 xxxx : */
  1149. /* SSUB8 : cccc 0110 0001 xxxx xxxx xxxx 1111 xxxx :GE */
  1150. /* QADD16 : cccc 0110 0010 xxxx xxxx xxxx 0001 xxxx : */
  1151. /* QADDSUBX : cccc 0110 0010 xxxx xxxx xxxx 0011 xxxx : */
  1152. /* QSUBADDX : cccc 0110 0010 xxxx xxxx xxxx 0101 xxxx : */
  1153. /* QSUB16 : cccc 0110 0010 xxxx xxxx xxxx 0111 xxxx : */
  1154. /* QADD8 : cccc 0110 0010 xxxx xxxx xxxx 1001 xxxx : */
  1155. /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1011 xxxx : */
  1156. /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1101 xxxx : */
  1157. /* QSUB8 : cccc 0110 0010 xxxx xxxx xxxx 1111 xxxx : */
  1158. /* SHADD16 : cccc 0110 0011 xxxx xxxx xxxx 0001 xxxx : */
  1159. /* SHADDSUBX : cccc 0110 0011 xxxx xxxx xxxx 0011 xxxx : */
  1160. /* SHSUBADDX : cccc 0110 0011 xxxx xxxx xxxx 0101 xxxx : */
  1161. /* SHSUB16 : cccc 0110 0011 xxxx xxxx xxxx 0111 xxxx : */
  1162. /* SHADD8 : cccc 0110 0011 xxxx xxxx xxxx 1001 xxxx : */
  1163. /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1011 xxxx : */
  1164. /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1101 xxxx : */
  1165. /* SHSUB8 : cccc 0110 0011 xxxx xxxx xxxx 1111 xxxx : */
  1166. /* ??? : cccc 0110 0100 xxxx xxxx xxxx xxx1 xxxx : */
  1167. /* UADD16 : cccc 0110 0101 xxxx xxxx xxxx 0001 xxxx :GE */
  1168. /* UADDSUBX : cccc 0110 0101 xxxx xxxx xxxx 0011 xxxx :GE */
  1169. /* USUBADDX : cccc 0110 0101 xxxx xxxx xxxx 0101 xxxx :GE */
  1170. /* USUB16 : cccc 0110 0101 xxxx xxxx xxxx 0111 xxxx :GE */
  1171. /* UADD8 : cccc 0110 0101 xxxx xxxx xxxx 1001 xxxx :GE */
  1172. /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1011 xxxx : */
  1173. /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1101 xxxx : */
  1174. /* USUB8 : cccc 0110 0101 xxxx xxxx xxxx 1111 xxxx :GE */
  1175. /* UQADD16 : cccc 0110 0110 xxxx xxxx xxxx 0001 xxxx : */
  1176. /* UQADDSUBX : cccc 0110 0110 xxxx xxxx xxxx 0011 xxxx : */
  1177. /* UQSUBADDX : cccc 0110 0110 xxxx xxxx xxxx 0101 xxxx : */
  1178. /* UQSUB16 : cccc 0110 0110 xxxx xxxx xxxx 0111 xxxx : */
  1179. /* UQADD8 : cccc 0110 0110 xxxx xxxx xxxx 1001 xxxx : */
  1180. /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1011 xxxx : */
  1181. /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1101 xxxx : */
  1182. /* UQSUB8 : cccc 0110 0110 xxxx xxxx xxxx 1111 xxxx : */
  1183. /* UHADD16 : cccc 0110 0111 xxxx xxxx xxxx 0001 xxxx : */
  1184. /* UHADDSUBX : cccc 0110 0111 xxxx xxxx xxxx 0011 xxxx : */
  1185. /* UHSUBADDX : cccc 0110 0111 xxxx xxxx xxxx 0101 xxxx : */
  1186. /* UHSUB16 : cccc 0110 0111 xxxx xxxx xxxx 0111 xxxx : */
  1187. /* UHADD8 : cccc 0110 0111 xxxx xxxx xxxx 1001 xxxx : */
  1188. /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1011 xxxx : */
  1189. /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1101 xxxx : */
  1190. /* UHSUB8 : cccc 0110 0111 xxxx xxxx xxxx 1111 xxxx : */
  1191. if ((insn & 0x0f800010) == 0x06000010) {
  1192. if ((insn & 0x00300000) == 0x00000000 ||
  1193. (insn & 0x000000e0) == 0x000000a0 ||
  1194. (insn & 0x000000e0) == 0x000000c0)
  1195. return INSN_REJECTED; /* Unallocated space */
  1196. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1197. }
  1198. /* PKHBT : cccc 0110 1000 xxxx xxxx xxxx x001 xxxx : */
  1199. /* PKHTB : cccc 0110 1000 xxxx xxxx xxxx x101 xxxx : */
  1200. if ((insn & 0x0ff00030) == 0x06800010)
  1201. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1202. /* SXTAB16 : cccc 0110 1000 xxxx xxxx xxxx 0111 xxxx : */
  1203. /* SXTB16 : cccc 0110 1000 1111 xxxx xxxx 0111 xxxx : */
  1204. /* ??? : cccc 0110 1001 xxxx xxxx xxxx 0111 xxxx : */
  1205. /* SXTAB : cccc 0110 1010 xxxx xxxx xxxx 0111 xxxx : */
  1206. /* SXTB : cccc 0110 1010 1111 xxxx xxxx 0111 xxxx : */
  1207. /* SXTAH : cccc 0110 1011 xxxx xxxx xxxx 0111 xxxx : */
  1208. /* SXTH : cccc 0110 1011 1111 xxxx xxxx 0111 xxxx : */
  1209. /* UXTAB16 : cccc 0110 1100 xxxx xxxx xxxx 0111 xxxx : */
  1210. /* UXTB16 : cccc 0110 1100 1111 xxxx xxxx 0111 xxxx : */
  1211. /* ??? : cccc 0110 1101 xxxx xxxx xxxx 0111 xxxx : */
  1212. /* UXTAB : cccc 0110 1110 xxxx xxxx xxxx 0111 xxxx : */
  1213. /* UXTB : cccc 0110 1110 1111 xxxx xxxx 0111 xxxx : */
  1214. /* UXTAH : cccc 0110 1111 xxxx xxxx xxxx 0111 xxxx : */
  1215. /* UXTH : cccc 0110 1111 1111 xxxx xxxx 0111 xxxx : */
  1216. if ((insn & 0x0f8000f0) == 0x06800070) {
  1217. if ((insn & 0x00300000) == 0x00100000)
  1218. return INSN_REJECTED; /* Unallocated space */
  1219. if ((insn & 0x000f0000) == 0x000f0000)
  1220. return prep_emulate_rd12rm0(insn, asi);
  1221. else
  1222. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1223. }
  1224. /* Other instruction encodings aren't yet defined */
  1225. return INSN_REJECTED;
  1226. }
  1227. static enum kprobe_insn __kprobes
  1228. space_cccc_0111__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1229. {
  1230. /* Undef : cccc 0111 1111 xxxx xxxx xxxx 1111 xxxx */
  1231. if ((insn & 0x0ff000f0) == 0x03f000f0)
  1232. return INSN_REJECTED;
  1233. /* SMLALD : cccc 0111 0100 xxxx xxxx xxxx 00x1 xxxx */
  1234. /* SMLSLD : cccc 0111 0100 xxxx xxxx xxxx 01x1 xxxx */
  1235. if ((insn & 0x0ff00090) == 0x07400010)
  1236. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
  1237. /* SMLAD : cccc 0111 0000 xxxx xxxx xxxx 00x1 xxxx :Q */
  1238. /* SMUAD : cccc 0111 0000 xxxx 1111 xxxx 00x1 xxxx :Q */
  1239. /* SMLSD : cccc 0111 0000 xxxx xxxx xxxx 01x1 xxxx :Q */
  1240. /* SMUSD : cccc 0111 0000 xxxx 1111 xxxx 01x1 xxxx : */
  1241. /* SMMLA : cccc 0111 0101 xxxx xxxx xxxx 00x1 xxxx : */
  1242. /* SMMUL : cccc 0111 0101 xxxx 1111 xxxx 00x1 xxxx : */
  1243. /* USADA8 : cccc 0111 1000 xxxx xxxx xxxx 0001 xxxx : */
  1244. /* USAD8 : cccc 0111 1000 xxxx 1111 xxxx 0001 xxxx : */
  1245. if ((insn & 0x0ff00090) == 0x07000010 ||
  1246. (insn & 0x0ff000d0) == 0x07500010 ||
  1247. (insn & 0x0ff000f0) == 0x07800010) {
  1248. if ((insn & 0x0000f000) == 0x0000f000)
  1249. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  1250. else
  1251. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  1252. }
  1253. /* SMMLS : cccc 0111 0101 xxxx xxxx xxxx 11x1 xxxx : */
  1254. if ((insn & 0x0ff000d0) == 0x075000d0)
  1255. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  1256. /* SBFX : cccc 0111 101x xxxx xxxx xxxx x101 xxxx : */
  1257. /* UBFX : cccc 0111 111x xxxx xxxx xxxx x101 xxxx : */
  1258. if ((insn & 0x0fa00070) == 0x07a00050)
  1259. return prep_emulate_rd12rm0(insn, asi);
  1260. /* BFI : cccc 0111 110x xxxx xxxx xxxx x001 xxxx : */
  1261. /* BFC : cccc 0111 110x xxxx xxxx xxxx x001 1111 : */
  1262. if ((insn & 0x0fe00070) == 0x07c00010) {
  1263. if ((insn & 0x0000000f) == 0x0000000f)
  1264. return prep_emulate_rd12_modify(insn, asi);
  1265. else
  1266. return prep_emulate_rd12rn0_modify(insn, asi);
  1267. }
  1268. return INSN_REJECTED;
  1269. }
  1270. static enum kprobe_insn __kprobes
  1271. space_cccc_01xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1272. {
  1273. /* LDR : cccc 01xx x0x1 xxxx xxxx xxxx xxxx xxxx */
  1274. /* LDRB : cccc 01xx x1x1 xxxx xxxx xxxx xxxx xxxx */
  1275. /* LDRBT : cccc 01x0 x111 xxxx xxxx xxxx xxxx xxxx */
  1276. /* LDRT : cccc 01x0 x011 xxxx xxxx xxxx xxxx xxxx */
  1277. /* STR : cccc 01xx x0x0 xxxx xxxx xxxx xxxx xxxx */
  1278. /* STRB : cccc 01xx x1x0 xxxx xxxx xxxx xxxx xxxx */
  1279. /* STRBT : cccc 01x0 x110 xxxx xxxx xxxx xxxx xxxx */
  1280. /* STRT : cccc 01x0 x010 xxxx xxxx xxxx xxxx xxxx */
  1281. if ((insn & 0x00500000) == 0x00500000 && is_r15(insn, 12))
  1282. return INSN_REJECTED; /* LDRB into PC */
  1283. return prep_emulate_ldr_str(insn, asi);
  1284. }
  1285. static enum kprobe_insn __kprobes
  1286. space_cccc_100x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1287. {
  1288. /* LDM(2) : cccc 100x x101 xxxx 0xxx xxxx xxxx xxxx */
  1289. /* LDM(3) : cccc 100x x1x1 xxxx 1xxx xxxx xxxx xxxx */
  1290. if ((insn & 0x0e708000) == 0x85000000 ||
  1291. (insn & 0x0e508000) == 0x85010000)
  1292. return INSN_REJECTED;
  1293. /* LDM(1) : cccc 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
  1294. /* STM(1) : cccc 100x x0x0 xxxx xxxx xxxx xxxx xxxx */
  1295. asi->insn_handler = ((insn & 0x108000) == 0x008000) ? /* STM & R15 */
  1296. simulate_stm1_pc : simulate_ldm1stm1;
  1297. return INSN_GOOD_NO_SLOT;
  1298. }
  1299. static enum kprobe_insn __kprobes
  1300. space_cccc_101x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1301. {
  1302. /* B : cccc 1010 xxxx xxxx xxxx xxxx xxxx xxxx */
  1303. /* BL : cccc 1011 xxxx xxxx xxxx xxxx xxxx xxxx */
  1304. asi->insn_handler = simulate_bbl;
  1305. return INSN_GOOD_NO_SLOT;
  1306. }
  1307. static enum kprobe_insn __kprobes
  1308. space_cccc_11xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1309. {
  1310. /* Coprocessor instructions... */
  1311. /* MCRR : cccc 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
  1312. /* MRRC : cccc 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
  1313. /* LDC : cccc 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
  1314. /* STC : cccc 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
  1315. /* CDP : cccc 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
  1316. /* MCR : cccc 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
  1317. /* MRC : cccc 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
  1318. /* SVC : cccc 1111 xxxx xxxx xxxx xxxx xxxx xxxx */
  1319. return INSN_REJECTED;
  1320. }
  1321. /* Return:
  1322. * INSN_REJECTED If instruction is one not allowed to kprobe,
  1323. * INSN_GOOD If instruction is supported and uses instruction slot,
  1324. * INSN_GOOD_NO_SLOT If instruction is supported but doesn't use its slot.
  1325. *
  1326. * For instructions we don't want to kprobe (INSN_REJECTED return result):
  1327. * These are generally ones that modify the processor state making
  1328. * them "hard" to simulate such as switches processor modes or
  1329. * make accesses in alternate modes. Any of these could be simulated
  1330. * if the work was put into it, but low return considering they
  1331. * should also be very rare.
  1332. */
  1333. enum kprobe_insn __kprobes
  1334. arm_kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1335. {
  1336. asi->insn_check_cc = kprobe_condition_checks[insn>>28];
  1337. asi->insn[1] = KPROBE_RETURN_INSTRUCTION;
  1338. if ((insn & 0xf0000000) == 0xf0000000)
  1339. return space_1111(insn, asi);
  1340. else if ((insn & 0x0e000000) == 0x00000000)
  1341. return space_cccc_000x(insn, asi);
  1342. else if ((insn & 0x0e000000) == 0x02000000)
  1343. return space_cccc_001x(insn, asi);
  1344. else if ((insn & 0x0f000010) == 0x06000010)
  1345. return space_cccc_0110__1(insn, asi);
  1346. else if ((insn & 0x0f000010) == 0x07000010)
  1347. return space_cccc_0111__1(insn, asi);
  1348. else if ((insn & 0x0c000000) == 0x04000000)
  1349. return space_cccc_01xx(insn, asi);
  1350. else if ((insn & 0x0e000000) == 0x08000000)
  1351. return space_cccc_100x(insn, asi);
  1352. else if ((insn & 0x0e000000) == 0x0a000000)
  1353. return space_cccc_101x(insn, asi);
  1354. return space_cccc_11xx(insn, asi);
  1355. }