emif.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * Defines for the EMIF driver
  3. *
  4. * Copyright (C) 2012 Texas Instruments, Inc.
  5. *
  6. * Benoit Cousson (b-cousson@ti.com)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __EMIF_H
  13. #define __EMIF_H
  14. /* Registers offset */
  15. #define EMIF_MODULE_ID_AND_REVISION 0x0000
  16. #define EMIF_STATUS 0x0004
  17. #define EMIF_SDRAM_CONFIG 0x0008
  18. #define EMIF_SDRAM_CONFIG_2 0x000c
  19. #define EMIF_SDRAM_REFRESH_CONTROL 0x0010
  20. #define EMIF_SDRAM_REFRESH_CTRL_SHDW 0x0014
  21. #define EMIF_SDRAM_TIMING_1 0x0018
  22. #define EMIF_SDRAM_TIMING_1_SHDW 0x001c
  23. #define EMIF_SDRAM_TIMING_2 0x0020
  24. #define EMIF_SDRAM_TIMING_2_SHDW 0x0024
  25. #define EMIF_SDRAM_TIMING_3 0x0028
  26. #define EMIF_SDRAM_TIMING_3_SHDW 0x002c
  27. #define EMIF_LPDDR2_NVM_TIMING 0x0030
  28. #define EMIF_LPDDR2_NVM_TIMING_SHDW 0x0034
  29. #define EMIF_POWER_MANAGEMENT_CONTROL 0x0038
  30. #define EMIF_POWER_MANAGEMENT_CTRL_SHDW 0x003c
  31. #define EMIF_LPDDR2_MODE_REG_DATA 0x0040
  32. #define EMIF_LPDDR2_MODE_REG_CONFIG 0x0050
  33. #define EMIF_OCP_CONFIG 0x0054
  34. #define EMIF_OCP_CONFIG_VALUE_1 0x0058
  35. #define EMIF_OCP_CONFIG_VALUE_2 0x005c
  36. #define EMIF_IODFT_TEST_LOGIC_GLOBAL_CONTROL 0x0060
  37. #define EMIF_IODFT_TEST_LOGIC_CTRL_MISR_RESULT 0x0064
  38. #define EMIF_IODFT_TEST_LOGIC_ADDRESS_MISR_RESULT 0x0068
  39. #define EMIF_IODFT_TEST_LOGIC_DATA_MISR_RESULT_1 0x006c
  40. #define EMIF_IODFT_TEST_LOGIC_DATA_MISR_RESULT_2 0x0070
  41. #define EMIF_IODFT_TEST_LOGIC_DATA_MISR_RESULT_3 0x0074
  42. #define EMIF_PERFORMANCE_COUNTER_1 0x0080
  43. #define EMIF_PERFORMANCE_COUNTER_2 0x0084
  44. #define EMIF_PERFORMANCE_COUNTER_CONFIG 0x0088
  45. #define EMIF_PERFORMANCE_COUNTER_MASTER_REGION_SELECT 0x008c
  46. #define EMIF_PERFORMANCE_COUNTER_TIME 0x0090
  47. #define EMIF_MISC_REG 0x0094
  48. #define EMIF_DLL_CALIB_CTRL 0x0098
  49. #define EMIF_DLL_CALIB_CTRL_SHDW 0x009c
  50. #define EMIF_END_OF_INTERRUPT 0x00a0
  51. #define EMIF_SYSTEM_OCP_INTERRUPT_RAW_STATUS 0x00a4
  52. #define EMIF_LL_OCP_INTERRUPT_RAW_STATUS 0x00a8
  53. #define EMIF_SYSTEM_OCP_INTERRUPT_STATUS 0x00ac
  54. #define EMIF_LL_OCP_INTERRUPT_STATUS 0x00b0
  55. #define EMIF_SYSTEM_OCP_INTERRUPT_ENABLE_SET 0x00b4
  56. #define EMIF_LL_OCP_INTERRUPT_ENABLE_SET 0x00b8
  57. #define EMIF_SYSTEM_OCP_INTERRUPT_ENABLE_CLEAR 0x00bc
  58. #define EMIF_LL_OCP_INTERRUPT_ENABLE_CLEAR 0x00c0
  59. #define EMIF_SDRAM_OUTPUT_IMPEDANCE_CALIBRATION_CONFIG 0x00c8
  60. #define EMIF_TEMPERATURE_ALERT_CONFIG 0x00cc
  61. #define EMIF_OCP_ERROR_LOG 0x00d0
  62. #define EMIF_READ_WRITE_LEVELING_RAMP_WINDOW 0x00d4
  63. #define EMIF_READ_WRITE_LEVELING_RAMP_CONTROL 0x00d8
  64. #define EMIF_READ_WRITE_LEVELING_CONTROL 0x00dc
  65. #define EMIF_DDR_PHY_CTRL_1 0x00e4
  66. #define EMIF_DDR_PHY_CTRL_1_SHDW 0x00e8
  67. #define EMIF_DDR_PHY_CTRL_2 0x00ec
  68. #define EMIF_PRIORITY_TO_CLASS_OF_SERVICE_MAPPING 0x0100
  69. #define EMIF_CONNECTION_ID_TO_CLASS_OF_SERVICE_1_MAPPING 0x0104
  70. #define EMIF_CONNECTION_ID_TO_CLASS_OF_SERVICE_2_MAPPING 0x0108
  71. #define EMIF_READ_WRITE_EXECUTION_THRESHOLD 0x0120
  72. #define EMIF_COS_CONFIG 0x0124
  73. #define EMIF_PHY_STATUS_1 0x0140
  74. #define EMIF_PHY_STATUS_2 0x0144
  75. #define EMIF_PHY_STATUS_3 0x0148
  76. #define EMIF_PHY_STATUS_4 0x014c
  77. #define EMIF_PHY_STATUS_5 0x0150
  78. #define EMIF_PHY_STATUS_6 0x0154
  79. #define EMIF_PHY_STATUS_7 0x0158
  80. #define EMIF_PHY_STATUS_8 0x015c
  81. #define EMIF_PHY_STATUS_9 0x0160
  82. #define EMIF_PHY_STATUS_10 0x0164
  83. #define EMIF_PHY_STATUS_11 0x0168
  84. #define EMIF_PHY_STATUS_12 0x016c
  85. #define EMIF_PHY_STATUS_13 0x0170
  86. #define EMIF_PHY_STATUS_14 0x0174
  87. #define EMIF_PHY_STATUS_15 0x0178
  88. #define EMIF_PHY_STATUS_16 0x017c
  89. #define EMIF_PHY_STATUS_17 0x0180
  90. #define EMIF_PHY_STATUS_18 0x0184
  91. #define EMIF_PHY_STATUS_19 0x0188
  92. #define EMIF_PHY_STATUS_20 0x018c
  93. #define EMIF_PHY_STATUS_21 0x0190
  94. #define EMIF_EXT_PHY_CTRL_1 0x0200
  95. #define EMIF_EXT_PHY_CTRL_1_SHDW 0x0204
  96. #define EMIF_EXT_PHY_CTRL_2 0x0208
  97. #define EMIF_EXT_PHY_CTRL_2_SHDW 0x020c
  98. #define EMIF_EXT_PHY_CTRL_3 0x0210
  99. #define EMIF_EXT_PHY_CTRL_3_SHDW 0x0214
  100. #define EMIF_EXT_PHY_CTRL_4 0x0218
  101. #define EMIF_EXT_PHY_CTRL_4_SHDW 0x021c
  102. #define EMIF_EXT_PHY_CTRL_5 0x0220
  103. #define EMIF_EXT_PHY_CTRL_5_SHDW 0x0224
  104. #define EMIF_EXT_PHY_CTRL_6 0x0228
  105. #define EMIF_EXT_PHY_CTRL_6_SHDW 0x022c
  106. #define EMIF_EXT_PHY_CTRL_7 0x0230
  107. #define EMIF_EXT_PHY_CTRL_7_SHDW 0x0234
  108. #define EMIF_EXT_PHY_CTRL_8 0x0238
  109. #define EMIF_EXT_PHY_CTRL_8_SHDW 0x023c
  110. #define EMIF_EXT_PHY_CTRL_9 0x0240
  111. #define EMIF_EXT_PHY_CTRL_9_SHDW 0x0244
  112. #define EMIF_EXT_PHY_CTRL_10 0x0248
  113. #define EMIF_EXT_PHY_CTRL_10_SHDW 0x024c
  114. #define EMIF_EXT_PHY_CTRL_11 0x0250
  115. #define EMIF_EXT_PHY_CTRL_11_SHDW 0x0254
  116. #define EMIF_EXT_PHY_CTRL_12 0x0258
  117. #define EMIF_EXT_PHY_CTRL_12_SHDW 0x025c
  118. #define EMIF_EXT_PHY_CTRL_13 0x0260
  119. #define EMIF_EXT_PHY_CTRL_13_SHDW 0x0264
  120. #define EMIF_EXT_PHY_CTRL_14 0x0268
  121. #define EMIF_EXT_PHY_CTRL_14_SHDW 0x026c
  122. #define EMIF_EXT_PHY_CTRL_15 0x0270
  123. #define EMIF_EXT_PHY_CTRL_15_SHDW 0x0274
  124. #define EMIF_EXT_PHY_CTRL_16 0x0278
  125. #define EMIF_EXT_PHY_CTRL_16_SHDW 0x027c
  126. #define EMIF_EXT_PHY_CTRL_17 0x0280
  127. #define EMIF_EXT_PHY_CTRL_17_SHDW 0x0284
  128. #define EMIF_EXT_PHY_CTRL_18 0x0288
  129. #define EMIF_EXT_PHY_CTRL_18_SHDW 0x028c
  130. #define EMIF_EXT_PHY_CTRL_19 0x0290
  131. #define EMIF_EXT_PHY_CTRL_19_SHDW 0x0294
  132. #define EMIF_EXT_PHY_CTRL_20 0x0298
  133. #define EMIF_EXT_PHY_CTRL_20_SHDW 0x029c
  134. #define EMIF_EXT_PHY_CTRL_21 0x02a0
  135. #define EMIF_EXT_PHY_CTRL_21_SHDW 0x02a4
  136. #define EMIF_EXT_PHY_CTRL_22 0x02a8
  137. #define EMIF_EXT_PHY_CTRL_22_SHDW 0x02ac
  138. #define EMIF_EXT_PHY_CTRL_23 0x02b0
  139. #define EMIF_EXT_PHY_CTRL_23_SHDW 0x02b4
  140. #define EMIF_EXT_PHY_CTRL_24 0x02b8
  141. #define EMIF_EXT_PHY_CTRL_24_SHDW 0x02bc
  142. #define EMIF_EXT_PHY_CTRL_25 0x02c0
  143. #define EMIF_EXT_PHY_CTRL_25_SHDW 0x02c4
  144. #define EMIF_EXT_PHY_CTRL_26 0x02c8
  145. #define EMIF_EXT_PHY_CTRL_26_SHDW 0x02cc
  146. #define EMIF_EXT_PHY_CTRL_27 0x02d0
  147. #define EMIF_EXT_PHY_CTRL_27_SHDW 0x02d4
  148. #define EMIF_EXT_PHY_CTRL_28 0x02d8
  149. #define EMIF_EXT_PHY_CTRL_28_SHDW 0x02dc
  150. #define EMIF_EXT_PHY_CTRL_29 0x02e0
  151. #define EMIF_EXT_PHY_CTRL_29_SHDW 0x02e4
  152. #define EMIF_EXT_PHY_CTRL_30 0x02e8
  153. #define EMIF_EXT_PHY_CTRL_30_SHDW 0x02ec
  154. /* Registers shifts and masks */
  155. /* EMIF_MODULE_ID_AND_REVISION */
  156. #define SCHEME_SHIFT 30
  157. #define SCHEME_MASK (0x3 << 30)
  158. #define MODULE_ID_SHIFT 16
  159. #define MODULE_ID_MASK (0xfff << 16)
  160. #define RTL_VERSION_SHIFT 11
  161. #define RTL_VERSION_MASK (0x1f << 11)
  162. #define MAJOR_REVISION_SHIFT 8
  163. #define MAJOR_REVISION_MASK (0x7 << 8)
  164. #define MINOR_REVISION_SHIFT 0
  165. #define MINOR_REVISION_MASK (0x3f << 0)
  166. /* STATUS */
  167. #define BE_SHIFT 31
  168. #define BE_MASK (1 << 31)
  169. #define DUAL_CLK_MODE_SHIFT 30
  170. #define DUAL_CLK_MODE_MASK (1 << 30)
  171. #define FAST_INIT_SHIFT 29
  172. #define FAST_INIT_MASK (1 << 29)
  173. #define RDLVLGATETO_SHIFT 6
  174. #define RDLVLGATETO_MASK (1 << 6)
  175. #define RDLVLTO_SHIFT 5
  176. #define RDLVLTO_MASK (1 << 5)
  177. #define WRLVLTO_SHIFT 4
  178. #define WRLVLTO_MASK (1 << 4)
  179. #define PHY_DLL_READY_SHIFT 2
  180. #define PHY_DLL_READY_MASK (1 << 2)
  181. /* SDRAM_CONFIG */
  182. #define SDRAM_TYPE_SHIFT 29
  183. #define SDRAM_TYPE_MASK (0x7 << 29)
  184. #define IBANK_POS_SHIFT 27
  185. #define IBANK_POS_MASK (0x3 << 27)
  186. #define DDR_TERM_SHIFT 24
  187. #define DDR_TERM_MASK (0x7 << 24)
  188. #define DDR2_DDQS_SHIFT 23
  189. #define DDR2_DDQS_MASK (1 << 23)
  190. #define DYN_ODT_SHIFT 21
  191. #define DYN_ODT_MASK (0x3 << 21)
  192. #define DDR_DISABLE_DLL_SHIFT 20
  193. #define DDR_DISABLE_DLL_MASK (1 << 20)
  194. #define SDRAM_DRIVE_SHIFT 18
  195. #define SDRAM_DRIVE_MASK (0x3 << 18)
  196. #define CWL_SHIFT 16
  197. #define CWL_MASK (0x3 << 16)
  198. #define NARROW_MODE_SHIFT 14
  199. #define NARROW_MODE_MASK (0x3 << 14)
  200. #define CL_SHIFT 10
  201. #define CL_MASK (0xf << 10)
  202. #define ROWSIZE_SHIFT 7
  203. #define ROWSIZE_MASK (0x7 << 7)
  204. #define IBANK_SHIFT 4
  205. #define IBANK_MASK (0x7 << 4)
  206. #define EBANK_SHIFT 3
  207. #define EBANK_MASK (1 << 3)
  208. #define PAGESIZE_SHIFT 0
  209. #define PAGESIZE_MASK (0x7 << 0)
  210. /* SDRAM_CONFIG_2 */
  211. #define CS1NVMEN_SHIFT 30
  212. #define CS1NVMEN_MASK (1 << 30)
  213. #define EBANK_POS_SHIFT 27
  214. #define EBANK_POS_MASK (1 << 27)
  215. #define RDBNUM_SHIFT 4
  216. #define RDBNUM_MASK (0x3 << 4)
  217. #define RDBSIZE_SHIFT 0
  218. #define RDBSIZE_MASK (0x7 << 0)
  219. /* SDRAM_REFRESH_CONTROL */
  220. #define INITREF_DIS_SHIFT 31
  221. #define INITREF_DIS_MASK (1 << 31)
  222. #define SRT_SHIFT 29
  223. #define SRT_MASK (1 << 29)
  224. #define ASR_SHIFT 28
  225. #define ASR_MASK (1 << 28)
  226. #define PASR_SHIFT 24
  227. #define PASR_MASK (0x7 << 24)
  228. #define REFRESH_RATE_SHIFT 0
  229. #define REFRESH_RATE_MASK (0xffff << 0)
  230. /* SDRAM_TIMING_1 */
  231. #define T_RTW_SHIFT 29
  232. #define T_RTW_MASK (0x7 << 29)
  233. #define T_RP_SHIFT 25
  234. #define T_RP_MASK (0xf << 25)
  235. #define T_RCD_SHIFT 21
  236. #define T_RCD_MASK (0xf << 21)
  237. #define T_WR_SHIFT 17
  238. #define T_WR_MASK (0xf << 17)
  239. #define T_RAS_SHIFT 12
  240. #define T_RAS_MASK (0x1f << 12)
  241. #define T_RC_SHIFT 6
  242. #define T_RC_MASK (0x3f << 6)
  243. #define T_RRD_SHIFT 3
  244. #define T_RRD_MASK (0x7 << 3)
  245. #define T_WTR_SHIFT 0
  246. #define T_WTR_MASK (0x7 << 0)
  247. /* SDRAM_TIMING_2 */
  248. #define T_XP_SHIFT 28
  249. #define T_XP_MASK (0x7 << 28)
  250. #define T_ODT_SHIFT 25
  251. #define T_ODT_MASK (0x7 << 25)
  252. #define T_XSNR_SHIFT 16
  253. #define T_XSNR_MASK (0x1ff << 16)
  254. #define T_XSRD_SHIFT 6
  255. #define T_XSRD_MASK (0x3ff << 6)
  256. #define T_RTP_SHIFT 3
  257. #define T_RTP_MASK (0x7 << 3)
  258. #define T_CKE_SHIFT 0
  259. #define T_CKE_MASK (0x7 << 0)
  260. /* SDRAM_TIMING_3 */
  261. #define T_PDLL_UL_SHIFT 28
  262. #define T_PDLL_UL_MASK (0xf << 28)
  263. #define T_CSTA_SHIFT 24
  264. #define T_CSTA_MASK (0xf << 24)
  265. #define T_CKESR_SHIFT 21
  266. #define T_CKESR_MASK (0x7 << 21)
  267. #define ZQ_ZQCS_SHIFT 15
  268. #define ZQ_ZQCS_MASK (0x3f << 15)
  269. #define T_TDQSCKMAX_SHIFT 13
  270. #define T_TDQSCKMAX_MASK (0x3 << 13)
  271. #define T_RFC_SHIFT 4
  272. #define T_RFC_MASK (0x1ff << 4)
  273. #define T_RAS_MAX_SHIFT 0
  274. #define T_RAS_MAX_MASK (0xf << 0)
  275. /* POWER_MANAGEMENT_CONTROL */
  276. #define PD_TIM_SHIFT 12
  277. #define PD_TIM_MASK (0xf << 12)
  278. #define DPD_EN_SHIFT 11
  279. #define DPD_EN_MASK (1 << 11)
  280. #define LP_MODE_SHIFT 8
  281. #define LP_MODE_MASK (0x7 << 8)
  282. #define SR_TIM_SHIFT 4
  283. #define SR_TIM_MASK (0xf << 4)
  284. #define CS_TIM_SHIFT 0
  285. #define CS_TIM_MASK (0xf << 0)
  286. /* LPDDR2_MODE_REG_DATA */
  287. #define VALUE_0_SHIFT 0
  288. #define VALUE_0_MASK (0x7f << 0)
  289. /* LPDDR2_MODE_REG_CONFIG */
  290. #define CS_SHIFT 31
  291. #define CS_MASK (1 << 31)
  292. #define REFRESH_EN_SHIFT 30
  293. #define REFRESH_EN_MASK (1 << 30)
  294. #define ADDRESS_SHIFT 0
  295. #define ADDRESS_MASK (0xff << 0)
  296. /* OCP_CONFIG */
  297. #define SYS_THRESH_MAX_SHIFT 24
  298. #define SYS_THRESH_MAX_MASK (0xf << 24)
  299. #define MPU_THRESH_MAX_SHIFT 20
  300. #define MPU_THRESH_MAX_MASK (0xf << 20)
  301. #define LL_THRESH_MAX_SHIFT 16
  302. #define LL_THRESH_MAX_MASK (0xf << 16)
  303. /* PERFORMANCE_COUNTER_1 */
  304. #define COUNTER1_SHIFT 0
  305. #define COUNTER1_MASK (0xffffffff << 0)
  306. /* PERFORMANCE_COUNTER_2 */
  307. #define COUNTER2_SHIFT 0
  308. #define COUNTER2_MASK (0xffffffff << 0)
  309. /* PERFORMANCE_COUNTER_CONFIG */
  310. #define CNTR2_MCONNID_EN_SHIFT 31
  311. #define CNTR2_MCONNID_EN_MASK (1 << 31)
  312. #define CNTR2_REGION_EN_SHIFT 30
  313. #define CNTR2_REGION_EN_MASK (1 << 30)
  314. #define CNTR2_CFG_SHIFT 16
  315. #define CNTR2_CFG_MASK (0xf << 16)
  316. #define CNTR1_MCONNID_EN_SHIFT 15
  317. #define CNTR1_MCONNID_EN_MASK (1 << 15)
  318. #define CNTR1_REGION_EN_SHIFT 14
  319. #define CNTR1_REGION_EN_MASK (1 << 14)
  320. #define CNTR1_CFG_SHIFT 0
  321. #define CNTR1_CFG_MASK (0xf << 0)
  322. /* PERFORMANCE_COUNTER_MASTER_REGION_SELECT */
  323. #define MCONNID2_SHIFT 24
  324. #define MCONNID2_MASK (0xff << 24)
  325. #define REGION_SEL2_SHIFT 16
  326. #define REGION_SEL2_MASK (0x3 << 16)
  327. #define MCONNID1_SHIFT 8
  328. #define MCONNID1_MASK (0xff << 8)
  329. #define REGION_SEL1_SHIFT 0
  330. #define REGION_SEL1_MASK (0x3 << 0)
  331. /* PERFORMANCE_COUNTER_TIME */
  332. #define TOTAL_TIME_SHIFT 0
  333. #define TOTAL_TIME_MASK (0xffffffff << 0)
  334. /* DLL_CALIB_CTRL */
  335. #define ACK_WAIT_SHIFT 16
  336. #define ACK_WAIT_MASK (0xf << 16)
  337. #define DLL_CALIB_INTERVAL_SHIFT 0
  338. #define DLL_CALIB_INTERVAL_MASK (0x1ff << 0)
  339. /* END_OF_INTERRUPT */
  340. #define EOI_SHIFT 0
  341. #define EOI_MASK (1 << 0)
  342. /* SYSTEM_OCP_INTERRUPT_RAW_STATUS */
  343. #define DNV_SYS_SHIFT 2
  344. #define DNV_SYS_MASK (1 << 2)
  345. #define TA_SYS_SHIFT 1
  346. #define TA_SYS_MASK (1 << 1)
  347. #define ERR_SYS_SHIFT 0
  348. #define ERR_SYS_MASK (1 << 0)
  349. /* LOW_LATENCY_OCP_INTERRUPT_RAW_STATUS */
  350. #define DNV_LL_SHIFT 2
  351. #define DNV_LL_MASK (1 << 2)
  352. #define TA_LL_SHIFT 1
  353. #define TA_LL_MASK (1 << 1)
  354. #define ERR_LL_SHIFT 0
  355. #define ERR_LL_MASK (1 << 0)
  356. /* SYSTEM_OCP_INTERRUPT_ENABLE_SET */
  357. #define EN_DNV_SYS_SHIFT 2
  358. #define EN_DNV_SYS_MASK (1 << 2)
  359. #define EN_TA_SYS_SHIFT 1
  360. #define EN_TA_SYS_MASK (1 << 1)
  361. #define EN_ERR_SYS_SHIFT 0
  362. #define EN_ERR_SYS_MASK (1 << 0)
  363. /* LOW_LATENCY_OCP_INTERRUPT_ENABLE_SET */
  364. #define EN_DNV_LL_SHIFT 2
  365. #define EN_DNV_LL_MASK (1 << 2)
  366. #define EN_TA_LL_SHIFT 1
  367. #define EN_TA_LL_MASK (1 << 1)
  368. #define EN_ERR_LL_SHIFT 0
  369. #define EN_ERR_LL_MASK (1 << 0)
  370. /* SDRAM_OUTPUT_IMPEDANCE_CALIBRATION_CONFIG */
  371. #define ZQ_CS1EN_SHIFT 31
  372. #define ZQ_CS1EN_MASK (1 << 31)
  373. #define ZQ_CS0EN_SHIFT 30
  374. #define ZQ_CS0EN_MASK (1 << 30)
  375. #define ZQ_DUALCALEN_SHIFT 29
  376. #define ZQ_DUALCALEN_MASK (1 << 29)
  377. #define ZQ_SFEXITEN_SHIFT 28
  378. #define ZQ_SFEXITEN_MASK (1 << 28)
  379. #define ZQ_ZQINIT_MULT_SHIFT 18
  380. #define ZQ_ZQINIT_MULT_MASK (0x3 << 18)
  381. #define ZQ_ZQCL_MULT_SHIFT 16
  382. #define ZQ_ZQCL_MULT_MASK (0x3 << 16)
  383. #define ZQ_REFINTERVAL_SHIFT 0
  384. #define ZQ_REFINTERVAL_MASK (0xffff << 0)
  385. /* TEMPERATURE_ALERT_CONFIG */
  386. #define TA_CS1EN_SHIFT 31
  387. #define TA_CS1EN_MASK (1 << 31)
  388. #define TA_CS0EN_SHIFT 30
  389. #define TA_CS0EN_MASK (1 << 30)
  390. #define TA_SFEXITEN_SHIFT 28
  391. #define TA_SFEXITEN_MASK (1 << 28)
  392. #define TA_DEVWDT_SHIFT 26
  393. #define TA_DEVWDT_MASK (0x3 << 26)
  394. #define TA_DEVCNT_SHIFT 24
  395. #define TA_DEVCNT_MASK (0x3 << 24)
  396. #define TA_REFINTERVAL_SHIFT 0
  397. #define TA_REFINTERVAL_MASK (0x3fffff << 0)
  398. /* OCP_ERROR_LOG */
  399. #define MADDRSPACE_SHIFT 14
  400. #define MADDRSPACE_MASK (0x3 << 14)
  401. #define MBURSTSEQ_SHIFT 11
  402. #define MBURSTSEQ_MASK (0x7 << 11)
  403. #define MCMD_SHIFT 8
  404. #define MCMD_MASK (0x7 << 8)
  405. #define MCONNID_SHIFT 0
  406. #define MCONNID_MASK (0xff << 0)
  407. /* DDR_PHY_CTRL_1 - EMIF4D */
  408. #define DLL_SLAVE_DLY_CTRL_SHIFT_4D 4
  409. #define DLL_SLAVE_DLY_CTRL_MASK_4D (0xFF << 4)
  410. #define READ_LATENCY_SHIFT_4D 0
  411. #define READ_LATENCY_MASK_4D (0xf << 0)
  412. /* DDR_PHY_CTRL_1 - EMIF4D5 */
  413. #define DLL_HALF_DELAY_SHIFT_4D5 21
  414. #define DLL_HALF_DELAY_MASK_4D5 (1 << 21)
  415. #define READ_LATENCY_SHIFT_4D5 0
  416. #define READ_LATENCY_MASK_4D5 (0x1f << 0)
  417. /* DDR_PHY_CTRL_1_SHDW */
  418. #define DDR_PHY_CTRL_1_SHDW_SHIFT 5
  419. #define DDR_PHY_CTRL_1_SHDW_MASK (0x7ffffff << 5)
  420. #define READ_LATENCY_SHDW_SHIFT 0
  421. #define READ_LATENCY_SHDW_MASK (0x1f << 0)
  422. #endif