ar9003_mac.h 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Copyright (c) 2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef AR9003_MAC_H
  17. #define AR9003_MAC_H
  18. #define AR_DescId 0xffff0000
  19. #define AR_DescId_S 16
  20. #define AR_CtrlStat 0x00004000
  21. #define AR_TxRxDesc 0x00008000
  22. #define MAP_ISR_S2_CST 6
  23. #define MAP_ISR_S2_GTT 6
  24. #define MAP_ISR_S2_TIM 3
  25. #define MAP_ISR_S2_CABEND 0
  26. #define MAP_ISR_S2_DTIMSYNC 7
  27. #define MAP_ISR_S2_DTIM 7
  28. #define MAP_ISR_S2_TSFOOR 4
  29. struct ar9003_rxs {
  30. u32 ds_info;
  31. u32 status1;
  32. u32 status2;
  33. u32 status3;
  34. u32 status4;
  35. u32 status5;
  36. u32 status6;
  37. u32 status7;
  38. u32 status8;
  39. u32 status9;
  40. u32 status10;
  41. u32 status11;
  42. } __packed;
  43. /* Transmit Control Descriptor */
  44. struct ar9003_txc {
  45. u32 info; /* descriptor information */
  46. u32 link; /* link pointer */
  47. u32 data0; /* data pointer to 1st buffer */
  48. u32 ctl3; /* DMA control 3 */
  49. u32 data1; /* data pointer to 2nd buffer */
  50. u32 ctl5; /* DMA control 5 */
  51. u32 data2; /* data pointer to 3rd buffer */
  52. u32 ctl7; /* DMA control 7 */
  53. u32 data3; /* data pointer to 4th buffer */
  54. u32 ctl9; /* DMA control 9 */
  55. u32 ctl10; /* DMA control 10 */
  56. u32 ctl11; /* DMA control 11 */
  57. u32 ctl12; /* DMA control 12 */
  58. u32 ctl13; /* DMA control 13 */
  59. u32 ctl14; /* DMA control 14 */
  60. u32 ctl15; /* DMA control 15 */
  61. u32 ctl16; /* DMA control 16 */
  62. u32 ctl17; /* DMA control 17 */
  63. u32 ctl18; /* DMA control 18 */
  64. u32 ctl19; /* DMA control 19 */
  65. u32 ctl20; /* DMA control 20 */
  66. u32 ctl21; /* DMA control 21 */
  67. u32 ctl22; /* DMA control 22 */
  68. u32 pad[9]; /* pad to cache line (128 bytes/32 dwords) */
  69. } __packed;
  70. void ar9003_hw_attach_mac_ops(struct ath_hw *hw);
  71. void ath9k_hw_set_rx_bufsize(struct ath_hw *ah, u16 buf_size);
  72. void ath9k_hw_addrxbuf_edma(struct ath_hw *ah, u32 rxdp,
  73. enum ath9k_rx_qtype qtype);
  74. int ath9k_hw_process_rxdesc_edma(struct ath_hw *ah,
  75. struct ath_rx_status *rxs,
  76. void *buf_addr);
  77. #endif