i915_dma.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include "intel_drv.h"
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  44. #define BEGIN_LP_RING(n) \
  45. intel_ring_begin(LP_RING(dev_priv), (n))
  46. #define OUT_RING(x) \
  47. intel_ring_emit(LP_RING(dev_priv), x)
  48. #define ADVANCE_LP_RING() \
  49. __intel_ring_advance(LP_RING(dev_priv))
  50. /**
  51. * Lock test for when it's just for synchronization of ring access.
  52. *
  53. * In that case, we don't need to do it when GEM is initialized as nobody else
  54. * has access to the ring.
  55. */
  56. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  57. if (LP_RING(dev->dev_private)->obj == NULL) \
  58. LOCK_TEST_WITH_RETURN(dev, file); \
  59. } while (0)
  60. static inline u32
  61. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  62. {
  63. if (I915_NEED_GFX_HWS(dev_priv->dev))
  64. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  65. else
  66. return intel_read_status_page(LP_RING(dev_priv), reg);
  67. }
  68. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  69. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  70. #define I915_BREADCRUMB_INDEX 0x21
  71. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  72. {
  73. drm_i915_private_t *dev_priv = dev->dev_private;
  74. struct drm_i915_master_private *master_priv;
  75. /*
  76. * The dri breadcrumb update races against the drm master disappearing.
  77. * Instead of trying to fix this (this is by far not the only ums issue)
  78. * just don't do the update in kms mode.
  79. */
  80. if (drm_core_check_feature(dev, DRIVER_MODESET))
  81. return;
  82. if (dev->primary->master) {
  83. master_priv = dev->primary->master->driver_priv;
  84. if (master_priv->sarea_priv)
  85. master_priv->sarea_priv->last_dispatch =
  86. READ_BREADCRUMB(dev_priv);
  87. }
  88. }
  89. static void i915_write_hws_pga(struct drm_device *dev)
  90. {
  91. drm_i915_private_t *dev_priv = dev->dev_private;
  92. u32 addr;
  93. addr = dev_priv->status_page_dmah->busaddr;
  94. if (INTEL_INFO(dev)->gen >= 4)
  95. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  96. I915_WRITE(HWS_PGA, addr);
  97. }
  98. /**
  99. * Frees the hardware status page, whether it's a physical address or a virtual
  100. * address set up by the X Server.
  101. */
  102. static void i915_free_hws(struct drm_device *dev)
  103. {
  104. drm_i915_private_t *dev_priv = dev->dev_private;
  105. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  106. if (dev_priv->status_page_dmah) {
  107. drm_pci_free(dev, dev_priv->status_page_dmah);
  108. dev_priv->status_page_dmah = NULL;
  109. }
  110. if (ring->status_page.gfx_addr) {
  111. ring->status_page.gfx_addr = 0;
  112. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  113. }
  114. /* Need to rewrite hardware status page */
  115. I915_WRITE(HWS_PGA, 0x1ffff000);
  116. }
  117. void i915_kernel_lost_context(struct drm_device * dev)
  118. {
  119. drm_i915_private_t *dev_priv = dev->dev_private;
  120. struct drm_i915_master_private *master_priv;
  121. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  122. /*
  123. * We should never lose context on the ring with modesetting
  124. * as we don't expose it to userspace
  125. */
  126. if (drm_core_check_feature(dev, DRIVER_MODESET))
  127. return;
  128. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  129. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  130. ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
  131. if (ring->space < 0)
  132. ring->space += ring->size;
  133. if (!dev->primary->master)
  134. return;
  135. master_priv = dev->primary->master->driver_priv;
  136. if (ring->head == ring->tail && master_priv->sarea_priv)
  137. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  138. }
  139. static int i915_dma_cleanup(struct drm_device * dev)
  140. {
  141. drm_i915_private_t *dev_priv = dev->dev_private;
  142. int i;
  143. /* Make sure interrupts are disabled here because the uninstall ioctl
  144. * may not have been called from userspace and after dev_private
  145. * is freed, it's too late.
  146. */
  147. if (dev->irq_enabled)
  148. drm_irq_uninstall(dev);
  149. mutex_lock(&dev->struct_mutex);
  150. for (i = 0; i < I915_NUM_RINGS; i++)
  151. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  152. mutex_unlock(&dev->struct_mutex);
  153. /* Clear the HWS virtual address at teardown */
  154. if (I915_NEED_GFX_HWS(dev))
  155. i915_free_hws(dev);
  156. return 0;
  157. }
  158. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  159. {
  160. drm_i915_private_t *dev_priv = dev->dev_private;
  161. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  162. int ret;
  163. master_priv->sarea = drm_getsarea(dev);
  164. if (master_priv->sarea) {
  165. master_priv->sarea_priv = (drm_i915_sarea_t *)
  166. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  167. } else {
  168. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  169. }
  170. if (init->ring_size != 0) {
  171. if (LP_RING(dev_priv)->obj != NULL) {
  172. i915_dma_cleanup(dev);
  173. DRM_ERROR("Client tried to initialize ringbuffer in "
  174. "GEM mode\n");
  175. return -EINVAL;
  176. }
  177. ret = intel_render_ring_init_dri(dev,
  178. init->ring_start,
  179. init->ring_size);
  180. if (ret) {
  181. i915_dma_cleanup(dev);
  182. return ret;
  183. }
  184. }
  185. dev_priv->dri1.cpp = init->cpp;
  186. dev_priv->dri1.back_offset = init->back_offset;
  187. dev_priv->dri1.front_offset = init->front_offset;
  188. dev_priv->dri1.current_page = 0;
  189. if (master_priv->sarea_priv)
  190. master_priv->sarea_priv->pf_current_page = 0;
  191. /* Allow hardware batchbuffers unless told otherwise.
  192. */
  193. dev_priv->dri1.allow_batchbuffer = 1;
  194. return 0;
  195. }
  196. static int i915_dma_resume(struct drm_device * dev)
  197. {
  198. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  199. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  200. DRM_DEBUG_DRIVER("%s\n", __func__);
  201. if (ring->virtual_start == NULL) {
  202. DRM_ERROR("can not ioremap virtual address for"
  203. " ring buffer\n");
  204. return -ENOMEM;
  205. }
  206. /* Program Hardware Status Page */
  207. if (!ring->status_page.page_addr) {
  208. DRM_ERROR("Can not find hardware status page\n");
  209. return -EINVAL;
  210. }
  211. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  212. ring->status_page.page_addr);
  213. if (ring->status_page.gfx_addr != 0)
  214. intel_ring_setup_status_page(ring);
  215. else
  216. i915_write_hws_pga(dev);
  217. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  218. return 0;
  219. }
  220. static int i915_dma_init(struct drm_device *dev, void *data,
  221. struct drm_file *file_priv)
  222. {
  223. drm_i915_init_t *init = data;
  224. int retcode = 0;
  225. if (drm_core_check_feature(dev, DRIVER_MODESET))
  226. return -ENODEV;
  227. switch (init->func) {
  228. case I915_INIT_DMA:
  229. retcode = i915_initialize(dev, init);
  230. break;
  231. case I915_CLEANUP_DMA:
  232. retcode = i915_dma_cleanup(dev);
  233. break;
  234. case I915_RESUME_DMA:
  235. retcode = i915_dma_resume(dev);
  236. break;
  237. default:
  238. retcode = -EINVAL;
  239. break;
  240. }
  241. return retcode;
  242. }
  243. /* Implement basically the same security restrictions as hardware does
  244. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  245. *
  246. * Most of the calculations below involve calculating the size of a
  247. * particular instruction. It's important to get the size right as
  248. * that tells us where the next instruction to check is. Any illegal
  249. * instruction detected will be given a size of zero, which is a
  250. * signal to abort the rest of the buffer.
  251. */
  252. static int validate_cmd(int cmd)
  253. {
  254. switch (((cmd >> 29) & 0x7)) {
  255. case 0x0:
  256. switch ((cmd >> 23) & 0x3f) {
  257. case 0x0:
  258. return 1; /* MI_NOOP */
  259. case 0x4:
  260. return 1; /* MI_FLUSH */
  261. default:
  262. return 0; /* disallow everything else */
  263. }
  264. break;
  265. case 0x1:
  266. return 0; /* reserved */
  267. case 0x2:
  268. return (cmd & 0xff) + 2; /* 2d commands */
  269. case 0x3:
  270. if (((cmd >> 24) & 0x1f) <= 0x18)
  271. return 1;
  272. switch ((cmd >> 24) & 0x1f) {
  273. case 0x1c:
  274. return 1;
  275. case 0x1d:
  276. switch ((cmd >> 16) & 0xff) {
  277. case 0x3:
  278. return (cmd & 0x1f) + 2;
  279. case 0x4:
  280. return (cmd & 0xf) + 2;
  281. default:
  282. return (cmd & 0xffff) + 2;
  283. }
  284. case 0x1e:
  285. if (cmd & (1 << 23))
  286. return (cmd & 0xffff) + 1;
  287. else
  288. return 1;
  289. case 0x1f:
  290. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  291. return (cmd & 0x1ffff) + 2;
  292. else if (cmd & (1 << 17)) /* indirect random */
  293. if ((cmd & 0xffff) == 0)
  294. return 0; /* unknown length, too hard */
  295. else
  296. return (((cmd & 0xffff) + 1) / 2) + 1;
  297. else
  298. return 2; /* indirect sequential */
  299. default:
  300. return 0;
  301. }
  302. default:
  303. return 0;
  304. }
  305. return 0;
  306. }
  307. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  308. {
  309. drm_i915_private_t *dev_priv = dev->dev_private;
  310. int i, ret;
  311. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  312. return -EINVAL;
  313. for (i = 0; i < dwords;) {
  314. int sz = validate_cmd(buffer[i]);
  315. if (sz == 0 || i + sz > dwords)
  316. return -EINVAL;
  317. i += sz;
  318. }
  319. ret = BEGIN_LP_RING((dwords+1)&~1);
  320. if (ret)
  321. return ret;
  322. for (i = 0; i < dwords; i++)
  323. OUT_RING(buffer[i]);
  324. if (dwords & 1)
  325. OUT_RING(0);
  326. ADVANCE_LP_RING();
  327. return 0;
  328. }
  329. int
  330. i915_emit_box(struct drm_device *dev,
  331. struct drm_clip_rect *box,
  332. int DR1, int DR4)
  333. {
  334. struct drm_i915_private *dev_priv = dev->dev_private;
  335. int ret;
  336. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  337. box->y2 <= 0 || box->x2 <= 0) {
  338. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  339. box->x1, box->y1, box->x2, box->y2);
  340. return -EINVAL;
  341. }
  342. if (INTEL_INFO(dev)->gen >= 4) {
  343. ret = BEGIN_LP_RING(4);
  344. if (ret)
  345. return ret;
  346. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  347. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  348. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  349. OUT_RING(DR4);
  350. } else {
  351. ret = BEGIN_LP_RING(6);
  352. if (ret)
  353. return ret;
  354. OUT_RING(GFX_OP_DRAWRECT_INFO);
  355. OUT_RING(DR1);
  356. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  357. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  358. OUT_RING(DR4);
  359. OUT_RING(0);
  360. }
  361. ADVANCE_LP_RING();
  362. return 0;
  363. }
  364. /* XXX: Emitting the counter should really be moved to part of the IRQ
  365. * emit. For now, do it in both places:
  366. */
  367. static void i915_emit_breadcrumb(struct drm_device *dev)
  368. {
  369. drm_i915_private_t *dev_priv = dev->dev_private;
  370. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  371. dev_priv->dri1.counter++;
  372. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  373. dev_priv->dri1.counter = 0;
  374. if (master_priv->sarea_priv)
  375. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  376. if (BEGIN_LP_RING(4) == 0) {
  377. OUT_RING(MI_STORE_DWORD_INDEX);
  378. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  379. OUT_RING(dev_priv->dri1.counter);
  380. OUT_RING(0);
  381. ADVANCE_LP_RING();
  382. }
  383. }
  384. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  385. drm_i915_cmdbuffer_t *cmd,
  386. struct drm_clip_rect *cliprects,
  387. void *cmdbuf)
  388. {
  389. int nbox = cmd->num_cliprects;
  390. int i = 0, count, ret;
  391. if (cmd->sz & 0x3) {
  392. DRM_ERROR("alignment");
  393. return -EINVAL;
  394. }
  395. i915_kernel_lost_context(dev);
  396. count = nbox ? nbox : 1;
  397. for (i = 0; i < count; i++) {
  398. if (i < nbox) {
  399. ret = i915_emit_box(dev, &cliprects[i],
  400. cmd->DR1, cmd->DR4);
  401. if (ret)
  402. return ret;
  403. }
  404. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  405. if (ret)
  406. return ret;
  407. }
  408. i915_emit_breadcrumb(dev);
  409. return 0;
  410. }
  411. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  412. drm_i915_batchbuffer_t * batch,
  413. struct drm_clip_rect *cliprects)
  414. {
  415. struct drm_i915_private *dev_priv = dev->dev_private;
  416. int nbox = batch->num_cliprects;
  417. int i, count, ret;
  418. if ((batch->start | batch->used) & 0x7) {
  419. DRM_ERROR("alignment");
  420. return -EINVAL;
  421. }
  422. i915_kernel_lost_context(dev);
  423. count = nbox ? nbox : 1;
  424. for (i = 0; i < count; i++) {
  425. if (i < nbox) {
  426. ret = i915_emit_box(dev, &cliprects[i],
  427. batch->DR1, batch->DR4);
  428. if (ret)
  429. return ret;
  430. }
  431. if (!IS_I830(dev) && !IS_845G(dev)) {
  432. ret = BEGIN_LP_RING(2);
  433. if (ret)
  434. return ret;
  435. if (INTEL_INFO(dev)->gen >= 4) {
  436. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  437. OUT_RING(batch->start);
  438. } else {
  439. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  440. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  441. }
  442. } else {
  443. ret = BEGIN_LP_RING(4);
  444. if (ret)
  445. return ret;
  446. OUT_RING(MI_BATCH_BUFFER);
  447. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  448. OUT_RING(batch->start + batch->used - 4);
  449. OUT_RING(0);
  450. }
  451. ADVANCE_LP_RING();
  452. }
  453. if (IS_G4X(dev) || IS_GEN5(dev)) {
  454. if (BEGIN_LP_RING(2) == 0) {
  455. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  456. OUT_RING(MI_NOOP);
  457. ADVANCE_LP_RING();
  458. }
  459. }
  460. i915_emit_breadcrumb(dev);
  461. return 0;
  462. }
  463. static int i915_dispatch_flip(struct drm_device * dev)
  464. {
  465. drm_i915_private_t *dev_priv = dev->dev_private;
  466. struct drm_i915_master_private *master_priv =
  467. dev->primary->master->driver_priv;
  468. int ret;
  469. if (!master_priv->sarea_priv)
  470. return -EINVAL;
  471. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  472. __func__,
  473. dev_priv->dri1.current_page,
  474. master_priv->sarea_priv->pf_current_page);
  475. i915_kernel_lost_context(dev);
  476. ret = BEGIN_LP_RING(10);
  477. if (ret)
  478. return ret;
  479. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  480. OUT_RING(0);
  481. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  482. OUT_RING(0);
  483. if (dev_priv->dri1.current_page == 0) {
  484. OUT_RING(dev_priv->dri1.back_offset);
  485. dev_priv->dri1.current_page = 1;
  486. } else {
  487. OUT_RING(dev_priv->dri1.front_offset);
  488. dev_priv->dri1.current_page = 0;
  489. }
  490. OUT_RING(0);
  491. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  492. OUT_RING(0);
  493. ADVANCE_LP_RING();
  494. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
  495. if (BEGIN_LP_RING(4) == 0) {
  496. OUT_RING(MI_STORE_DWORD_INDEX);
  497. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  498. OUT_RING(dev_priv->dri1.counter);
  499. OUT_RING(0);
  500. ADVANCE_LP_RING();
  501. }
  502. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  503. return 0;
  504. }
  505. static int i915_quiescent(struct drm_device *dev)
  506. {
  507. i915_kernel_lost_context(dev);
  508. return intel_ring_idle(LP_RING(dev->dev_private));
  509. }
  510. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  511. struct drm_file *file_priv)
  512. {
  513. int ret;
  514. if (drm_core_check_feature(dev, DRIVER_MODESET))
  515. return -ENODEV;
  516. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  517. mutex_lock(&dev->struct_mutex);
  518. ret = i915_quiescent(dev);
  519. mutex_unlock(&dev->struct_mutex);
  520. return ret;
  521. }
  522. static int i915_batchbuffer(struct drm_device *dev, void *data,
  523. struct drm_file *file_priv)
  524. {
  525. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  526. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  527. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  528. master_priv->sarea_priv;
  529. drm_i915_batchbuffer_t *batch = data;
  530. int ret;
  531. struct drm_clip_rect *cliprects = NULL;
  532. if (drm_core_check_feature(dev, DRIVER_MODESET))
  533. return -ENODEV;
  534. if (!dev_priv->dri1.allow_batchbuffer) {
  535. DRM_ERROR("Batchbuffer ioctl disabled\n");
  536. return -EINVAL;
  537. }
  538. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  539. batch->start, batch->used, batch->num_cliprects);
  540. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  541. if (batch->num_cliprects < 0)
  542. return -EINVAL;
  543. if (batch->num_cliprects) {
  544. cliprects = kcalloc(batch->num_cliprects,
  545. sizeof(*cliprects),
  546. GFP_KERNEL);
  547. if (cliprects == NULL)
  548. return -ENOMEM;
  549. ret = copy_from_user(cliprects, batch->cliprects,
  550. batch->num_cliprects *
  551. sizeof(struct drm_clip_rect));
  552. if (ret != 0) {
  553. ret = -EFAULT;
  554. goto fail_free;
  555. }
  556. }
  557. mutex_lock(&dev->struct_mutex);
  558. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  559. mutex_unlock(&dev->struct_mutex);
  560. if (sarea_priv)
  561. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  562. fail_free:
  563. kfree(cliprects);
  564. return ret;
  565. }
  566. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  567. struct drm_file *file_priv)
  568. {
  569. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  570. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  571. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  572. master_priv->sarea_priv;
  573. drm_i915_cmdbuffer_t *cmdbuf = data;
  574. struct drm_clip_rect *cliprects = NULL;
  575. void *batch_data;
  576. int ret;
  577. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  578. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  579. if (drm_core_check_feature(dev, DRIVER_MODESET))
  580. return -ENODEV;
  581. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  582. if (cmdbuf->num_cliprects < 0)
  583. return -EINVAL;
  584. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  585. if (batch_data == NULL)
  586. return -ENOMEM;
  587. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  588. if (ret != 0) {
  589. ret = -EFAULT;
  590. goto fail_batch_free;
  591. }
  592. if (cmdbuf->num_cliprects) {
  593. cliprects = kcalloc(cmdbuf->num_cliprects,
  594. sizeof(*cliprects), GFP_KERNEL);
  595. if (cliprects == NULL) {
  596. ret = -ENOMEM;
  597. goto fail_batch_free;
  598. }
  599. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  600. cmdbuf->num_cliprects *
  601. sizeof(struct drm_clip_rect));
  602. if (ret != 0) {
  603. ret = -EFAULT;
  604. goto fail_clip_free;
  605. }
  606. }
  607. mutex_lock(&dev->struct_mutex);
  608. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  609. mutex_unlock(&dev->struct_mutex);
  610. if (ret) {
  611. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  612. goto fail_clip_free;
  613. }
  614. if (sarea_priv)
  615. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  616. fail_clip_free:
  617. kfree(cliprects);
  618. fail_batch_free:
  619. kfree(batch_data);
  620. return ret;
  621. }
  622. static int i915_emit_irq(struct drm_device * dev)
  623. {
  624. drm_i915_private_t *dev_priv = dev->dev_private;
  625. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  626. i915_kernel_lost_context(dev);
  627. DRM_DEBUG_DRIVER("\n");
  628. dev_priv->dri1.counter++;
  629. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  630. dev_priv->dri1.counter = 1;
  631. if (master_priv->sarea_priv)
  632. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  633. if (BEGIN_LP_RING(4) == 0) {
  634. OUT_RING(MI_STORE_DWORD_INDEX);
  635. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  636. OUT_RING(dev_priv->dri1.counter);
  637. OUT_RING(MI_USER_INTERRUPT);
  638. ADVANCE_LP_RING();
  639. }
  640. return dev_priv->dri1.counter;
  641. }
  642. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  643. {
  644. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  645. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  646. int ret = 0;
  647. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  648. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  649. READ_BREADCRUMB(dev_priv));
  650. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  651. if (master_priv->sarea_priv)
  652. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  653. return 0;
  654. }
  655. if (master_priv->sarea_priv)
  656. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  657. if (ring->irq_get(ring)) {
  658. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  659. READ_BREADCRUMB(dev_priv) >= irq_nr);
  660. ring->irq_put(ring);
  661. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  662. ret = -EBUSY;
  663. if (ret == -EBUSY) {
  664. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  665. READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
  666. }
  667. return ret;
  668. }
  669. /* Needs the lock as it touches the ring.
  670. */
  671. static int i915_irq_emit(struct drm_device *dev, void *data,
  672. struct drm_file *file_priv)
  673. {
  674. drm_i915_private_t *dev_priv = dev->dev_private;
  675. drm_i915_irq_emit_t *emit = data;
  676. int result;
  677. if (drm_core_check_feature(dev, DRIVER_MODESET))
  678. return -ENODEV;
  679. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  680. DRM_ERROR("called with no initialization\n");
  681. return -EINVAL;
  682. }
  683. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  684. mutex_lock(&dev->struct_mutex);
  685. result = i915_emit_irq(dev);
  686. mutex_unlock(&dev->struct_mutex);
  687. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  688. DRM_ERROR("copy_to_user\n");
  689. return -EFAULT;
  690. }
  691. return 0;
  692. }
  693. /* Doesn't need the hardware lock.
  694. */
  695. static int i915_irq_wait(struct drm_device *dev, void *data,
  696. struct drm_file *file_priv)
  697. {
  698. drm_i915_private_t *dev_priv = dev->dev_private;
  699. drm_i915_irq_wait_t *irqwait = data;
  700. if (drm_core_check_feature(dev, DRIVER_MODESET))
  701. return -ENODEV;
  702. if (!dev_priv) {
  703. DRM_ERROR("called with no initialization\n");
  704. return -EINVAL;
  705. }
  706. return i915_wait_irq(dev, irqwait->irq_seq);
  707. }
  708. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  709. struct drm_file *file_priv)
  710. {
  711. drm_i915_private_t *dev_priv = dev->dev_private;
  712. drm_i915_vblank_pipe_t *pipe = data;
  713. if (drm_core_check_feature(dev, DRIVER_MODESET))
  714. return -ENODEV;
  715. if (!dev_priv) {
  716. DRM_ERROR("called with no initialization\n");
  717. return -EINVAL;
  718. }
  719. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  720. return 0;
  721. }
  722. /**
  723. * Schedule buffer swap at given vertical blank.
  724. */
  725. static int i915_vblank_swap(struct drm_device *dev, void *data,
  726. struct drm_file *file_priv)
  727. {
  728. /* The delayed swap mechanism was fundamentally racy, and has been
  729. * removed. The model was that the client requested a delayed flip/swap
  730. * from the kernel, then waited for vblank before continuing to perform
  731. * rendering. The problem was that the kernel might wake the client
  732. * up before it dispatched the vblank swap (since the lock has to be
  733. * held while touching the ringbuffer), in which case the client would
  734. * clear and start the next frame before the swap occurred, and
  735. * flicker would occur in addition to likely missing the vblank.
  736. *
  737. * In the absence of this ioctl, userland falls back to a correct path
  738. * of waiting for a vblank, then dispatching the swap on its own.
  739. * Context switching to userland and back is plenty fast enough for
  740. * meeting the requirements of vblank swapping.
  741. */
  742. return -EINVAL;
  743. }
  744. static int i915_flip_bufs(struct drm_device *dev, void *data,
  745. struct drm_file *file_priv)
  746. {
  747. int ret;
  748. if (drm_core_check_feature(dev, DRIVER_MODESET))
  749. return -ENODEV;
  750. DRM_DEBUG_DRIVER("%s\n", __func__);
  751. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  752. mutex_lock(&dev->struct_mutex);
  753. ret = i915_dispatch_flip(dev);
  754. mutex_unlock(&dev->struct_mutex);
  755. return ret;
  756. }
  757. static int i915_getparam(struct drm_device *dev, void *data,
  758. struct drm_file *file_priv)
  759. {
  760. drm_i915_private_t *dev_priv = dev->dev_private;
  761. drm_i915_getparam_t *param = data;
  762. int value;
  763. if (!dev_priv) {
  764. DRM_ERROR("called with no initialization\n");
  765. return -EINVAL;
  766. }
  767. switch (param->param) {
  768. case I915_PARAM_IRQ_ACTIVE:
  769. value = dev->pdev->irq ? 1 : 0;
  770. break;
  771. case I915_PARAM_ALLOW_BATCHBUFFER:
  772. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  773. break;
  774. case I915_PARAM_LAST_DISPATCH:
  775. value = READ_BREADCRUMB(dev_priv);
  776. break;
  777. case I915_PARAM_CHIPSET_ID:
  778. value = dev->pdev->device;
  779. break;
  780. case I915_PARAM_HAS_GEM:
  781. value = 1;
  782. break;
  783. case I915_PARAM_NUM_FENCES_AVAIL:
  784. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  785. break;
  786. case I915_PARAM_HAS_OVERLAY:
  787. value = dev_priv->overlay ? 1 : 0;
  788. break;
  789. case I915_PARAM_HAS_PAGEFLIPPING:
  790. value = 1;
  791. break;
  792. case I915_PARAM_HAS_EXECBUF2:
  793. /* depends on GEM */
  794. value = 1;
  795. break;
  796. case I915_PARAM_HAS_BSD:
  797. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  798. break;
  799. case I915_PARAM_HAS_BLT:
  800. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  801. break;
  802. case I915_PARAM_HAS_VEBOX:
  803. value = intel_ring_initialized(&dev_priv->ring[VECS]);
  804. break;
  805. case I915_PARAM_HAS_RELAXED_FENCING:
  806. value = 1;
  807. break;
  808. case I915_PARAM_HAS_COHERENT_RINGS:
  809. value = 1;
  810. break;
  811. case I915_PARAM_HAS_EXEC_CONSTANTS:
  812. value = INTEL_INFO(dev)->gen >= 4;
  813. break;
  814. case I915_PARAM_HAS_RELAXED_DELTA:
  815. value = 1;
  816. break;
  817. case I915_PARAM_HAS_GEN7_SOL_RESET:
  818. value = 1;
  819. break;
  820. case I915_PARAM_HAS_LLC:
  821. value = HAS_LLC(dev);
  822. break;
  823. case I915_PARAM_HAS_WT:
  824. value = HAS_WT(dev);
  825. break;
  826. case I915_PARAM_HAS_ALIASING_PPGTT:
  827. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  828. break;
  829. case I915_PARAM_HAS_WAIT_TIMEOUT:
  830. value = 1;
  831. break;
  832. case I915_PARAM_HAS_SEMAPHORES:
  833. value = i915_semaphore_is_enabled(dev);
  834. break;
  835. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  836. value = 1;
  837. break;
  838. case I915_PARAM_HAS_SECURE_BATCHES:
  839. value = capable(CAP_SYS_ADMIN);
  840. break;
  841. case I915_PARAM_HAS_PINNED_BATCHES:
  842. value = 1;
  843. break;
  844. case I915_PARAM_HAS_EXEC_NO_RELOC:
  845. value = 1;
  846. break;
  847. case I915_PARAM_HAS_EXEC_HANDLE_LUT:
  848. value = 1;
  849. break;
  850. default:
  851. DRM_DEBUG("Unknown parameter %d\n", param->param);
  852. return -EINVAL;
  853. }
  854. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  855. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  856. return -EFAULT;
  857. }
  858. return 0;
  859. }
  860. static int i915_setparam(struct drm_device *dev, void *data,
  861. struct drm_file *file_priv)
  862. {
  863. drm_i915_private_t *dev_priv = dev->dev_private;
  864. drm_i915_setparam_t *param = data;
  865. if (!dev_priv) {
  866. DRM_ERROR("called with no initialization\n");
  867. return -EINVAL;
  868. }
  869. switch (param->param) {
  870. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  871. break;
  872. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  873. break;
  874. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  875. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  876. break;
  877. case I915_SETPARAM_NUM_USED_FENCES:
  878. if (param->value > dev_priv->num_fence_regs ||
  879. param->value < 0)
  880. return -EINVAL;
  881. /* Userspace can use first N regs */
  882. dev_priv->fence_reg_start = param->value;
  883. break;
  884. default:
  885. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  886. param->param);
  887. return -EINVAL;
  888. }
  889. return 0;
  890. }
  891. static int i915_set_status_page(struct drm_device *dev, void *data,
  892. struct drm_file *file_priv)
  893. {
  894. drm_i915_private_t *dev_priv = dev->dev_private;
  895. drm_i915_hws_addr_t *hws = data;
  896. struct intel_ring_buffer *ring;
  897. if (drm_core_check_feature(dev, DRIVER_MODESET))
  898. return -ENODEV;
  899. if (!I915_NEED_GFX_HWS(dev))
  900. return -EINVAL;
  901. if (!dev_priv) {
  902. DRM_ERROR("called with no initialization\n");
  903. return -EINVAL;
  904. }
  905. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  906. WARN(1, "tried to set status page when mode setting active\n");
  907. return 0;
  908. }
  909. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  910. ring = LP_RING(dev_priv);
  911. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  912. dev_priv->dri1.gfx_hws_cpu_addr =
  913. ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
  914. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  915. i915_dma_cleanup(dev);
  916. ring->status_page.gfx_addr = 0;
  917. DRM_ERROR("can not ioremap virtual address for"
  918. " G33 hw status page\n");
  919. return -ENOMEM;
  920. }
  921. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  922. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  923. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  924. ring->status_page.gfx_addr);
  925. DRM_DEBUG_DRIVER("load hws at %p\n",
  926. ring->status_page.page_addr);
  927. return 0;
  928. }
  929. static int i915_get_bridge_dev(struct drm_device *dev)
  930. {
  931. struct drm_i915_private *dev_priv = dev->dev_private;
  932. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  933. if (!dev_priv->bridge_dev) {
  934. DRM_ERROR("bridge device not found\n");
  935. return -1;
  936. }
  937. return 0;
  938. }
  939. #define MCHBAR_I915 0x44
  940. #define MCHBAR_I965 0x48
  941. #define MCHBAR_SIZE (4*4096)
  942. #define DEVEN_REG 0x54
  943. #define DEVEN_MCHBAR_EN (1 << 28)
  944. /* Allocate space for the MCH regs if needed, return nonzero on error */
  945. static int
  946. intel_alloc_mchbar_resource(struct drm_device *dev)
  947. {
  948. drm_i915_private_t *dev_priv = dev->dev_private;
  949. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  950. u32 temp_lo, temp_hi = 0;
  951. u64 mchbar_addr;
  952. int ret;
  953. if (INTEL_INFO(dev)->gen >= 4)
  954. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  955. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  956. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  957. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  958. #ifdef CONFIG_PNP
  959. if (mchbar_addr &&
  960. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  961. return 0;
  962. #endif
  963. /* Get some space for it */
  964. dev_priv->mch_res.name = "i915 MCHBAR";
  965. dev_priv->mch_res.flags = IORESOURCE_MEM;
  966. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  967. &dev_priv->mch_res,
  968. MCHBAR_SIZE, MCHBAR_SIZE,
  969. PCIBIOS_MIN_MEM,
  970. 0, pcibios_align_resource,
  971. dev_priv->bridge_dev);
  972. if (ret) {
  973. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  974. dev_priv->mch_res.start = 0;
  975. return ret;
  976. }
  977. if (INTEL_INFO(dev)->gen >= 4)
  978. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  979. upper_32_bits(dev_priv->mch_res.start));
  980. pci_write_config_dword(dev_priv->bridge_dev, reg,
  981. lower_32_bits(dev_priv->mch_res.start));
  982. return 0;
  983. }
  984. /* Setup MCHBAR if possible, return true if we should disable it again */
  985. static void
  986. intel_setup_mchbar(struct drm_device *dev)
  987. {
  988. drm_i915_private_t *dev_priv = dev->dev_private;
  989. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  990. u32 temp;
  991. bool enabled;
  992. dev_priv->mchbar_need_disable = false;
  993. if (IS_I915G(dev) || IS_I915GM(dev)) {
  994. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  995. enabled = !!(temp & DEVEN_MCHBAR_EN);
  996. } else {
  997. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  998. enabled = temp & 1;
  999. }
  1000. /* If it's already enabled, don't have to do anything */
  1001. if (enabled)
  1002. return;
  1003. if (intel_alloc_mchbar_resource(dev))
  1004. return;
  1005. dev_priv->mchbar_need_disable = true;
  1006. /* Space is allocated or reserved, so enable it. */
  1007. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1008. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1009. temp | DEVEN_MCHBAR_EN);
  1010. } else {
  1011. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1012. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1013. }
  1014. }
  1015. static void
  1016. intel_teardown_mchbar(struct drm_device *dev)
  1017. {
  1018. drm_i915_private_t *dev_priv = dev->dev_private;
  1019. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1020. u32 temp;
  1021. if (dev_priv->mchbar_need_disable) {
  1022. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1023. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1024. temp &= ~DEVEN_MCHBAR_EN;
  1025. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1026. } else {
  1027. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1028. temp &= ~1;
  1029. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1030. }
  1031. }
  1032. if (dev_priv->mch_res.start)
  1033. release_resource(&dev_priv->mch_res);
  1034. }
  1035. /* true = enable decode, false = disable decoder */
  1036. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1037. {
  1038. struct drm_device *dev = cookie;
  1039. intel_modeset_vga_set_state(dev, state);
  1040. if (state)
  1041. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1042. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1043. else
  1044. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1045. }
  1046. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1047. {
  1048. struct drm_device *dev = pci_get_drvdata(pdev);
  1049. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1050. if (state == VGA_SWITCHEROO_ON) {
  1051. pr_info("switched on\n");
  1052. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1053. /* i915 resume handler doesn't set to D0 */
  1054. pci_set_power_state(dev->pdev, PCI_D0);
  1055. i915_resume(dev);
  1056. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1057. } else {
  1058. pr_err("switched off\n");
  1059. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1060. i915_suspend(dev, pmm);
  1061. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1062. }
  1063. }
  1064. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1065. {
  1066. struct drm_device *dev = pci_get_drvdata(pdev);
  1067. bool can_switch;
  1068. spin_lock(&dev->count_lock);
  1069. can_switch = (dev->open_count == 0);
  1070. spin_unlock(&dev->count_lock);
  1071. return can_switch;
  1072. }
  1073. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1074. .set_gpu_state = i915_switcheroo_set_state,
  1075. .reprobe = NULL,
  1076. .can_switch = i915_switcheroo_can_switch,
  1077. };
  1078. static int i915_load_modeset_init(struct drm_device *dev)
  1079. {
  1080. struct drm_i915_private *dev_priv = dev->dev_private;
  1081. int ret;
  1082. ret = intel_parse_bios(dev);
  1083. if (ret)
  1084. DRM_INFO("failed to find VBIOS tables\n");
  1085. /* If we have > 1 VGA cards, then we need to arbitrate access
  1086. * to the common VGA resources.
  1087. *
  1088. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1089. * then we do not take part in VGA arbitration and the
  1090. * vga_client_register() fails with -ENODEV.
  1091. */
  1092. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1093. if (ret && ret != -ENODEV)
  1094. goto out;
  1095. intel_register_dsm_handler();
  1096. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
  1097. if (ret)
  1098. goto cleanup_vga_client;
  1099. /* Initialise stolen first so that we may reserve preallocated
  1100. * objects for the BIOS to KMS transition.
  1101. */
  1102. ret = i915_gem_init_stolen(dev);
  1103. if (ret)
  1104. goto cleanup_vga_switcheroo;
  1105. ret = drm_irq_install(dev);
  1106. if (ret)
  1107. goto cleanup_gem_stolen;
  1108. intel_power_domains_init_hw(dev);
  1109. /* Important: The output setup functions called by modeset_init need
  1110. * working irqs for e.g. gmbus and dp aux transfers. */
  1111. intel_modeset_init(dev);
  1112. ret = i915_gem_init(dev);
  1113. if (ret)
  1114. goto cleanup_power;
  1115. INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
  1116. intel_modeset_gem_init(dev);
  1117. /* Always safe in the mode setting case. */
  1118. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1119. dev->vblank_disable_allowed = true;
  1120. if (INTEL_INFO(dev)->num_pipes == 0) {
  1121. intel_display_power_put(dev, POWER_DOMAIN_VGA);
  1122. return 0;
  1123. }
  1124. ret = intel_fbdev_init(dev);
  1125. if (ret)
  1126. goto cleanup_gem;
  1127. /* Only enable hotplug handling once the fbdev is fully set up. */
  1128. intel_hpd_init(dev);
  1129. /*
  1130. * Some ports require correctly set-up hpd registers for detection to
  1131. * work properly (leading to ghost connected connector status), e.g. VGA
  1132. * on gm45. Hence we can only set up the initial fbdev config after hpd
  1133. * irqs are fully enabled. Now we should scan for the initial config
  1134. * only once hotplug handling is enabled, but due to screwed-up locking
  1135. * around kms/fbdev init we can't protect the fdbev initial config
  1136. * scanning against hotplug events. Hence do this first and ignore the
  1137. * tiny window where we will loose hotplug notifactions.
  1138. */
  1139. intel_fbdev_initial_config(dev);
  1140. /* Only enable hotplug handling once the fbdev is fully set up. */
  1141. dev_priv->enable_hotplug_processing = true;
  1142. drm_kms_helper_poll_init(dev);
  1143. return 0;
  1144. cleanup_gem:
  1145. mutex_lock(&dev->struct_mutex);
  1146. i915_gem_cleanup_ringbuffer(dev);
  1147. i915_gem_context_fini(dev);
  1148. mutex_unlock(&dev->struct_mutex);
  1149. i915_gem_cleanup_aliasing_ppgtt(dev);
  1150. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1151. cleanup_power:
  1152. intel_display_power_put(dev, POWER_DOMAIN_VGA);
  1153. drm_irq_uninstall(dev);
  1154. cleanup_gem_stolen:
  1155. i915_gem_cleanup_stolen(dev);
  1156. cleanup_vga_switcheroo:
  1157. vga_switcheroo_unregister_client(dev->pdev);
  1158. cleanup_vga_client:
  1159. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1160. out:
  1161. return ret;
  1162. }
  1163. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1164. {
  1165. struct drm_i915_master_private *master_priv;
  1166. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1167. if (!master_priv)
  1168. return -ENOMEM;
  1169. master->driver_priv = master_priv;
  1170. return 0;
  1171. }
  1172. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1173. {
  1174. struct drm_i915_master_private *master_priv = master->driver_priv;
  1175. if (!master_priv)
  1176. return;
  1177. kfree(master_priv);
  1178. master->driver_priv = NULL;
  1179. }
  1180. #ifdef CONFIG_DRM_I915_FBDEV
  1181. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1182. {
  1183. struct apertures_struct *ap;
  1184. struct pci_dev *pdev = dev_priv->dev->pdev;
  1185. bool primary;
  1186. ap = alloc_apertures(1);
  1187. if (!ap)
  1188. return;
  1189. ap->ranges[0].base = dev_priv->gtt.mappable_base;
  1190. ap->ranges[0].size = dev_priv->gtt.mappable_end;
  1191. primary =
  1192. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1193. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1194. kfree(ap);
  1195. }
  1196. #else
  1197. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1198. {
  1199. }
  1200. #endif
  1201. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1202. {
  1203. const struct intel_device_info *info = dev_priv->info;
  1204. #define PRINT_S(name) "%s"
  1205. #define SEP_EMPTY
  1206. #define PRINT_FLAG(name) info->name ? #name "," : ""
  1207. #define SEP_COMMA ,
  1208. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
  1209. DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
  1210. info->gen,
  1211. dev_priv->dev->pdev->device,
  1212. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
  1213. #undef PRINT_S
  1214. #undef SEP_EMPTY
  1215. #undef PRINT_FLAG
  1216. #undef SEP_COMMA
  1217. }
  1218. /**
  1219. * i915_driver_load - setup chip and create an initial config
  1220. * @dev: DRM device
  1221. * @flags: startup flags
  1222. *
  1223. * The driver load routine has to do several things:
  1224. * - drive output discovery via intel_modeset_init()
  1225. * - initialize the memory manager
  1226. * - allocate initial config memory
  1227. * - setup the DRM framebuffer with the allocated memory
  1228. */
  1229. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1230. {
  1231. struct drm_i915_private *dev_priv;
  1232. struct intel_device_info *info;
  1233. int ret = 0, mmio_bar, mmio_size;
  1234. uint32_t aperture_size;
  1235. info = (struct intel_device_info *) flags;
  1236. /* Refuse to load on gen6+ without kms enabled. */
  1237. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
  1238. DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
  1239. DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
  1240. return -ENODEV;
  1241. }
  1242. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1243. if (dev_priv == NULL)
  1244. return -ENOMEM;
  1245. dev->dev_private = (void *)dev_priv;
  1246. dev_priv->dev = dev;
  1247. dev_priv->info = info;
  1248. spin_lock_init(&dev_priv->irq_lock);
  1249. spin_lock_init(&dev_priv->gpu_error.lock);
  1250. spin_lock_init(&dev_priv->backlight.lock);
  1251. spin_lock_init(&dev_priv->uncore.lock);
  1252. spin_lock_init(&dev_priv->mm.object_stat_lock);
  1253. mutex_init(&dev_priv->dpio_lock);
  1254. mutex_init(&dev_priv->modeset_restore_lock);
  1255. intel_pm_setup(dev);
  1256. intel_display_crc_init(dev);
  1257. i915_dump_device_info(dev_priv);
  1258. /* Not all pre-production machines fall into this category, only the
  1259. * very first ones. Almost everything should work, except for maybe
  1260. * suspend/resume. And we don't implement workarounds that affect only
  1261. * pre-production machines. */
  1262. if (IS_HSW_EARLY_SDV(dev))
  1263. DRM_INFO("This is an early pre-production Haswell machine. "
  1264. "It may not be fully functional.\n");
  1265. if (i915_get_bridge_dev(dev)) {
  1266. ret = -EIO;
  1267. goto free_priv;
  1268. }
  1269. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1270. /* Before gen4, the registers and the GTT are behind different BARs.
  1271. * However, from gen4 onwards, the registers and the GTT are shared
  1272. * in the same BAR, so we want to restrict this ioremap from
  1273. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1274. * the register BAR remains the same size for all the earlier
  1275. * generations up to Ironlake.
  1276. */
  1277. if (info->gen < 5)
  1278. mmio_size = 512*1024;
  1279. else
  1280. mmio_size = 2*1024*1024;
  1281. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1282. if (!dev_priv->regs) {
  1283. DRM_ERROR("failed to map registers\n");
  1284. ret = -EIO;
  1285. goto put_bridge;
  1286. }
  1287. intel_uncore_early_sanitize(dev);
  1288. /* This must be called before any calls to HAS_PCH_* */
  1289. intel_detect_pch(dev);
  1290. intel_uncore_init(dev);
  1291. ret = i915_gem_gtt_init(dev);
  1292. if (ret)
  1293. goto out_regs;
  1294. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1295. i915_kick_out_firmware_fb(dev_priv);
  1296. pci_set_master(dev->pdev);
  1297. /* overlay on gen2 is broken and can't address above 1G */
  1298. if (IS_GEN2(dev))
  1299. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1300. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1301. * using 32bit addressing, overwriting memory if HWS is located
  1302. * above 4GB.
  1303. *
  1304. * The documentation also mentions an issue with undefined
  1305. * behaviour if any general state is accessed within a page above 4GB,
  1306. * which also needs to be handled carefully.
  1307. */
  1308. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1309. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1310. aperture_size = dev_priv->gtt.mappable_end;
  1311. dev_priv->gtt.mappable =
  1312. io_mapping_create_wc(dev_priv->gtt.mappable_base,
  1313. aperture_size);
  1314. if (dev_priv->gtt.mappable == NULL) {
  1315. ret = -EIO;
  1316. goto out_gtt;
  1317. }
  1318. dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
  1319. aperture_size);
  1320. /* The i915 workqueue is primarily used for batched retirement of
  1321. * requests (and thus managing bo) once the task has been completed
  1322. * by the GPU. i915_gem_retire_requests() is called directly when we
  1323. * need high-priority retirement, such as waiting for an explicit
  1324. * bo.
  1325. *
  1326. * It is also used for periodic low-priority events, such as
  1327. * idle-timers and recording error state.
  1328. *
  1329. * All tasks on the workqueue are expected to acquire the dev mutex
  1330. * so there is no point in running more than one instance of the
  1331. * workqueue at any time. Use an ordered one.
  1332. */
  1333. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1334. if (dev_priv->wq == NULL) {
  1335. DRM_ERROR("Failed to create our workqueue.\n");
  1336. ret = -ENOMEM;
  1337. goto out_mtrrfree;
  1338. }
  1339. intel_irq_init(dev);
  1340. intel_uncore_sanitize(dev);
  1341. /* Try to make sure MCHBAR is enabled before poking at it */
  1342. intel_setup_mchbar(dev);
  1343. intel_setup_gmbus(dev);
  1344. intel_opregion_setup(dev);
  1345. intel_setup_bios(dev);
  1346. i915_gem_load(dev);
  1347. /* On the 945G/GM, the chipset reports the MSI capability on the
  1348. * integrated graphics even though the support isn't actually there
  1349. * according to the published specs. It doesn't appear to function
  1350. * correctly in testing on 945G.
  1351. * This may be a side effect of MSI having been made available for PEG
  1352. * and the registers being closely associated.
  1353. *
  1354. * According to chipset errata, on the 965GM, MSI interrupts may
  1355. * be lost or delayed, but we use them anyways to avoid
  1356. * stuck interrupts on some machines.
  1357. */
  1358. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1359. pci_enable_msi(dev->pdev);
  1360. dev_priv->num_plane = 1;
  1361. if (IS_VALLEYVIEW(dev))
  1362. dev_priv->num_plane = 2;
  1363. if (INTEL_INFO(dev)->num_pipes) {
  1364. ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
  1365. if (ret)
  1366. goto out_gem_unload;
  1367. }
  1368. if (HAS_POWER_WELL(dev))
  1369. intel_power_domains_init(dev);
  1370. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1371. ret = i915_load_modeset_init(dev);
  1372. if (ret < 0) {
  1373. DRM_ERROR("failed to init modeset\n");
  1374. goto out_power_well;
  1375. }
  1376. } else {
  1377. /* Start out suspended in ums mode. */
  1378. dev_priv->ums.mm_suspended = 1;
  1379. }
  1380. i915_setup_sysfs(dev);
  1381. if (INTEL_INFO(dev)->num_pipes) {
  1382. /* Must be done after probing outputs */
  1383. intel_opregion_init(dev);
  1384. acpi_video_register();
  1385. }
  1386. if (IS_GEN5(dev))
  1387. intel_gpu_ips_init(dev_priv);
  1388. return 0;
  1389. out_power_well:
  1390. if (HAS_POWER_WELL(dev))
  1391. intel_power_domains_remove(dev);
  1392. drm_vblank_cleanup(dev);
  1393. out_gem_unload:
  1394. if (dev_priv->mm.inactive_shrinker.scan_objects)
  1395. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1396. if (dev->pdev->msi_enabled)
  1397. pci_disable_msi(dev->pdev);
  1398. intel_teardown_gmbus(dev);
  1399. intel_teardown_mchbar(dev);
  1400. destroy_workqueue(dev_priv->wq);
  1401. out_mtrrfree:
  1402. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1403. io_mapping_free(dev_priv->gtt.mappable);
  1404. out_gtt:
  1405. list_del(&dev_priv->gtt.base.global_link);
  1406. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1407. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1408. out_regs:
  1409. intel_uncore_fini(dev);
  1410. pci_iounmap(dev->pdev, dev_priv->regs);
  1411. put_bridge:
  1412. pci_dev_put(dev_priv->bridge_dev);
  1413. free_priv:
  1414. if (dev_priv->slab)
  1415. kmem_cache_destroy(dev_priv->slab);
  1416. kfree(dev_priv);
  1417. return ret;
  1418. }
  1419. int i915_driver_unload(struct drm_device *dev)
  1420. {
  1421. struct drm_i915_private *dev_priv = dev->dev_private;
  1422. int ret;
  1423. intel_gpu_ips_teardown();
  1424. if (HAS_POWER_WELL(dev)) {
  1425. /* The i915.ko module is still not prepared to be loaded when
  1426. * the power well is not enabled, so just enable it in case
  1427. * we're going to unload/reload. */
  1428. intel_display_set_init_power(dev, true);
  1429. intel_power_domains_remove(dev);
  1430. }
  1431. i915_teardown_sysfs(dev);
  1432. if (dev_priv->mm.inactive_shrinker.scan_objects)
  1433. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1434. ret = i915_gem_suspend(dev);
  1435. if (ret)
  1436. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1437. io_mapping_free(dev_priv->gtt.mappable);
  1438. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1439. acpi_video_unregister();
  1440. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1441. intel_fbdev_fini(dev);
  1442. intel_modeset_cleanup(dev);
  1443. cancel_work_sync(&dev_priv->console_resume_work);
  1444. /*
  1445. * free the memory space allocated for the child device
  1446. * config parsed from VBT
  1447. */
  1448. if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
  1449. kfree(dev_priv->vbt.child_dev);
  1450. dev_priv->vbt.child_dev = NULL;
  1451. dev_priv->vbt.child_dev_num = 0;
  1452. }
  1453. vga_switcheroo_unregister_client(dev->pdev);
  1454. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1455. }
  1456. /* Free error state after interrupts are fully disabled. */
  1457. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  1458. cancel_work_sync(&dev_priv->gpu_error.work);
  1459. i915_destroy_error_state(dev);
  1460. cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
  1461. if (dev->pdev->msi_enabled)
  1462. pci_disable_msi(dev->pdev);
  1463. intel_opregion_fini(dev);
  1464. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1465. /* Flush any outstanding unpin_work. */
  1466. flush_workqueue(dev_priv->wq);
  1467. mutex_lock(&dev->struct_mutex);
  1468. i915_gem_free_all_phys_object(dev);
  1469. i915_gem_cleanup_ringbuffer(dev);
  1470. i915_gem_context_fini(dev);
  1471. mutex_unlock(&dev->struct_mutex);
  1472. i915_gem_cleanup_aliasing_ppgtt(dev);
  1473. i915_gem_cleanup_stolen(dev);
  1474. if (!I915_NEED_GFX_HWS(dev))
  1475. i915_free_hws(dev);
  1476. }
  1477. list_del(&dev_priv->gtt.base.global_link);
  1478. WARN_ON(!list_empty(&dev_priv->vm_list));
  1479. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1480. drm_vblank_cleanup(dev);
  1481. intel_teardown_gmbus(dev);
  1482. intel_teardown_mchbar(dev);
  1483. destroy_workqueue(dev_priv->wq);
  1484. pm_qos_remove_request(&dev_priv->pm_qos);
  1485. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1486. intel_uncore_fini(dev);
  1487. if (dev_priv->regs != NULL)
  1488. pci_iounmap(dev->pdev, dev_priv->regs);
  1489. if (dev_priv->slab)
  1490. kmem_cache_destroy(dev_priv->slab);
  1491. pci_dev_put(dev_priv->bridge_dev);
  1492. kfree(dev->dev_private);
  1493. return 0;
  1494. }
  1495. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1496. {
  1497. int ret;
  1498. ret = i915_gem_open(dev, file);
  1499. if (ret)
  1500. return ret;
  1501. return 0;
  1502. }
  1503. /**
  1504. * i915_driver_lastclose - clean up after all DRM clients have exited
  1505. * @dev: DRM device
  1506. *
  1507. * Take care of cleaning up after all DRM clients have exited. In the
  1508. * mode setting case, we want to restore the kernel's initial mode (just
  1509. * in case the last client left us in a bad state).
  1510. *
  1511. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1512. * and DMA structures, since the kernel won't be using them, and clea
  1513. * up any GEM state.
  1514. */
  1515. void i915_driver_lastclose(struct drm_device * dev)
  1516. {
  1517. drm_i915_private_t *dev_priv = dev->dev_private;
  1518. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1519. * goes right around and calls lastclose. Check for this and don't clean
  1520. * up anything. */
  1521. if (!dev_priv)
  1522. return;
  1523. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1524. intel_fbdev_restore_mode(dev);
  1525. vga_switcheroo_process_delayed_switch();
  1526. return;
  1527. }
  1528. i915_gem_lastclose(dev);
  1529. i915_dma_cleanup(dev);
  1530. }
  1531. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1532. {
  1533. mutex_lock(&dev->struct_mutex);
  1534. i915_gem_context_close(dev, file_priv);
  1535. i915_gem_release(dev, file_priv);
  1536. mutex_unlock(&dev->struct_mutex);
  1537. }
  1538. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1539. {
  1540. struct drm_i915_file_private *file_priv = file->driver_priv;
  1541. kfree(file_priv);
  1542. }
  1543. const struct drm_ioctl_desc i915_ioctls[] = {
  1544. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1545. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1546. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1547. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1548. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1549. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1550. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
  1551. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1552. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1553. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1554. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1555. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1556. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1557. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1558. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1559. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1560. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1561. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1562. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1563. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1564. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1565. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1566. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1567. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1568. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1569. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1570. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1571. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1572. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1573. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1574. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1575. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1576. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1577. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1578. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1579. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1580. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1581. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1582. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1583. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1584. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1585. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1586. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1587. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1588. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1589. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1590. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1591. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1592. };
  1593. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1594. /*
  1595. * This is really ugly: Because old userspace abused the linux agp interface to
  1596. * manage the gtt, we need to claim that all intel devices are agp. For
  1597. * otherwise the drm core refuses to initialize the agp support code.
  1598. */
  1599. int i915_driver_device_is_agp(struct drm_device * dev)
  1600. {
  1601. return 1;
  1602. }