intel_ringbuffer.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. int ret;
  194. /* Just flush everything. Experiments have shown that reducing the
  195. * number of bits based on the write domains has little performance
  196. * impact.
  197. */
  198. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  199. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  200. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  201. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  202. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  206. /*
  207. * Ensure that any following seqno writes only happen when the render
  208. * cache is indeed flushed (but only if the caller actually wants that).
  209. */
  210. if (flush_domains)
  211. flags |= PIPE_CONTROL_CS_STALL;
  212. ret = intel_ring_begin(ring, 4);
  213. if (ret)
  214. return ret;
  215. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  216. intel_ring_emit(ring, flags);
  217. intel_ring_emit(ring, 0);
  218. intel_ring_emit(ring, 0);
  219. intel_ring_advance(ring);
  220. return 0;
  221. }
  222. static int
  223. gen6_render_ring_flush__wa(struct intel_ring_buffer *ring,
  224. u32 invalidate_domains, u32 flush_domains)
  225. {
  226. int ret;
  227. /* Force SNB workarounds for PIPE_CONTROL flushes */
  228. ret = intel_emit_post_sync_nonzero_flush(ring);
  229. if (ret)
  230. return ret;
  231. return gen6_render_ring_flush(ring, invalidate_domains, flush_domains);
  232. }
  233. static void ring_write_tail(struct intel_ring_buffer *ring,
  234. u32 value)
  235. {
  236. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  237. I915_WRITE_TAIL(ring, value);
  238. }
  239. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  240. {
  241. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  242. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  243. RING_ACTHD(ring->mmio_base) : ACTHD;
  244. return I915_READ(acthd_reg);
  245. }
  246. static int init_ring_common(struct intel_ring_buffer *ring)
  247. {
  248. struct drm_device *dev = ring->dev;
  249. drm_i915_private_t *dev_priv = dev->dev_private;
  250. struct drm_i915_gem_object *obj = ring->obj;
  251. int ret = 0;
  252. u32 head;
  253. if (HAS_FORCE_WAKE(dev))
  254. gen6_gt_force_wake_get(dev_priv);
  255. /* Stop the ring if it's running. */
  256. I915_WRITE_CTL(ring, 0);
  257. I915_WRITE_HEAD(ring, 0);
  258. ring->write_tail(ring, 0);
  259. /* Initialize the ring. */
  260. I915_WRITE_START(ring, obj->gtt_offset);
  261. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  262. /* G45 ring initialization fails to reset head to zero */
  263. if (head != 0) {
  264. DRM_DEBUG_KMS("%s head not reset to zero "
  265. "ctl %08x head %08x tail %08x start %08x\n",
  266. ring->name,
  267. I915_READ_CTL(ring),
  268. I915_READ_HEAD(ring),
  269. I915_READ_TAIL(ring),
  270. I915_READ_START(ring));
  271. I915_WRITE_HEAD(ring, 0);
  272. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  273. DRM_ERROR("failed to set %s head to zero "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. }
  281. }
  282. I915_WRITE_CTL(ring,
  283. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  284. | RING_VALID);
  285. /* If the head is still not zero, the ring is dead */
  286. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  287. I915_READ_START(ring) == obj->gtt_offset &&
  288. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  289. DRM_ERROR("%s initialization failed "
  290. "ctl %08x head %08x tail %08x start %08x\n",
  291. ring->name,
  292. I915_READ_CTL(ring),
  293. I915_READ_HEAD(ring),
  294. I915_READ_TAIL(ring),
  295. I915_READ_START(ring));
  296. ret = -EIO;
  297. goto out;
  298. }
  299. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  300. i915_kernel_lost_context(ring->dev);
  301. else {
  302. ring->head = I915_READ_HEAD(ring);
  303. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  304. ring->space = ring_space(ring);
  305. ring->last_retired_head = -1;
  306. }
  307. out:
  308. if (HAS_FORCE_WAKE(dev))
  309. gen6_gt_force_wake_put(dev_priv);
  310. return ret;
  311. }
  312. static int
  313. init_pipe_control(struct intel_ring_buffer *ring)
  314. {
  315. struct pipe_control *pc;
  316. struct drm_i915_gem_object *obj;
  317. int ret;
  318. if (ring->private)
  319. return 0;
  320. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  321. if (!pc)
  322. return -ENOMEM;
  323. obj = i915_gem_alloc_object(ring->dev, 4096);
  324. if (obj == NULL) {
  325. DRM_ERROR("Failed to allocate seqno page\n");
  326. ret = -ENOMEM;
  327. goto err;
  328. }
  329. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  330. ret = i915_gem_object_pin(obj, 4096, true);
  331. if (ret)
  332. goto err_unref;
  333. pc->gtt_offset = obj->gtt_offset;
  334. pc->cpu_page = kmap(obj->pages[0]);
  335. if (pc->cpu_page == NULL)
  336. goto err_unpin;
  337. pc->obj = obj;
  338. ring->private = pc;
  339. return 0;
  340. err_unpin:
  341. i915_gem_object_unpin(obj);
  342. err_unref:
  343. drm_gem_object_unreference(&obj->base);
  344. err:
  345. kfree(pc);
  346. return ret;
  347. }
  348. static void
  349. cleanup_pipe_control(struct intel_ring_buffer *ring)
  350. {
  351. struct pipe_control *pc = ring->private;
  352. struct drm_i915_gem_object *obj;
  353. if (!ring->private)
  354. return;
  355. obj = pc->obj;
  356. kunmap(obj->pages[0]);
  357. i915_gem_object_unpin(obj);
  358. drm_gem_object_unreference(&obj->base);
  359. kfree(pc);
  360. ring->private = NULL;
  361. }
  362. static int init_render_ring(struct intel_ring_buffer *ring)
  363. {
  364. struct drm_device *dev = ring->dev;
  365. struct drm_i915_private *dev_priv = dev->dev_private;
  366. int ret = init_ring_common(ring);
  367. if (INTEL_INFO(dev)->gen > 3) {
  368. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  369. if (IS_GEN7(dev))
  370. I915_WRITE(GFX_MODE_GEN7,
  371. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  372. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  373. }
  374. if (INTEL_INFO(dev)->gen >= 5) {
  375. ret = init_pipe_control(ring);
  376. if (ret)
  377. return ret;
  378. }
  379. if (IS_GEN6(dev)) {
  380. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  381. * "If this bit is set, STCunit will have LRA as replacement
  382. * policy. [...] This bit must be reset. LRA replacement
  383. * policy is not supported."
  384. */
  385. I915_WRITE(CACHE_MODE_0,
  386. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  387. /* This is not explicitly set for GEN6, so read the register.
  388. * see intel_ring_mi_set_context() for why we care.
  389. * TODO: consider explicitly setting the bit for GEN5
  390. */
  391. ring->itlb_before_ctx_switch =
  392. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  393. }
  394. if (INTEL_INFO(dev)->gen >= 6)
  395. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  396. if (HAS_L3_GPU_CACHE(dev))
  397. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  398. return ret;
  399. }
  400. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  401. {
  402. if (!ring->private)
  403. return;
  404. cleanup_pipe_control(ring);
  405. }
  406. static void
  407. update_mboxes(struct intel_ring_buffer *ring,
  408. u32 seqno,
  409. u32 mmio_offset)
  410. {
  411. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  412. MI_SEMAPHORE_GLOBAL_GTT |
  413. MI_SEMAPHORE_REGISTER |
  414. MI_SEMAPHORE_UPDATE);
  415. intel_ring_emit(ring, seqno);
  416. intel_ring_emit(ring, mmio_offset);
  417. }
  418. /**
  419. * gen6_add_request - Update the semaphore mailbox registers
  420. *
  421. * @ring - ring that is adding a request
  422. * @seqno - return seqno stuck into the ring
  423. *
  424. * Update the mailbox registers in the *other* rings with the current seqno.
  425. * This acts like a signal in the canonical semaphore.
  426. */
  427. static int
  428. gen6_add_request(struct intel_ring_buffer *ring,
  429. u32 *seqno)
  430. {
  431. u32 mbox1_reg;
  432. u32 mbox2_reg;
  433. int ret;
  434. ret = intel_ring_begin(ring, 10);
  435. if (ret)
  436. return ret;
  437. mbox1_reg = ring->signal_mbox[0];
  438. mbox2_reg = ring->signal_mbox[1];
  439. *seqno = i915_gem_next_request_seqno(ring);
  440. update_mboxes(ring, *seqno, mbox1_reg);
  441. update_mboxes(ring, *seqno, mbox2_reg);
  442. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  443. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  444. intel_ring_emit(ring, *seqno);
  445. intel_ring_emit(ring, MI_USER_INTERRUPT);
  446. intel_ring_advance(ring);
  447. return 0;
  448. }
  449. /**
  450. * intel_ring_sync - sync the waiter to the signaller on seqno
  451. *
  452. * @waiter - ring that is waiting
  453. * @signaller - ring which has, or will signal
  454. * @seqno - seqno which the waiter will block on
  455. */
  456. static int
  457. gen6_ring_sync(struct intel_ring_buffer *waiter,
  458. struct intel_ring_buffer *signaller,
  459. u32 seqno)
  460. {
  461. int ret;
  462. u32 dw1 = MI_SEMAPHORE_MBOX |
  463. MI_SEMAPHORE_COMPARE |
  464. MI_SEMAPHORE_REGISTER;
  465. /* Throughout all of the GEM code, seqno passed implies our current
  466. * seqno is >= the last seqno executed. However for hardware the
  467. * comparison is strictly greater than.
  468. */
  469. seqno -= 1;
  470. WARN_ON(signaller->semaphore_register[waiter->id] ==
  471. MI_SEMAPHORE_SYNC_INVALID);
  472. ret = intel_ring_begin(waiter, 4);
  473. if (ret)
  474. return ret;
  475. intel_ring_emit(waiter,
  476. dw1 | signaller->semaphore_register[waiter->id]);
  477. intel_ring_emit(waiter, seqno);
  478. intel_ring_emit(waiter, 0);
  479. intel_ring_emit(waiter, MI_NOOP);
  480. intel_ring_advance(waiter);
  481. return 0;
  482. }
  483. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  484. do { \
  485. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  486. PIPE_CONTROL_DEPTH_STALL); \
  487. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  488. intel_ring_emit(ring__, 0); \
  489. intel_ring_emit(ring__, 0); \
  490. } while (0)
  491. static int
  492. pc_render_add_request(struct intel_ring_buffer *ring,
  493. u32 *result)
  494. {
  495. u32 seqno = i915_gem_next_request_seqno(ring);
  496. struct pipe_control *pc = ring->private;
  497. u32 scratch_addr = pc->gtt_offset + 128;
  498. int ret;
  499. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  500. * incoherent with writes to memory, i.e. completely fubar,
  501. * so we need to use PIPE_NOTIFY instead.
  502. *
  503. * However, we also need to workaround the qword write
  504. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  505. * memory before requesting an interrupt.
  506. */
  507. ret = intel_ring_begin(ring, 32);
  508. if (ret)
  509. return ret;
  510. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  511. PIPE_CONTROL_WRITE_FLUSH |
  512. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  513. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  514. intel_ring_emit(ring, seqno);
  515. intel_ring_emit(ring, 0);
  516. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  517. scratch_addr += 128; /* write to separate cachelines */
  518. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  519. scratch_addr += 128;
  520. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  521. scratch_addr += 128;
  522. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  523. scratch_addr += 128;
  524. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  525. scratch_addr += 128;
  526. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  527. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  528. PIPE_CONTROL_WRITE_FLUSH |
  529. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  530. PIPE_CONTROL_NOTIFY);
  531. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  532. intel_ring_emit(ring, seqno);
  533. intel_ring_emit(ring, 0);
  534. intel_ring_advance(ring);
  535. *result = seqno;
  536. return 0;
  537. }
  538. static u32
  539. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  540. {
  541. struct drm_device *dev = ring->dev;
  542. /* Workaround to force correct ordering between irq and seqno writes on
  543. * ivb (and maybe also on snb) by reading from a CS register (like
  544. * ACTHD) before reading the status page. */
  545. if (IS_GEN6(dev) || IS_GEN7(dev))
  546. intel_ring_get_active_head(ring);
  547. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  548. }
  549. static u32
  550. ring_get_seqno(struct intel_ring_buffer *ring)
  551. {
  552. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  553. }
  554. static u32
  555. pc_render_get_seqno(struct intel_ring_buffer *ring)
  556. {
  557. struct pipe_control *pc = ring->private;
  558. return pc->cpu_page[0];
  559. }
  560. static bool
  561. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  562. {
  563. struct drm_device *dev = ring->dev;
  564. drm_i915_private_t *dev_priv = dev->dev_private;
  565. unsigned long flags;
  566. if (!dev->irq_enabled)
  567. return false;
  568. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  569. if (ring->irq_refcount++ == 0) {
  570. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  571. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  572. POSTING_READ(GTIMR);
  573. }
  574. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  575. return true;
  576. }
  577. static void
  578. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  579. {
  580. struct drm_device *dev = ring->dev;
  581. drm_i915_private_t *dev_priv = dev->dev_private;
  582. unsigned long flags;
  583. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  584. if (--ring->irq_refcount == 0) {
  585. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  586. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  587. POSTING_READ(GTIMR);
  588. }
  589. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  590. }
  591. static bool
  592. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  593. {
  594. struct drm_device *dev = ring->dev;
  595. drm_i915_private_t *dev_priv = dev->dev_private;
  596. unsigned long flags;
  597. if (!dev->irq_enabled)
  598. return false;
  599. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  600. if (ring->irq_refcount++ == 0) {
  601. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  602. I915_WRITE(IMR, dev_priv->irq_mask);
  603. POSTING_READ(IMR);
  604. }
  605. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  606. return true;
  607. }
  608. static void
  609. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  610. {
  611. struct drm_device *dev = ring->dev;
  612. drm_i915_private_t *dev_priv = dev->dev_private;
  613. unsigned long flags;
  614. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  615. if (--ring->irq_refcount == 0) {
  616. dev_priv->irq_mask |= ring->irq_enable_mask;
  617. I915_WRITE(IMR, dev_priv->irq_mask);
  618. POSTING_READ(IMR);
  619. }
  620. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  621. }
  622. static bool
  623. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  624. {
  625. struct drm_device *dev = ring->dev;
  626. drm_i915_private_t *dev_priv = dev->dev_private;
  627. unsigned long flags;
  628. if (!dev->irq_enabled)
  629. return false;
  630. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  631. if (ring->irq_refcount++ == 0) {
  632. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  633. I915_WRITE16(IMR, dev_priv->irq_mask);
  634. POSTING_READ16(IMR);
  635. }
  636. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  637. return true;
  638. }
  639. static void
  640. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  641. {
  642. struct drm_device *dev = ring->dev;
  643. drm_i915_private_t *dev_priv = dev->dev_private;
  644. unsigned long flags;
  645. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  646. if (--ring->irq_refcount == 0) {
  647. dev_priv->irq_mask |= ring->irq_enable_mask;
  648. I915_WRITE16(IMR, dev_priv->irq_mask);
  649. POSTING_READ16(IMR);
  650. }
  651. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  652. }
  653. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  654. {
  655. struct drm_device *dev = ring->dev;
  656. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  657. u32 mmio = 0;
  658. /* The ring status page addresses are no longer next to the rest of
  659. * the ring registers as of gen7.
  660. */
  661. if (IS_GEN7(dev)) {
  662. switch (ring->id) {
  663. case RCS:
  664. mmio = RENDER_HWS_PGA_GEN7;
  665. break;
  666. case BCS:
  667. mmio = BLT_HWS_PGA_GEN7;
  668. break;
  669. case VCS:
  670. mmio = BSD_HWS_PGA_GEN7;
  671. break;
  672. }
  673. } else if (IS_GEN6(ring->dev)) {
  674. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  675. } else {
  676. mmio = RING_HWS_PGA(ring->mmio_base);
  677. }
  678. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  679. POSTING_READ(mmio);
  680. }
  681. static int
  682. bsd_ring_flush(struct intel_ring_buffer *ring,
  683. u32 invalidate_domains,
  684. u32 flush_domains)
  685. {
  686. int ret;
  687. ret = intel_ring_begin(ring, 2);
  688. if (ret)
  689. return ret;
  690. intel_ring_emit(ring, MI_FLUSH);
  691. intel_ring_emit(ring, MI_NOOP);
  692. intel_ring_advance(ring);
  693. return 0;
  694. }
  695. static int
  696. i9xx_add_request(struct intel_ring_buffer *ring,
  697. u32 *result)
  698. {
  699. u32 seqno;
  700. int ret;
  701. ret = intel_ring_begin(ring, 4);
  702. if (ret)
  703. return ret;
  704. seqno = i915_gem_next_request_seqno(ring);
  705. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  706. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  707. intel_ring_emit(ring, seqno);
  708. intel_ring_emit(ring, MI_USER_INTERRUPT);
  709. intel_ring_advance(ring);
  710. *result = seqno;
  711. return 0;
  712. }
  713. static bool
  714. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  715. {
  716. struct drm_device *dev = ring->dev;
  717. drm_i915_private_t *dev_priv = dev->dev_private;
  718. unsigned long flags;
  719. if (!dev->irq_enabled)
  720. return false;
  721. /* It looks like we need to prevent the gt from suspending while waiting
  722. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  723. * blt/bsd rings on ivb. */
  724. gen6_gt_force_wake_get(dev_priv);
  725. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  726. if (ring->irq_refcount++ == 0) {
  727. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  728. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  729. GEN6_RENDER_L3_PARITY_ERROR));
  730. else
  731. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  732. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  733. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  734. POSTING_READ(GTIMR);
  735. }
  736. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  737. return true;
  738. }
  739. static void
  740. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  741. {
  742. struct drm_device *dev = ring->dev;
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. unsigned long flags;
  745. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  746. if (--ring->irq_refcount == 0) {
  747. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  748. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  749. else
  750. I915_WRITE_IMR(ring, ~0);
  751. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  752. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  753. POSTING_READ(GTIMR);
  754. }
  755. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  756. gen6_gt_force_wake_put(dev_priv);
  757. }
  758. static int
  759. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  760. {
  761. int ret;
  762. ret = intel_ring_begin(ring, 2);
  763. if (ret)
  764. return ret;
  765. intel_ring_emit(ring,
  766. MI_BATCH_BUFFER_START |
  767. MI_BATCH_GTT |
  768. MI_BATCH_NON_SECURE_I965);
  769. intel_ring_emit(ring, offset);
  770. intel_ring_advance(ring);
  771. return 0;
  772. }
  773. static int
  774. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  775. u32 offset, u32 len)
  776. {
  777. int ret;
  778. ret = intel_ring_begin(ring, 4);
  779. if (ret)
  780. return ret;
  781. intel_ring_emit(ring, MI_BATCH_BUFFER);
  782. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  783. intel_ring_emit(ring, offset + len - 8);
  784. intel_ring_emit(ring, 0);
  785. intel_ring_advance(ring);
  786. return 0;
  787. }
  788. static int
  789. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  790. u32 offset, u32 len)
  791. {
  792. int ret;
  793. ret = intel_ring_begin(ring, 2);
  794. if (ret)
  795. return ret;
  796. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  797. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  798. intel_ring_advance(ring);
  799. return 0;
  800. }
  801. static void cleanup_status_page(struct intel_ring_buffer *ring)
  802. {
  803. struct drm_i915_gem_object *obj;
  804. obj = ring->status_page.obj;
  805. if (obj == NULL)
  806. return;
  807. kunmap(obj->pages[0]);
  808. i915_gem_object_unpin(obj);
  809. drm_gem_object_unreference(&obj->base);
  810. ring->status_page.obj = NULL;
  811. }
  812. static int init_status_page(struct intel_ring_buffer *ring)
  813. {
  814. struct drm_device *dev = ring->dev;
  815. struct drm_i915_gem_object *obj;
  816. int ret;
  817. obj = i915_gem_alloc_object(dev, 4096);
  818. if (obj == NULL) {
  819. DRM_ERROR("Failed to allocate status page\n");
  820. ret = -ENOMEM;
  821. goto err;
  822. }
  823. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  824. ret = i915_gem_object_pin(obj, 4096, true);
  825. if (ret != 0) {
  826. goto err_unref;
  827. }
  828. ring->status_page.gfx_addr = obj->gtt_offset;
  829. ring->status_page.page_addr = kmap(obj->pages[0]);
  830. if (ring->status_page.page_addr == NULL) {
  831. ret = -ENOMEM;
  832. goto err_unpin;
  833. }
  834. ring->status_page.obj = obj;
  835. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  836. intel_ring_setup_status_page(ring);
  837. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  838. ring->name, ring->status_page.gfx_addr);
  839. return 0;
  840. err_unpin:
  841. i915_gem_object_unpin(obj);
  842. err_unref:
  843. drm_gem_object_unreference(&obj->base);
  844. err:
  845. return ret;
  846. }
  847. static int intel_init_ring_buffer(struct drm_device *dev,
  848. struct intel_ring_buffer *ring)
  849. {
  850. struct drm_i915_gem_object *obj;
  851. struct drm_i915_private *dev_priv = dev->dev_private;
  852. int ret;
  853. ring->dev = dev;
  854. INIT_LIST_HEAD(&ring->active_list);
  855. INIT_LIST_HEAD(&ring->request_list);
  856. ring->size = 32 * PAGE_SIZE;
  857. init_waitqueue_head(&ring->irq_queue);
  858. if (I915_NEED_GFX_HWS(dev)) {
  859. ret = init_status_page(ring);
  860. if (ret)
  861. return ret;
  862. }
  863. obj = i915_gem_alloc_object(dev, ring->size);
  864. if (obj == NULL) {
  865. DRM_ERROR("Failed to allocate ringbuffer\n");
  866. ret = -ENOMEM;
  867. goto err_hws;
  868. }
  869. ring->obj = obj;
  870. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  871. if (ret)
  872. goto err_unref;
  873. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  874. if (ret)
  875. goto err_unpin;
  876. ring->virtual_start =
  877. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  878. ring->size);
  879. if (ring->virtual_start == NULL) {
  880. DRM_ERROR("Failed to map ringbuffer.\n");
  881. ret = -EINVAL;
  882. goto err_unpin;
  883. }
  884. ret = ring->init(ring);
  885. if (ret)
  886. goto err_unmap;
  887. /* Workaround an erratum on the i830 which causes a hang if
  888. * the TAIL pointer points to within the last 2 cachelines
  889. * of the buffer.
  890. */
  891. ring->effective_size = ring->size;
  892. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  893. ring->effective_size -= 128;
  894. return 0;
  895. err_unmap:
  896. iounmap(ring->virtual_start);
  897. err_unpin:
  898. i915_gem_object_unpin(obj);
  899. err_unref:
  900. drm_gem_object_unreference(&obj->base);
  901. ring->obj = NULL;
  902. err_hws:
  903. cleanup_status_page(ring);
  904. return ret;
  905. }
  906. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  907. {
  908. struct drm_i915_private *dev_priv;
  909. int ret;
  910. if (ring->obj == NULL)
  911. return;
  912. /* Disable the ring buffer. The ring must be idle at this point */
  913. dev_priv = ring->dev->dev_private;
  914. ret = intel_wait_ring_idle(ring);
  915. if (ret)
  916. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  917. ring->name, ret);
  918. I915_WRITE_CTL(ring, 0);
  919. iounmap(ring->virtual_start);
  920. i915_gem_object_unpin(ring->obj);
  921. drm_gem_object_unreference(&ring->obj->base);
  922. ring->obj = NULL;
  923. if (ring->cleanup)
  924. ring->cleanup(ring);
  925. cleanup_status_page(ring);
  926. }
  927. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  928. {
  929. uint32_t __iomem *virt;
  930. int rem = ring->size - ring->tail;
  931. if (ring->space < rem) {
  932. int ret = intel_wait_ring_buffer(ring, rem);
  933. if (ret)
  934. return ret;
  935. }
  936. virt = ring->virtual_start + ring->tail;
  937. rem /= 4;
  938. while (rem--)
  939. iowrite32(MI_NOOP, virt++);
  940. ring->tail = 0;
  941. ring->space = ring_space(ring);
  942. return 0;
  943. }
  944. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  945. {
  946. int ret;
  947. ret = i915_wait_seqno(ring, seqno);
  948. if (!ret)
  949. i915_gem_retire_requests_ring(ring);
  950. return ret;
  951. }
  952. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  953. {
  954. struct drm_i915_gem_request *request;
  955. u32 seqno = 0;
  956. int ret;
  957. i915_gem_retire_requests_ring(ring);
  958. if (ring->last_retired_head != -1) {
  959. ring->head = ring->last_retired_head;
  960. ring->last_retired_head = -1;
  961. ring->space = ring_space(ring);
  962. if (ring->space >= n)
  963. return 0;
  964. }
  965. list_for_each_entry(request, &ring->request_list, list) {
  966. int space;
  967. if (request->tail == -1)
  968. continue;
  969. space = request->tail - (ring->tail + 8);
  970. if (space < 0)
  971. space += ring->size;
  972. if (space >= n) {
  973. seqno = request->seqno;
  974. break;
  975. }
  976. /* Consume this request in case we need more space than
  977. * is available and so need to prevent a race between
  978. * updating last_retired_head and direct reads of
  979. * I915_RING_HEAD. It also provides a nice sanity check.
  980. */
  981. request->tail = -1;
  982. }
  983. if (seqno == 0)
  984. return -ENOSPC;
  985. ret = intel_ring_wait_seqno(ring, seqno);
  986. if (ret)
  987. return ret;
  988. if (WARN_ON(ring->last_retired_head == -1))
  989. return -ENOSPC;
  990. ring->head = ring->last_retired_head;
  991. ring->last_retired_head = -1;
  992. ring->space = ring_space(ring);
  993. if (WARN_ON(ring->space < n))
  994. return -ENOSPC;
  995. return 0;
  996. }
  997. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  998. {
  999. struct drm_device *dev = ring->dev;
  1000. struct drm_i915_private *dev_priv = dev->dev_private;
  1001. unsigned long end;
  1002. int ret;
  1003. ret = intel_ring_wait_request(ring, n);
  1004. if (ret != -ENOSPC)
  1005. return ret;
  1006. trace_i915_ring_wait_begin(ring);
  1007. /* With GEM the hangcheck timer should kick us out of the loop,
  1008. * leaving it early runs the risk of corrupting GEM state (due
  1009. * to running on almost untested codepaths). But on resume
  1010. * timers don't work yet, so prevent a complete hang in that
  1011. * case by choosing an insanely large timeout. */
  1012. end = jiffies + 60 * HZ;
  1013. do {
  1014. ring->head = I915_READ_HEAD(ring);
  1015. ring->space = ring_space(ring);
  1016. if (ring->space >= n) {
  1017. trace_i915_ring_wait_end(ring);
  1018. return 0;
  1019. }
  1020. if (dev->primary->master) {
  1021. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1022. if (master_priv->sarea_priv)
  1023. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1024. }
  1025. msleep(1);
  1026. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1027. if (ret)
  1028. return ret;
  1029. } while (!time_after(jiffies, end));
  1030. trace_i915_ring_wait_end(ring);
  1031. return -EBUSY;
  1032. }
  1033. int intel_ring_begin(struct intel_ring_buffer *ring,
  1034. int num_dwords)
  1035. {
  1036. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1037. int n = 4*num_dwords;
  1038. int ret;
  1039. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1040. if (ret)
  1041. return ret;
  1042. if (unlikely(ring->tail + n > ring->effective_size)) {
  1043. ret = intel_wrap_ring_buffer(ring);
  1044. if (unlikely(ret))
  1045. return ret;
  1046. }
  1047. if (unlikely(ring->space < n)) {
  1048. ret = intel_wait_ring_buffer(ring, n);
  1049. if (unlikely(ret))
  1050. return ret;
  1051. }
  1052. ring->space -= n;
  1053. return 0;
  1054. }
  1055. void intel_ring_advance(struct intel_ring_buffer *ring)
  1056. {
  1057. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1058. ring->tail &= ring->size - 1;
  1059. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1060. return;
  1061. ring->write_tail(ring, ring->tail);
  1062. }
  1063. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1064. u32 value)
  1065. {
  1066. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1067. /* Every tail move must follow the sequence below */
  1068. /* Disable notification that the ring is IDLE. The GT
  1069. * will then assume that it is busy and bring it out of rc6.
  1070. */
  1071. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1072. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1073. /* Clear the context id. Here be magic! */
  1074. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1075. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1076. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1077. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1078. 50))
  1079. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1080. /* Now that the ring is fully powered up, update the tail */
  1081. I915_WRITE_TAIL(ring, value);
  1082. POSTING_READ(RING_TAIL(ring->mmio_base));
  1083. /* Let the ring send IDLE messages to the GT again,
  1084. * and so let it sleep to conserve power when idle.
  1085. */
  1086. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1087. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1088. }
  1089. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1090. u32 invalidate, u32 flush)
  1091. {
  1092. uint32_t cmd;
  1093. int ret;
  1094. ret = intel_ring_begin(ring, 4);
  1095. if (ret)
  1096. return ret;
  1097. cmd = MI_FLUSH_DW;
  1098. if (invalidate & I915_GEM_GPU_DOMAINS)
  1099. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1100. intel_ring_emit(ring, cmd);
  1101. intel_ring_emit(ring, 0);
  1102. intel_ring_emit(ring, 0);
  1103. intel_ring_emit(ring, MI_NOOP);
  1104. intel_ring_advance(ring);
  1105. return 0;
  1106. }
  1107. static int
  1108. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1109. u32 offset, u32 len)
  1110. {
  1111. int ret;
  1112. ret = intel_ring_begin(ring, 2);
  1113. if (ret)
  1114. return ret;
  1115. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1116. /* bit0-7 is the length on GEN6+ */
  1117. intel_ring_emit(ring, offset);
  1118. intel_ring_advance(ring);
  1119. return 0;
  1120. }
  1121. /* Blitter support (SandyBridge+) */
  1122. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1123. u32 invalidate, u32 flush)
  1124. {
  1125. uint32_t cmd;
  1126. int ret;
  1127. ret = intel_ring_begin(ring, 4);
  1128. if (ret)
  1129. return ret;
  1130. cmd = MI_FLUSH_DW;
  1131. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1132. cmd |= MI_INVALIDATE_TLB;
  1133. intel_ring_emit(ring, cmd);
  1134. intel_ring_emit(ring, 0);
  1135. intel_ring_emit(ring, 0);
  1136. intel_ring_emit(ring, MI_NOOP);
  1137. intel_ring_advance(ring);
  1138. return 0;
  1139. }
  1140. int intel_init_render_ring_buffer(struct drm_device *dev)
  1141. {
  1142. drm_i915_private_t *dev_priv = dev->dev_private;
  1143. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1144. ring->name = "render ring";
  1145. ring->id = RCS;
  1146. ring->mmio_base = RENDER_RING_BASE;
  1147. if (INTEL_INFO(dev)->gen >= 6) {
  1148. ring->add_request = gen6_add_request;
  1149. ring->flush = gen6_render_ring_flush;
  1150. if (INTEL_INFO(dev)->gen == 6)
  1151. ring->flush = gen6_render_ring_flush__wa;
  1152. ring->irq_get = gen6_ring_get_irq;
  1153. ring->irq_put = gen6_ring_put_irq;
  1154. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1155. ring->get_seqno = gen6_ring_get_seqno;
  1156. ring->sync_to = gen6_ring_sync;
  1157. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1158. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1159. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1160. ring->signal_mbox[0] = GEN6_VRSYNC;
  1161. ring->signal_mbox[1] = GEN6_BRSYNC;
  1162. } else if (IS_GEN5(dev)) {
  1163. ring->add_request = pc_render_add_request;
  1164. ring->flush = gen4_render_ring_flush;
  1165. ring->get_seqno = pc_render_get_seqno;
  1166. ring->irq_get = gen5_ring_get_irq;
  1167. ring->irq_put = gen5_ring_put_irq;
  1168. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1169. } else {
  1170. ring->add_request = i9xx_add_request;
  1171. if (INTEL_INFO(dev)->gen < 4)
  1172. ring->flush = gen2_render_ring_flush;
  1173. else
  1174. ring->flush = gen4_render_ring_flush;
  1175. ring->get_seqno = ring_get_seqno;
  1176. if (IS_GEN2(dev)) {
  1177. ring->irq_get = i8xx_ring_get_irq;
  1178. ring->irq_put = i8xx_ring_put_irq;
  1179. } else {
  1180. ring->irq_get = i9xx_ring_get_irq;
  1181. ring->irq_put = i9xx_ring_put_irq;
  1182. }
  1183. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1184. }
  1185. ring->write_tail = ring_write_tail;
  1186. if (INTEL_INFO(dev)->gen >= 6)
  1187. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1188. else if (INTEL_INFO(dev)->gen >= 4)
  1189. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1190. else if (IS_I830(dev) || IS_845G(dev))
  1191. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1192. else
  1193. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1194. ring->init = init_render_ring;
  1195. ring->cleanup = render_ring_cleanup;
  1196. if (!I915_NEED_GFX_HWS(dev)) {
  1197. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1198. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1199. }
  1200. return intel_init_ring_buffer(dev, ring);
  1201. }
  1202. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1203. {
  1204. drm_i915_private_t *dev_priv = dev->dev_private;
  1205. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1206. ring->name = "render ring";
  1207. ring->id = RCS;
  1208. ring->mmio_base = RENDER_RING_BASE;
  1209. if (INTEL_INFO(dev)->gen >= 6) {
  1210. /* non-kms not supported on gen6+ */
  1211. return -ENODEV;
  1212. }
  1213. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1214. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1215. * the special gen5 functions. */
  1216. ring->add_request = i9xx_add_request;
  1217. if (INTEL_INFO(dev)->gen < 4)
  1218. ring->flush = gen2_render_ring_flush;
  1219. else
  1220. ring->flush = gen4_render_ring_flush;
  1221. ring->get_seqno = ring_get_seqno;
  1222. if (IS_GEN2(dev)) {
  1223. ring->irq_get = i8xx_ring_get_irq;
  1224. ring->irq_put = i8xx_ring_put_irq;
  1225. } else {
  1226. ring->irq_get = i9xx_ring_get_irq;
  1227. ring->irq_put = i9xx_ring_put_irq;
  1228. }
  1229. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1230. ring->write_tail = ring_write_tail;
  1231. if (INTEL_INFO(dev)->gen >= 4)
  1232. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1233. else if (IS_I830(dev) || IS_845G(dev))
  1234. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1235. else
  1236. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1237. ring->init = init_render_ring;
  1238. ring->cleanup = render_ring_cleanup;
  1239. if (!I915_NEED_GFX_HWS(dev))
  1240. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1241. ring->dev = dev;
  1242. INIT_LIST_HEAD(&ring->active_list);
  1243. INIT_LIST_HEAD(&ring->request_list);
  1244. ring->size = size;
  1245. ring->effective_size = ring->size;
  1246. if (IS_I830(ring->dev))
  1247. ring->effective_size -= 128;
  1248. ring->virtual_start = ioremap_wc(start, size);
  1249. if (ring->virtual_start == NULL) {
  1250. DRM_ERROR("can not ioremap virtual address for"
  1251. " ring buffer\n");
  1252. return -ENOMEM;
  1253. }
  1254. return 0;
  1255. }
  1256. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1257. {
  1258. drm_i915_private_t *dev_priv = dev->dev_private;
  1259. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1260. ring->name = "bsd ring";
  1261. ring->id = VCS;
  1262. ring->write_tail = ring_write_tail;
  1263. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1264. ring->mmio_base = GEN6_BSD_RING_BASE;
  1265. /* gen6 bsd needs a special wa for tail updates */
  1266. if (IS_GEN6(dev))
  1267. ring->write_tail = gen6_bsd_ring_write_tail;
  1268. ring->flush = gen6_ring_flush;
  1269. ring->add_request = gen6_add_request;
  1270. ring->get_seqno = gen6_ring_get_seqno;
  1271. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1272. ring->irq_get = gen6_ring_get_irq;
  1273. ring->irq_put = gen6_ring_put_irq;
  1274. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1275. ring->sync_to = gen6_ring_sync;
  1276. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1277. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1278. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1279. ring->signal_mbox[0] = GEN6_RVSYNC;
  1280. ring->signal_mbox[1] = GEN6_BVSYNC;
  1281. } else {
  1282. ring->mmio_base = BSD_RING_BASE;
  1283. ring->flush = bsd_ring_flush;
  1284. ring->add_request = i9xx_add_request;
  1285. ring->get_seqno = ring_get_seqno;
  1286. if (IS_GEN5(dev)) {
  1287. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1288. ring->irq_get = gen5_ring_get_irq;
  1289. ring->irq_put = gen5_ring_put_irq;
  1290. } else {
  1291. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1292. ring->irq_get = i9xx_ring_get_irq;
  1293. ring->irq_put = i9xx_ring_put_irq;
  1294. }
  1295. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1296. }
  1297. ring->init = init_ring_common;
  1298. return intel_init_ring_buffer(dev, ring);
  1299. }
  1300. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1301. {
  1302. drm_i915_private_t *dev_priv = dev->dev_private;
  1303. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1304. ring->name = "blitter ring";
  1305. ring->id = BCS;
  1306. ring->mmio_base = BLT_RING_BASE;
  1307. ring->write_tail = ring_write_tail;
  1308. ring->flush = blt_ring_flush;
  1309. ring->add_request = gen6_add_request;
  1310. ring->get_seqno = gen6_ring_get_seqno;
  1311. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1312. ring->irq_get = gen6_ring_get_irq;
  1313. ring->irq_put = gen6_ring_put_irq;
  1314. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1315. ring->sync_to = gen6_ring_sync;
  1316. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1317. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1318. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1319. ring->signal_mbox[0] = GEN6_RBSYNC;
  1320. ring->signal_mbox[1] = GEN6_VBSYNC;
  1321. ring->init = init_ring_common;
  1322. return intel_init_ring_buffer(dev, ring);
  1323. }
  1324. int
  1325. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1326. {
  1327. int ret;
  1328. if (!ring->gpu_caches_dirty)
  1329. return 0;
  1330. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1331. if (ret)
  1332. return ret;
  1333. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1334. ring->gpu_caches_dirty = false;
  1335. return 0;
  1336. }
  1337. int
  1338. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1339. {
  1340. uint32_t flush_domains;
  1341. int ret;
  1342. flush_domains = 0;
  1343. if (ring->gpu_caches_dirty)
  1344. flush_domains = I915_GEM_GPU_DOMAINS;
  1345. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1346. if (ret)
  1347. return ret;
  1348. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1349. ring->gpu_caches_dirty = false;
  1350. return 0;
  1351. }