nouveau_drv.h 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. struct drm_file *cpu_filp;
  81. int pin_refcnt;
  82. };
  83. static inline struct nouveau_bo *
  84. nouveau_bo(struct ttm_buffer_object *bo)
  85. {
  86. return container_of(bo, struct nouveau_bo, bo);
  87. }
  88. static inline struct nouveau_bo *
  89. nouveau_gem_object(struct drm_gem_object *gem)
  90. {
  91. return gem ? gem->driver_private : NULL;
  92. }
  93. /* TODO: submit equivalent to TTM generic API upstream? */
  94. static inline void __iomem *
  95. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  96. {
  97. bool is_iomem;
  98. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  99. &nvbo->kmap, &is_iomem);
  100. WARN_ON_ONCE(ioptr && !is_iomem);
  101. return ioptr;
  102. }
  103. enum nouveau_flags {
  104. NV_NFORCE = 0x10000000,
  105. NV_NFORCE2 = 0x20000000
  106. };
  107. #define NVOBJ_ENGINE_SW 0
  108. #define NVOBJ_ENGINE_GR 1
  109. #define NVOBJ_ENGINE_DISPLAY 2
  110. #define NVOBJ_ENGINE_INT 0xdeadbeef
  111. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  112. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  113. struct nouveau_gpuobj {
  114. struct drm_device *dev;
  115. struct list_head list;
  116. struct drm_mm_node *im_pramin;
  117. struct nouveau_bo *im_backing;
  118. uint32_t *im_backing_suspend;
  119. int im_bound;
  120. uint32_t flags;
  121. int refcount;
  122. u32 size;
  123. u32 pinst;
  124. u32 cinst;
  125. u64 vinst;
  126. uint32_t engine;
  127. uint32_t class;
  128. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  129. void *priv;
  130. };
  131. struct nouveau_channel {
  132. struct drm_device *dev;
  133. int id;
  134. /* owner of this fifo */
  135. struct drm_file *file_priv;
  136. /* mapping of the fifo itself */
  137. struct drm_local_map *map;
  138. /* mapping of the regs controling the fifo */
  139. void __iomem *user;
  140. uint32_t user_get;
  141. uint32_t user_put;
  142. /* Fencing */
  143. struct {
  144. /* lock protects the pending list only */
  145. spinlock_t lock;
  146. struct list_head pending;
  147. uint32_t sequence;
  148. uint32_t sequence_ack;
  149. atomic_t last_sequence_irq;
  150. } fence;
  151. /* DMA push buffer */
  152. struct nouveau_gpuobj *pushbuf;
  153. struct nouveau_bo *pushbuf_bo;
  154. uint32_t pushbuf_base;
  155. /* Notifier memory */
  156. struct nouveau_bo *notifier_bo;
  157. struct drm_mm notifier_heap;
  158. /* PFIFO context */
  159. struct nouveau_gpuobj *ramfc;
  160. struct nouveau_gpuobj *cache;
  161. /* PGRAPH context */
  162. /* XXX may be merge 2 pointers as private data ??? */
  163. struct nouveau_gpuobj *ramin_grctx;
  164. void *pgraph_ctx;
  165. /* NV50 VM */
  166. struct nouveau_gpuobj *vm_pd;
  167. struct nouveau_gpuobj *vm_gart_pt;
  168. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  169. /* Objects */
  170. struct nouveau_gpuobj *ramin; /* Private instmem */
  171. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  172. struct nouveau_ramht *ramht; /* Hash table */
  173. /* GPU object info for stuff used in-kernel (mm_enabled) */
  174. uint32_t m2mf_ntfy;
  175. uint32_t vram_handle;
  176. uint32_t gart_handle;
  177. bool accel_done;
  178. /* Push buffer state (only for drm's channel on !mm_enabled) */
  179. struct {
  180. int max;
  181. int free;
  182. int cur;
  183. int put;
  184. /* access via pushbuf_bo */
  185. int ib_base;
  186. int ib_max;
  187. int ib_free;
  188. int ib_put;
  189. } dma;
  190. uint32_t sw_subchannel[8];
  191. struct {
  192. struct nouveau_gpuobj *vblsem;
  193. uint32_t vblsem_offset;
  194. uint32_t vblsem_rval;
  195. struct list_head vbl_wait;
  196. } nvsw;
  197. struct {
  198. bool active;
  199. char name[32];
  200. struct drm_info_list info;
  201. } debugfs;
  202. };
  203. struct nouveau_instmem_engine {
  204. void *priv;
  205. int (*init)(struct drm_device *dev);
  206. void (*takedown)(struct drm_device *dev);
  207. int (*suspend)(struct drm_device *dev);
  208. void (*resume)(struct drm_device *dev);
  209. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  210. uint32_t *size);
  211. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  212. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  213. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  214. void (*flush)(struct drm_device *);
  215. };
  216. struct nouveau_mc_engine {
  217. int (*init)(struct drm_device *dev);
  218. void (*takedown)(struct drm_device *dev);
  219. };
  220. struct nouveau_timer_engine {
  221. int (*init)(struct drm_device *dev);
  222. void (*takedown)(struct drm_device *dev);
  223. uint64_t (*read)(struct drm_device *dev);
  224. };
  225. struct nouveau_fb_engine {
  226. int num_tiles;
  227. int (*init)(struct drm_device *dev);
  228. void (*takedown)(struct drm_device *dev);
  229. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  230. uint32_t size, uint32_t pitch);
  231. };
  232. struct nouveau_fifo_engine {
  233. int channels;
  234. struct nouveau_gpuobj *playlist[2];
  235. int cur_playlist;
  236. int (*init)(struct drm_device *);
  237. void (*takedown)(struct drm_device *);
  238. void (*disable)(struct drm_device *);
  239. void (*enable)(struct drm_device *);
  240. bool (*reassign)(struct drm_device *, bool enable);
  241. bool (*cache_flush)(struct drm_device *dev);
  242. bool (*cache_pull)(struct drm_device *dev, bool enable);
  243. int (*channel_id)(struct drm_device *);
  244. int (*create_context)(struct nouveau_channel *);
  245. void (*destroy_context)(struct nouveau_channel *);
  246. int (*load_context)(struct nouveau_channel *);
  247. int (*unload_context)(struct drm_device *);
  248. };
  249. struct nouveau_pgraph_object_method {
  250. int id;
  251. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  252. uint32_t data);
  253. };
  254. struct nouveau_pgraph_object_class {
  255. int id;
  256. bool software;
  257. struct nouveau_pgraph_object_method *methods;
  258. };
  259. struct nouveau_pgraph_engine {
  260. struct nouveau_pgraph_object_class *grclass;
  261. bool accel_blocked;
  262. int grctx_size;
  263. /* NV2x/NV3x context table (0x400780) */
  264. struct nouveau_gpuobj *ctx_table;
  265. int (*init)(struct drm_device *);
  266. void (*takedown)(struct drm_device *);
  267. void (*fifo_access)(struct drm_device *, bool);
  268. struct nouveau_channel *(*channel)(struct drm_device *);
  269. int (*create_context)(struct nouveau_channel *);
  270. void (*destroy_context)(struct nouveau_channel *);
  271. int (*load_context)(struct nouveau_channel *);
  272. int (*unload_context)(struct drm_device *);
  273. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  274. uint32_t size, uint32_t pitch);
  275. };
  276. struct nouveau_display_engine {
  277. int (*early_init)(struct drm_device *);
  278. void (*late_takedown)(struct drm_device *);
  279. int (*create)(struct drm_device *);
  280. int (*init)(struct drm_device *);
  281. void (*destroy)(struct drm_device *);
  282. };
  283. struct nouveau_gpio_engine {
  284. int (*init)(struct drm_device *);
  285. void (*takedown)(struct drm_device *);
  286. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  287. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  288. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  289. };
  290. struct nouveau_engine {
  291. struct nouveau_instmem_engine instmem;
  292. struct nouveau_mc_engine mc;
  293. struct nouveau_timer_engine timer;
  294. struct nouveau_fb_engine fb;
  295. struct nouveau_pgraph_engine graph;
  296. struct nouveau_fifo_engine fifo;
  297. struct nouveau_display_engine display;
  298. struct nouveau_gpio_engine gpio;
  299. };
  300. struct nouveau_pll_vals {
  301. union {
  302. struct {
  303. #ifdef __BIG_ENDIAN
  304. uint8_t N1, M1, N2, M2;
  305. #else
  306. uint8_t M1, N1, M2, N2;
  307. #endif
  308. };
  309. struct {
  310. uint16_t NM1, NM2;
  311. } __attribute__((packed));
  312. };
  313. int log2P;
  314. int refclk;
  315. };
  316. enum nv04_fp_display_regs {
  317. FP_DISPLAY_END,
  318. FP_TOTAL,
  319. FP_CRTC,
  320. FP_SYNC_START,
  321. FP_SYNC_END,
  322. FP_VALID_START,
  323. FP_VALID_END
  324. };
  325. struct nv04_crtc_reg {
  326. unsigned char MiscOutReg; /* */
  327. uint8_t CRTC[0xa0];
  328. uint8_t CR58[0x10];
  329. uint8_t Sequencer[5];
  330. uint8_t Graphics[9];
  331. uint8_t Attribute[21];
  332. unsigned char DAC[768]; /* Internal Colorlookuptable */
  333. /* PCRTC regs */
  334. uint32_t fb_start;
  335. uint32_t crtc_cfg;
  336. uint32_t cursor_cfg;
  337. uint32_t gpio_ext;
  338. uint32_t crtc_830;
  339. uint32_t crtc_834;
  340. uint32_t crtc_850;
  341. uint32_t crtc_eng_ctrl;
  342. /* PRAMDAC regs */
  343. uint32_t nv10_cursync;
  344. struct nouveau_pll_vals pllvals;
  345. uint32_t ramdac_gen_ctrl;
  346. uint32_t ramdac_630;
  347. uint32_t ramdac_634;
  348. uint32_t tv_setup;
  349. uint32_t tv_vtotal;
  350. uint32_t tv_vskew;
  351. uint32_t tv_vsync_delay;
  352. uint32_t tv_htotal;
  353. uint32_t tv_hskew;
  354. uint32_t tv_hsync_delay;
  355. uint32_t tv_hsync_delay2;
  356. uint32_t fp_horiz_regs[7];
  357. uint32_t fp_vert_regs[7];
  358. uint32_t dither;
  359. uint32_t fp_control;
  360. uint32_t dither_regs[6];
  361. uint32_t fp_debug_0;
  362. uint32_t fp_debug_1;
  363. uint32_t fp_debug_2;
  364. uint32_t fp_margin_color;
  365. uint32_t ramdac_8c0;
  366. uint32_t ramdac_a20;
  367. uint32_t ramdac_a24;
  368. uint32_t ramdac_a34;
  369. uint32_t ctv_regs[38];
  370. };
  371. struct nv04_output_reg {
  372. uint32_t output;
  373. int head;
  374. };
  375. struct nv04_mode_state {
  376. uint32_t bpp;
  377. uint32_t width;
  378. uint32_t height;
  379. uint32_t interlace;
  380. uint32_t repaint0;
  381. uint32_t repaint1;
  382. uint32_t screen;
  383. uint32_t scale;
  384. uint32_t dither;
  385. uint32_t extra;
  386. uint32_t fifo;
  387. uint32_t pixel;
  388. uint32_t horiz;
  389. int arbitration0;
  390. int arbitration1;
  391. uint32_t pll;
  392. uint32_t pllB;
  393. uint32_t vpll;
  394. uint32_t vpll2;
  395. uint32_t vpllB;
  396. uint32_t vpll2B;
  397. uint32_t pllsel;
  398. uint32_t sel_clk;
  399. uint32_t general;
  400. uint32_t crtcOwner;
  401. uint32_t head;
  402. uint32_t head2;
  403. uint32_t cursorConfig;
  404. uint32_t cursor0;
  405. uint32_t cursor1;
  406. uint32_t cursor2;
  407. uint32_t timingH;
  408. uint32_t timingV;
  409. uint32_t displayV;
  410. uint32_t crtcSync;
  411. struct nv04_crtc_reg crtc_reg[2];
  412. };
  413. enum nouveau_card_type {
  414. NV_04 = 0x00,
  415. NV_10 = 0x10,
  416. NV_20 = 0x20,
  417. NV_30 = 0x30,
  418. NV_40 = 0x40,
  419. NV_50 = 0x50,
  420. NV_C0 = 0xc0,
  421. };
  422. struct drm_nouveau_private {
  423. struct drm_device *dev;
  424. /* the card type, takes NV_* as values */
  425. enum nouveau_card_type card_type;
  426. /* exact chipset, derived from NV_PMC_BOOT_0 */
  427. int chipset;
  428. int flags;
  429. void __iomem *mmio;
  430. void __iomem *ramin;
  431. u32 ramin_size;
  432. u32 ramin_base;
  433. bool ramin_available;
  434. spinlock_t ramin_lock;
  435. struct nouveau_bo *vga_ram;
  436. struct workqueue_struct *wq;
  437. struct work_struct irq_work;
  438. struct work_struct hpd_work;
  439. struct list_head vbl_waiting;
  440. struct {
  441. struct drm_global_reference mem_global_ref;
  442. struct ttm_bo_global_ref bo_global_ref;
  443. struct ttm_bo_device bdev;
  444. atomic_t validate_sequence;
  445. } ttm;
  446. int fifo_alloc_count;
  447. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  448. struct nouveau_engine engine;
  449. struct nouveau_channel *channel;
  450. /* For PFIFO and PGRAPH. */
  451. spinlock_t context_switch_lock;
  452. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  453. struct nouveau_ramht *ramht;
  454. uint32_t ramin_rsvd_vram;
  455. uint32_t ramht_offset;
  456. uint32_t ramht_size;
  457. uint32_t ramht_bits;
  458. uint32_t ramfc_offset;
  459. uint32_t ramfc_size;
  460. uint32_t ramro_offset;
  461. uint32_t ramro_size;
  462. struct {
  463. enum {
  464. NOUVEAU_GART_NONE = 0,
  465. NOUVEAU_GART_AGP,
  466. NOUVEAU_GART_SGDMA
  467. } type;
  468. uint64_t aper_base;
  469. uint64_t aper_size;
  470. uint64_t aper_free;
  471. struct nouveau_gpuobj *sg_ctxdma;
  472. struct page *sg_dummy_page;
  473. dma_addr_t sg_dummy_bus;
  474. } gart_info;
  475. /* nv10-nv40 tiling regions */
  476. struct {
  477. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  478. spinlock_t lock;
  479. } tile;
  480. /* VRAM/fb configuration */
  481. uint64_t vram_size;
  482. uint64_t vram_sys_base;
  483. u32 vram_rblock_size;
  484. uint64_t fb_phys;
  485. uint64_t fb_available_size;
  486. uint64_t fb_mappable_pages;
  487. uint64_t fb_aper_free;
  488. int fb_mtrr;
  489. /* G8x/G9x virtual address space */
  490. uint64_t vm_gart_base;
  491. uint64_t vm_gart_size;
  492. uint64_t vm_vram_base;
  493. uint64_t vm_vram_size;
  494. uint64_t vm_end;
  495. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  496. int vm_vram_pt_nr;
  497. struct drm_mm ramin_heap;
  498. struct list_head gpuobj_list;
  499. struct nvbios vbios;
  500. struct nv04_mode_state mode_reg;
  501. struct nv04_mode_state saved_reg;
  502. uint32_t saved_vga_font[4][16384];
  503. uint32_t crtc_owner;
  504. uint32_t dac_users[4];
  505. struct nouveau_suspend_resume {
  506. uint32_t *ramin_copy;
  507. } susres;
  508. struct backlight_device *backlight;
  509. struct nouveau_channel *evo;
  510. struct {
  511. struct dcb_entry *dcb;
  512. u16 script;
  513. u32 pclk;
  514. } evo_irq;
  515. struct {
  516. struct dentry *channel_root;
  517. } debugfs;
  518. struct nouveau_fbdev *nfbdev;
  519. struct apertures_struct *apertures;
  520. };
  521. static inline struct drm_nouveau_private *
  522. nouveau_bdev(struct ttm_bo_device *bd)
  523. {
  524. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  525. }
  526. static inline int
  527. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  528. {
  529. struct nouveau_bo *prev;
  530. if (!pnvbo)
  531. return -EINVAL;
  532. prev = *pnvbo;
  533. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  534. if (prev) {
  535. struct ttm_buffer_object *bo = &prev->bo;
  536. ttm_bo_unref(&bo);
  537. }
  538. return 0;
  539. }
  540. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  541. struct drm_nouveau_private *nv = dev->dev_private; \
  542. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  543. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  544. DRM_CURRENTPID, (id)); \
  545. return -EPERM; \
  546. } \
  547. (ch) = nv->fifos[(id)]; \
  548. } while (0)
  549. /* nouveau_drv.c */
  550. extern int nouveau_noagp;
  551. extern int nouveau_duallink;
  552. extern int nouveau_uscript_lvds;
  553. extern int nouveau_uscript_tmds;
  554. extern int nouveau_vram_pushbuf;
  555. extern int nouveau_vram_notify;
  556. extern int nouveau_fbpercrtc;
  557. extern int nouveau_tv_disable;
  558. extern char *nouveau_tv_norm;
  559. extern int nouveau_reg_debug;
  560. extern char *nouveau_vbios;
  561. extern int nouveau_ignorelid;
  562. extern int nouveau_nofbaccel;
  563. extern int nouveau_noaccel;
  564. extern int nouveau_override_conntype;
  565. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  566. extern int nouveau_pci_resume(struct pci_dev *pdev);
  567. /* nouveau_state.c */
  568. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  569. extern int nouveau_load(struct drm_device *, unsigned long flags);
  570. extern int nouveau_firstopen(struct drm_device *);
  571. extern void nouveau_lastclose(struct drm_device *);
  572. extern int nouveau_unload(struct drm_device *);
  573. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  574. struct drm_file *);
  575. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  576. struct drm_file *);
  577. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  578. uint32_t reg, uint32_t mask, uint32_t val);
  579. extern bool nouveau_wait_for_idle(struct drm_device *);
  580. extern int nouveau_card_init(struct drm_device *);
  581. /* nouveau_mem.c */
  582. extern int nouveau_mem_detect(struct drm_device *dev);
  583. extern int nouveau_mem_init(struct drm_device *);
  584. extern int nouveau_mem_init_agp(struct drm_device *);
  585. extern int nouveau_mem_reset_agp(struct drm_device *);
  586. extern void nouveau_mem_close(struct drm_device *);
  587. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  588. uint32_t addr,
  589. uint32_t size,
  590. uint32_t pitch);
  591. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  592. struct nouveau_tile_reg *tile,
  593. struct nouveau_fence *fence);
  594. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  595. uint32_t size, uint32_t flags,
  596. uint64_t phys);
  597. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  598. uint32_t size);
  599. /* nouveau_notifier.c */
  600. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  601. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  602. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  603. int cout, uint32_t *offset);
  604. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  605. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  606. struct drm_file *);
  607. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  608. struct drm_file *);
  609. /* nouveau_channel.c */
  610. extern struct drm_ioctl_desc nouveau_ioctls[];
  611. extern int nouveau_max_ioctl;
  612. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  613. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  614. int channel);
  615. extern int nouveau_channel_alloc(struct drm_device *dev,
  616. struct nouveau_channel **chan,
  617. struct drm_file *file_priv,
  618. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  619. extern void nouveau_channel_free(struct nouveau_channel *);
  620. /* nouveau_object.c */
  621. extern int nouveau_gpuobj_early_init(struct drm_device *);
  622. extern int nouveau_gpuobj_init(struct drm_device *);
  623. extern void nouveau_gpuobj_takedown(struct drm_device *);
  624. extern void nouveau_gpuobj_late_takedown(struct drm_device *);
  625. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  626. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  627. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  628. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  629. uint32_t vram_h, uint32_t tt_h);
  630. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  631. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  632. uint32_t size, int align, uint32_t flags,
  633. struct nouveau_gpuobj **);
  634. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  635. struct nouveau_gpuobj **);
  636. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  637. u32 size, u32 flags,
  638. struct nouveau_gpuobj **);
  639. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  640. uint64_t offset, uint64_t size, int access,
  641. int target, struct nouveau_gpuobj **);
  642. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  643. uint64_t offset, uint64_t size,
  644. int access, struct nouveau_gpuobj **,
  645. uint32_t *o_ret);
  646. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  647. struct nouveau_gpuobj **);
  648. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  649. struct nouveau_gpuobj **);
  650. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  651. struct drm_file *);
  652. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  653. struct drm_file *);
  654. /* nouveau_irq.c */
  655. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  656. extern void nouveau_irq_preinstall(struct drm_device *);
  657. extern int nouveau_irq_postinstall(struct drm_device *);
  658. extern void nouveau_irq_uninstall(struct drm_device *);
  659. /* nouveau_sgdma.c */
  660. extern int nouveau_sgdma_init(struct drm_device *);
  661. extern void nouveau_sgdma_takedown(struct drm_device *);
  662. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  663. uint32_t *page);
  664. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  665. /* nouveau_debugfs.c */
  666. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  667. extern int nouveau_debugfs_init(struct drm_minor *);
  668. extern void nouveau_debugfs_takedown(struct drm_minor *);
  669. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  670. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  671. #else
  672. static inline int
  673. nouveau_debugfs_init(struct drm_minor *minor)
  674. {
  675. return 0;
  676. }
  677. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  678. {
  679. }
  680. static inline int
  681. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  682. {
  683. return 0;
  684. }
  685. static inline void
  686. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  687. {
  688. }
  689. #endif
  690. /* nouveau_dma.c */
  691. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  692. extern int nouveau_dma_init(struct nouveau_channel *);
  693. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  694. /* nouveau_acpi.c */
  695. #define ROM_BIOS_PAGE 4096
  696. #if defined(CONFIG_ACPI)
  697. void nouveau_register_dsm_handler(void);
  698. void nouveau_unregister_dsm_handler(void);
  699. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  700. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  701. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  702. #else
  703. static inline void nouveau_register_dsm_handler(void) {}
  704. static inline void nouveau_unregister_dsm_handler(void) {}
  705. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  706. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  707. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  708. #endif
  709. /* nouveau_backlight.c */
  710. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  711. extern int nouveau_backlight_init(struct drm_device *);
  712. extern void nouveau_backlight_exit(struct drm_device *);
  713. #else
  714. static inline int nouveau_backlight_init(struct drm_device *dev)
  715. {
  716. return 0;
  717. }
  718. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  719. #endif
  720. /* nouveau_bios.c */
  721. extern int nouveau_bios_init(struct drm_device *);
  722. extern void nouveau_bios_takedown(struct drm_device *dev);
  723. extern int nouveau_run_vbios_init(struct drm_device *);
  724. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  725. struct dcb_entry *);
  726. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  727. enum dcb_gpio_tag);
  728. extern struct dcb_connector_table_entry *
  729. nouveau_bios_connector_entry(struct drm_device *, int index);
  730. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  731. struct pll_lims *);
  732. extern int nouveau_bios_run_display_table(struct drm_device *,
  733. struct dcb_entry *,
  734. uint32_t script, int pxclk);
  735. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  736. int *length);
  737. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  738. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  739. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  740. bool *dl, bool *if_is_24bit);
  741. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  742. int head, int pxclk);
  743. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  744. enum LVDS_script, int pxclk);
  745. /* nouveau_ttm.c */
  746. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  747. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  748. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  749. /* nouveau_dp.c */
  750. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  751. uint8_t *data, int data_nr);
  752. bool nouveau_dp_detect(struct drm_encoder *);
  753. bool nouveau_dp_link_train(struct drm_encoder *);
  754. /* nv04_fb.c */
  755. extern int nv04_fb_init(struct drm_device *);
  756. extern void nv04_fb_takedown(struct drm_device *);
  757. /* nv10_fb.c */
  758. extern int nv10_fb_init(struct drm_device *);
  759. extern void nv10_fb_takedown(struct drm_device *);
  760. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  761. uint32_t, uint32_t);
  762. /* nv30_fb.c */
  763. extern int nv30_fb_init(struct drm_device *);
  764. extern void nv30_fb_takedown(struct drm_device *);
  765. /* nv40_fb.c */
  766. extern int nv40_fb_init(struct drm_device *);
  767. extern void nv40_fb_takedown(struct drm_device *);
  768. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  769. uint32_t, uint32_t);
  770. /* nv50_fb.c */
  771. extern int nv50_fb_init(struct drm_device *);
  772. extern void nv50_fb_takedown(struct drm_device *);
  773. /* nvc0_fb.c */
  774. extern int nvc0_fb_init(struct drm_device *);
  775. extern void nvc0_fb_takedown(struct drm_device *);
  776. /* nv04_fifo.c */
  777. extern int nv04_fifo_init(struct drm_device *);
  778. extern void nv04_fifo_disable(struct drm_device *);
  779. extern void nv04_fifo_enable(struct drm_device *);
  780. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  781. extern bool nv04_fifo_cache_flush(struct drm_device *);
  782. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  783. extern int nv04_fifo_channel_id(struct drm_device *);
  784. extern int nv04_fifo_create_context(struct nouveau_channel *);
  785. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  786. extern int nv04_fifo_load_context(struct nouveau_channel *);
  787. extern int nv04_fifo_unload_context(struct drm_device *);
  788. /* nv10_fifo.c */
  789. extern int nv10_fifo_init(struct drm_device *);
  790. extern int nv10_fifo_channel_id(struct drm_device *);
  791. extern int nv10_fifo_create_context(struct nouveau_channel *);
  792. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  793. extern int nv10_fifo_load_context(struct nouveau_channel *);
  794. extern int nv10_fifo_unload_context(struct drm_device *);
  795. /* nv40_fifo.c */
  796. extern int nv40_fifo_init(struct drm_device *);
  797. extern int nv40_fifo_create_context(struct nouveau_channel *);
  798. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  799. extern int nv40_fifo_load_context(struct nouveau_channel *);
  800. extern int nv40_fifo_unload_context(struct drm_device *);
  801. /* nv50_fifo.c */
  802. extern int nv50_fifo_init(struct drm_device *);
  803. extern void nv50_fifo_takedown(struct drm_device *);
  804. extern int nv50_fifo_channel_id(struct drm_device *);
  805. extern int nv50_fifo_create_context(struct nouveau_channel *);
  806. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  807. extern int nv50_fifo_load_context(struct nouveau_channel *);
  808. extern int nv50_fifo_unload_context(struct drm_device *);
  809. /* nvc0_fifo.c */
  810. extern int nvc0_fifo_init(struct drm_device *);
  811. extern void nvc0_fifo_takedown(struct drm_device *);
  812. extern void nvc0_fifo_disable(struct drm_device *);
  813. extern void nvc0_fifo_enable(struct drm_device *);
  814. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  815. extern bool nvc0_fifo_cache_flush(struct drm_device *);
  816. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  817. extern int nvc0_fifo_channel_id(struct drm_device *);
  818. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  819. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  820. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  821. extern int nvc0_fifo_unload_context(struct drm_device *);
  822. /* nv04_graph.c */
  823. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  824. extern int nv04_graph_init(struct drm_device *);
  825. extern void nv04_graph_takedown(struct drm_device *);
  826. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  827. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  828. extern int nv04_graph_create_context(struct nouveau_channel *);
  829. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  830. extern int nv04_graph_load_context(struct nouveau_channel *);
  831. extern int nv04_graph_unload_context(struct drm_device *);
  832. extern void nv04_graph_context_switch(struct drm_device *);
  833. /* nv10_graph.c */
  834. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  835. extern int nv10_graph_init(struct drm_device *);
  836. extern void nv10_graph_takedown(struct drm_device *);
  837. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  838. extern int nv10_graph_create_context(struct nouveau_channel *);
  839. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  840. extern int nv10_graph_load_context(struct nouveau_channel *);
  841. extern int nv10_graph_unload_context(struct drm_device *);
  842. extern void nv10_graph_context_switch(struct drm_device *);
  843. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  844. uint32_t, uint32_t);
  845. /* nv20_graph.c */
  846. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  847. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  848. extern int nv20_graph_create_context(struct nouveau_channel *);
  849. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  850. extern int nv20_graph_load_context(struct nouveau_channel *);
  851. extern int nv20_graph_unload_context(struct drm_device *);
  852. extern int nv20_graph_init(struct drm_device *);
  853. extern void nv20_graph_takedown(struct drm_device *);
  854. extern int nv30_graph_init(struct drm_device *);
  855. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  856. uint32_t, uint32_t);
  857. /* nv40_graph.c */
  858. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  859. extern int nv40_graph_init(struct drm_device *);
  860. extern void nv40_graph_takedown(struct drm_device *);
  861. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  862. extern int nv40_graph_create_context(struct nouveau_channel *);
  863. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  864. extern int nv40_graph_load_context(struct nouveau_channel *);
  865. extern int nv40_graph_unload_context(struct drm_device *);
  866. extern void nv40_grctx_init(struct nouveau_grctx *);
  867. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  868. uint32_t, uint32_t);
  869. /* nv50_graph.c */
  870. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  871. extern int nv50_graph_init(struct drm_device *);
  872. extern void nv50_graph_takedown(struct drm_device *);
  873. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  874. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  875. extern int nv50_graph_create_context(struct nouveau_channel *);
  876. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  877. extern int nv50_graph_load_context(struct nouveau_channel *);
  878. extern int nv50_graph_unload_context(struct drm_device *);
  879. extern void nv50_graph_context_switch(struct drm_device *);
  880. extern int nv50_grctx_init(struct nouveau_grctx *);
  881. /* nvc0_graph.c */
  882. extern int nvc0_graph_init(struct drm_device *);
  883. extern void nvc0_graph_takedown(struct drm_device *);
  884. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  885. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  886. extern int nvc0_graph_create_context(struct nouveau_channel *);
  887. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  888. extern int nvc0_graph_load_context(struct nouveau_channel *);
  889. extern int nvc0_graph_unload_context(struct drm_device *);
  890. /* nv04_instmem.c */
  891. extern int nv04_instmem_init(struct drm_device *);
  892. extern void nv04_instmem_takedown(struct drm_device *);
  893. extern int nv04_instmem_suspend(struct drm_device *);
  894. extern void nv04_instmem_resume(struct drm_device *);
  895. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  896. uint32_t *size);
  897. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  898. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  899. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  900. extern void nv04_instmem_flush(struct drm_device *);
  901. /* nv50_instmem.c */
  902. extern int nv50_instmem_init(struct drm_device *);
  903. extern void nv50_instmem_takedown(struct drm_device *);
  904. extern int nv50_instmem_suspend(struct drm_device *);
  905. extern void nv50_instmem_resume(struct drm_device *);
  906. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  907. uint32_t *size);
  908. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  909. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  910. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  911. extern void nv50_instmem_flush(struct drm_device *);
  912. extern void nv84_instmem_flush(struct drm_device *);
  913. extern void nv50_vm_flush(struct drm_device *, int engine);
  914. /* nvc0_instmem.c */
  915. extern int nvc0_instmem_init(struct drm_device *);
  916. extern void nvc0_instmem_takedown(struct drm_device *);
  917. extern int nvc0_instmem_suspend(struct drm_device *);
  918. extern void nvc0_instmem_resume(struct drm_device *);
  919. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  920. uint32_t *size);
  921. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  922. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  923. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  924. extern void nvc0_instmem_flush(struct drm_device *);
  925. /* nv04_mc.c */
  926. extern int nv04_mc_init(struct drm_device *);
  927. extern void nv04_mc_takedown(struct drm_device *);
  928. /* nv40_mc.c */
  929. extern int nv40_mc_init(struct drm_device *);
  930. extern void nv40_mc_takedown(struct drm_device *);
  931. /* nv50_mc.c */
  932. extern int nv50_mc_init(struct drm_device *);
  933. extern void nv50_mc_takedown(struct drm_device *);
  934. /* nv04_timer.c */
  935. extern int nv04_timer_init(struct drm_device *);
  936. extern uint64_t nv04_timer_read(struct drm_device *);
  937. extern void nv04_timer_takedown(struct drm_device *);
  938. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  939. unsigned long arg);
  940. /* nv04_dac.c */
  941. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  942. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  943. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  944. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  945. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  946. /* nv04_dfp.c */
  947. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  948. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  949. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  950. int head, bool dl);
  951. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  952. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  953. /* nv04_tv.c */
  954. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  955. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  956. /* nv17_tv.c */
  957. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  958. /* nv04_display.c */
  959. extern int nv04_display_early_init(struct drm_device *);
  960. extern void nv04_display_late_takedown(struct drm_device *);
  961. extern int nv04_display_create(struct drm_device *);
  962. extern int nv04_display_init(struct drm_device *);
  963. extern void nv04_display_destroy(struct drm_device *);
  964. /* nv04_crtc.c */
  965. extern int nv04_crtc_create(struct drm_device *, int index);
  966. /* nouveau_bo.c */
  967. extern struct ttm_bo_driver nouveau_bo_driver;
  968. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  969. int size, int align, uint32_t flags,
  970. uint32_t tile_mode, uint32_t tile_flags,
  971. bool no_vm, bool mappable, struct nouveau_bo **);
  972. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  973. extern int nouveau_bo_unpin(struct nouveau_bo *);
  974. extern int nouveau_bo_map(struct nouveau_bo *);
  975. extern void nouveau_bo_unmap(struct nouveau_bo *);
  976. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  977. uint32_t busy);
  978. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  979. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  980. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  981. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  982. extern int nouveau_bo_sync_gpu(struct nouveau_bo *, struct nouveau_channel *);
  983. /* nouveau_fence.c */
  984. struct nouveau_fence;
  985. extern int nouveau_fence_init(struct nouveau_channel *);
  986. extern void nouveau_fence_fini(struct nouveau_channel *);
  987. extern void nouveau_fence_update(struct nouveau_channel *);
  988. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  989. bool emit);
  990. extern int nouveau_fence_emit(struct nouveau_fence *);
  991. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  992. extern bool nouveau_fence_signalled(void *obj, void *arg);
  993. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  994. extern int nouveau_fence_flush(void *obj, void *arg);
  995. extern void nouveau_fence_unref(void **obj);
  996. extern void *nouveau_fence_ref(void *obj);
  997. /* nouveau_gem.c */
  998. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  999. int size, int align, uint32_t flags,
  1000. uint32_t tile_mode, uint32_t tile_flags,
  1001. bool no_vm, bool mappable, struct nouveau_bo **);
  1002. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1003. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1004. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1005. struct drm_file *);
  1006. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1007. struct drm_file *);
  1008. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1009. struct drm_file *);
  1010. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1011. struct drm_file *);
  1012. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1013. struct drm_file *);
  1014. /* nv10_gpio.c */
  1015. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1016. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1017. /* nv50_gpio.c */
  1018. int nv50_gpio_init(struct drm_device *dev);
  1019. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1020. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1021. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1022. /* nv50_calc. */
  1023. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1024. int *N1, int *M1, int *N2, int *M2, int *P);
  1025. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1026. int clk, int *N, int *fN, int *M, int *P);
  1027. #ifndef ioread32_native
  1028. #ifdef __BIG_ENDIAN
  1029. #define ioread16_native ioread16be
  1030. #define iowrite16_native iowrite16be
  1031. #define ioread32_native ioread32be
  1032. #define iowrite32_native iowrite32be
  1033. #else /* def __BIG_ENDIAN */
  1034. #define ioread16_native ioread16
  1035. #define iowrite16_native iowrite16
  1036. #define ioread32_native ioread32
  1037. #define iowrite32_native iowrite32
  1038. #endif /* def __BIG_ENDIAN else */
  1039. #endif /* !ioread32_native */
  1040. /* channel control reg access */
  1041. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1042. {
  1043. return ioread32_native(chan->user + reg);
  1044. }
  1045. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1046. unsigned reg, u32 val)
  1047. {
  1048. iowrite32_native(val, chan->user + reg);
  1049. }
  1050. /* register access */
  1051. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1052. {
  1053. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1054. return ioread32_native(dev_priv->mmio + reg);
  1055. }
  1056. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1057. {
  1058. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1059. iowrite32_native(val, dev_priv->mmio + reg);
  1060. }
  1061. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1062. {
  1063. u32 tmp = nv_rd32(dev, reg);
  1064. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1065. return tmp;
  1066. }
  1067. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1068. {
  1069. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1070. return ioread8(dev_priv->mmio + reg);
  1071. }
  1072. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1073. {
  1074. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1075. iowrite8(val, dev_priv->mmio + reg);
  1076. }
  1077. #define nv_wait(reg, mask, val) \
  1078. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1079. /* PRAMIN access */
  1080. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1081. {
  1082. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1083. return ioread32_native(dev_priv->ramin + offset);
  1084. }
  1085. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1086. {
  1087. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1088. iowrite32_native(val, dev_priv->ramin + offset);
  1089. }
  1090. /* object access */
  1091. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1092. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1093. /*
  1094. * Logging
  1095. * Argument d is (struct drm_device *).
  1096. */
  1097. #define NV_PRINTK(level, d, fmt, arg...) \
  1098. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1099. pci_name(d->pdev), ##arg)
  1100. #ifndef NV_DEBUG_NOTRACE
  1101. #define NV_DEBUG(d, fmt, arg...) do { \
  1102. if (drm_debug & DRM_UT_DRIVER) { \
  1103. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1104. __LINE__, ##arg); \
  1105. } \
  1106. } while (0)
  1107. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1108. if (drm_debug & DRM_UT_KMS) { \
  1109. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1110. __LINE__, ##arg); \
  1111. } \
  1112. } while (0)
  1113. #else
  1114. #define NV_DEBUG(d, fmt, arg...) do { \
  1115. if (drm_debug & DRM_UT_DRIVER) \
  1116. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1117. } while (0)
  1118. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1119. if (drm_debug & DRM_UT_KMS) \
  1120. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1121. } while (0)
  1122. #endif
  1123. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1124. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1125. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1126. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1127. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1128. /* nouveau_reg_debug bitmask */
  1129. enum {
  1130. NOUVEAU_REG_DEBUG_MC = 0x1,
  1131. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1132. NOUVEAU_REG_DEBUG_FB = 0x4,
  1133. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1134. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1135. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1136. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1137. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1138. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1139. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1140. };
  1141. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1142. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1143. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1144. } while (0)
  1145. static inline bool
  1146. nv_two_heads(struct drm_device *dev)
  1147. {
  1148. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1149. const int impl = dev->pci_device & 0x0ff0;
  1150. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1151. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1152. return true;
  1153. return false;
  1154. }
  1155. static inline bool
  1156. nv_gf4_disp_arch(struct drm_device *dev)
  1157. {
  1158. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1159. }
  1160. static inline bool
  1161. nv_two_reg_pll(struct drm_device *dev)
  1162. {
  1163. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1164. const int impl = dev->pci_device & 0x0ff0;
  1165. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1166. return true;
  1167. return false;
  1168. }
  1169. static inline bool
  1170. nv_match_device(struct drm_device *dev, unsigned device,
  1171. unsigned sub_vendor, unsigned sub_device)
  1172. {
  1173. return dev->pdev->device == device &&
  1174. dev->pdev->subsystem_vendor == sub_vendor &&
  1175. dev->pdev->subsystem_device == sub_device;
  1176. }
  1177. #define NV_SW 0x0000506e
  1178. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1179. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1180. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1181. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1182. #define NV_SW_DMA_VBLSEM 0x0000018c
  1183. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1184. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1185. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1186. #endif /* __NOUVEAU_DRV_H__ */