core.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /**
  2. * core.c - DesignWare USB3 DRD Controller Core file
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/module.h>
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/ioport.h>
  46. #include <linux/io.h>
  47. #include <linux/list.h>
  48. #include <linux/delay.h>
  49. #include <linux/dma-mapping.h>
  50. #include <linux/usb/ch9.h>
  51. #include <linux/usb/gadget.h>
  52. #include <linux/module.h>
  53. #include "core.h"
  54. #include "gadget.h"
  55. #include "io.h"
  56. #include "debug.h"
  57. static char *maximum_speed = "super";
  58. module_param(maximum_speed, charp, 0);
  59. MODULE_PARM_DESC(maximum_speed, "Maximum supported speed.");
  60. /**
  61. * dwc3_core_soft_reset - Issues core soft reset and PHY reset
  62. * @dwc: pointer to our context structure
  63. */
  64. static void dwc3_core_soft_reset(struct dwc3 *dwc)
  65. {
  66. u32 reg;
  67. /* Before Resetting PHY, put Core in Reset */
  68. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  69. reg |= DWC3_GCTL_CORESOFTRESET;
  70. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  71. /* Assert USB3 PHY reset */
  72. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  73. reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
  74. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  75. /* Assert USB2 PHY reset */
  76. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  77. reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
  78. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  79. mdelay(100);
  80. /* Clear USB3 PHY reset */
  81. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  82. reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
  83. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  84. /* Clear USB2 PHY reset */
  85. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  86. reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
  87. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  88. /* After PHYs are stable we can take Core out of reset state */
  89. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  90. reg &= ~DWC3_GCTL_CORESOFTRESET;
  91. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  92. }
  93. /**
  94. * dwc3_free_one_event_buffer - Frees one event buffer
  95. * @dwc: Pointer to our controller context structure
  96. * @evt: Pointer to event buffer to be freed
  97. */
  98. static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
  99. struct dwc3_event_buffer *evt)
  100. {
  101. dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
  102. kfree(evt);
  103. }
  104. /**
  105. * dwc3_alloc_one_event_buffer - Allocated one event buffer structure
  106. * @dwc: Pointer to our controller context structure
  107. * @length: size of the event buffer
  108. *
  109. * Returns a pointer to the allocated event buffer structure on succes
  110. * otherwise ERR_PTR(errno).
  111. */
  112. static struct dwc3_event_buffer *__devinit
  113. dwc3_alloc_one_event_buffer(struct dwc3 *dwc, unsigned length)
  114. {
  115. struct dwc3_event_buffer *evt;
  116. evt = kzalloc(sizeof(*evt), GFP_KERNEL);
  117. if (!evt)
  118. return ERR_PTR(-ENOMEM);
  119. evt->dwc = dwc;
  120. evt->length = length;
  121. evt->buf = dma_alloc_coherent(dwc->dev, length,
  122. &evt->dma, GFP_KERNEL);
  123. if (!evt->buf) {
  124. kfree(evt);
  125. return ERR_PTR(-ENOMEM);
  126. }
  127. return evt;
  128. }
  129. /**
  130. * dwc3_free_event_buffers - frees all allocated event buffers
  131. * @dwc: Pointer to our controller context structure
  132. */
  133. static void dwc3_free_event_buffers(struct dwc3 *dwc)
  134. {
  135. struct dwc3_event_buffer *evt;
  136. int i;
  137. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  138. evt = dwc->ev_buffs[i];
  139. if (evt) {
  140. dwc3_free_one_event_buffer(dwc, evt);
  141. dwc->ev_buffs[i] = NULL;
  142. }
  143. }
  144. }
  145. /**
  146. * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
  147. * @dwc: Pointer to out controller context structure
  148. * @num: number of event buffers to allocate
  149. * @length: size of event buffer
  150. *
  151. * Returns 0 on success otherwise negative errno. In error the case, dwc
  152. * may contain some buffers allocated but not all which were requested.
  153. */
  154. static int __devinit dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned num,
  155. unsigned length)
  156. {
  157. int i;
  158. for (i = 0; i < num; i++) {
  159. struct dwc3_event_buffer *evt;
  160. evt = dwc3_alloc_one_event_buffer(dwc, length);
  161. if (IS_ERR(evt)) {
  162. dev_err(dwc->dev, "can't allocate event buffer\n");
  163. return PTR_ERR(evt);
  164. }
  165. dwc->ev_buffs[i] = evt;
  166. }
  167. return 0;
  168. }
  169. /**
  170. * dwc3_event_buffers_setup - setup our allocated event buffers
  171. * @dwc: Pointer to out controller context structure
  172. *
  173. * Returns 0 on success otherwise negative errno.
  174. */
  175. static int __devinit dwc3_event_buffers_setup(struct dwc3 *dwc)
  176. {
  177. struct dwc3_event_buffer *evt;
  178. int n;
  179. for (n = 0; n < DWC3_EVENT_BUFFERS_NUM; n++) {
  180. evt = dwc->ev_buffs[n];
  181. dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
  182. evt->buf, (unsigned long long) evt->dma,
  183. evt->length);
  184. dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
  185. lower_32_bits(evt->dma));
  186. dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
  187. upper_32_bits(evt->dma));
  188. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
  189. evt->length & 0xffff);
  190. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
  191. }
  192. return 0;
  193. }
  194. static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
  195. {
  196. struct dwc3_event_buffer *evt;
  197. int n;
  198. for (n = 0; n < DWC3_EVENT_BUFFERS_NUM; n++) {
  199. evt = dwc->ev_buffs[n];
  200. dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
  201. dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
  202. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), 0);
  203. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
  204. }
  205. }
  206. static void __devinit dwc3_cache_hwparams(struct dwc3 *dwc)
  207. {
  208. struct dwc3_hwparams *parms = &dwc->hwparams;
  209. parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
  210. parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
  211. parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
  212. parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
  213. parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
  214. parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
  215. parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
  216. parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
  217. parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
  218. }
  219. /**
  220. * dwc3_core_init - Low-level initialization of DWC3 Core
  221. * @dwc: Pointer to our controller context structure
  222. *
  223. * Returns 0 on success otherwise negative errno.
  224. */
  225. static int __devinit dwc3_core_init(struct dwc3 *dwc)
  226. {
  227. unsigned long timeout;
  228. u32 reg;
  229. int ret;
  230. reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
  231. /* This should read as U3 followed by revision number */
  232. if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
  233. dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
  234. ret = -ENODEV;
  235. goto err0;
  236. }
  237. dwc->revision = reg & DWC3_GSNPSREV_MASK;
  238. dwc3_core_soft_reset(dwc);
  239. /* issue device SoftReset too */
  240. timeout = jiffies + msecs_to_jiffies(500);
  241. dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
  242. do {
  243. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  244. if (!(reg & DWC3_DCTL_CSFTRST))
  245. break;
  246. if (time_after(jiffies, timeout)) {
  247. dev_err(dwc->dev, "Reset Timed Out\n");
  248. ret = -ETIMEDOUT;
  249. goto err0;
  250. }
  251. cpu_relax();
  252. } while (true);
  253. ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_NUM,
  254. DWC3_EVENT_BUFFERS_SIZE);
  255. if (ret) {
  256. dev_err(dwc->dev, "failed to allocate event buffers\n");
  257. ret = -ENOMEM;
  258. goto err1;
  259. }
  260. ret = dwc3_event_buffers_setup(dwc);
  261. if (ret) {
  262. dev_err(dwc->dev, "failed to setup event buffers\n");
  263. goto err1;
  264. }
  265. dwc3_cache_hwparams(dwc);
  266. return 0;
  267. err1:
  268. dwc3_free_event_buffers(dwc);
  269. err0:
  270. return ret;
  271. }
  272. static void dwc3_core_exit(struct dwc3 *dwc)
  273. {
  274. dwc3_event_buffers_cleanup(dwc);
  275. dwc3_free_event_buffers(dwc);
  276. }
  277. #define DWC3_ALIGN_MASK (16 - 1)
  278. static int __devinit dwc3_probe(struct platform_device *pdev)
  279. {
  280. const struct platform_device_id *id = platform_get_device_id(pdev);
  281. struct resource *res;
  282. struct dwc3 *dwc;
  283. void __iomem *regs;
  284. unsigned int features = id->driver_data;
  285. int ret = -ENOMEM;
  286. int irq;
  287. void *mem;
  288. mem = kzalloc(sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
  289. if (!mem) {
  290. dev_err(&pdev->dev, "not enough memory\n");
  291. goto err0;
  292. }
  293. dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
  294. dwc->mem = mem;
  295. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  296. if (!res) {
  297. dev_err(&pdev->dev, "missing resource\n");
  298. goto err1;
  299. }
  300. res = request_mem_region(res->start, resource_size(res),
  301. dev_name(&pdev->dev));
  302. if (!res) {
  303. dev_err(&pdev->dev, "can't request mem region\n");
  304. goto err1;
  305. }
  306. regs = ioremap(res->start, resource_size(res));
  307. if (!regs) {
  308. dev_err(&pdev->dev, "ioremap failed\n");
  309. goto err2;
  310. }
  311. irq = platform_get_irq(pdev, 0);
  312. if (irq < 0) {
  313. dev_err(&pdev->dev, "missing IRQ\n");
  314. goto err3;
  315. }
  316. spin_lock_init(&dwc->lock);
  317. platform_set_drvdata(pdev, dwc);
  318. dwc->regs = regs;
  319. dwc->regs_size = resource_size(res);
  320. dwc->dev = &pdev->dev;
  321. dwc->irq = irq;
  322. if (!strncmp("super", maximum_speed, 5))
  323. dwc->maximum_speed = DWC3_DCFG_SUPERSPEED;
  324. else if (!strncmp("high", maximum_speed, 4))
  325. dwc->maximum_speed = DWC3_DCFG_HIGHSPEED;
  326. else if (!strncmp("full", maximum_speed, 4))
  327. dwc->maximum_speed = DWC3_DCFG_FULLSPEED1;
  328. else if (!strncmp("low", maximum_speed, 3))
  329. dwc->maximum_speed = DWC3_DCFG_LOWSPEED;
  330. else
  331. dwc->maximum_speed = DWC3_DCFG_SUPERSPEED;
  332. pm_runtime_enable(&pdev->dev);
  333. pm_runtime_get_sync(&pdev->dev);
  334. pm_runtime_forbid(&pdev->dev);
  335. ret = dwc3_core_init(dwc);
  336. if (ret) {
  337. dev_err(&pdev->dev, "failed to initialize core\n");
  338. goto err3;
  339. }
  340. if (features & DWC3_HAS_PERIPHERAL) {
  341. ret = dwc3_gadget_init(dwc);
  342. if (ret) {
  343. dev_err(&pdev->dev, "failed to initialized gadget\n");
  344. goto err4;
  345. }
  346. }
  347. ret = dwc3_debugfs_init(dwc);
  348. if (ret) {
  349. dev_err(&pdev->dev, "failed to initialize debugfs\n");
  350. goto err5;
  351. }
  352. pm_runtime_allow(&pdev->dev);
  353. return 0;
  354. err5:
  355. if (features & DWC3_HAS_PERIPHERAL)
  356. dwc3_gadget_exit(dwc);
  357. err4:
  358. dwc3_core_exit(dwc);
  359. err3:
  360. iounmap(regs);
  361. err2:
  362. release_mem_region(res->start, resource_size(res));
  363. err1:
  364. kfree(dwc->mem);
  365. err0:
  366. return ret;
  367. }
  368. static int __devexit dwc3_remove(struct platform_device *pdev)
  369. {
  370. const struct platform_device_id *id = platform_get_device_id(pdev);
  371. struct dwc3 *dwc = platform_get_drvdata(pdev);
  372. struct resource *res;
  373. unsigned int features = id->driver_data;
  374. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  375. pm_runtime_put(&pdev->dev);
  376. pm_runtime_disable(&pdev->dev);
  377. dwc3_debugfs_exit(dwc);
  378. if (features & DWC3_HAS_PERIPHERAL)
  379. dwc3_gadget_exit(dwc);
  380. dwc3_core_exit(dwc);
  381. release_mem_region(res->start, resource_size(res));
  382. iounmap(dwc->regs);
  383. kfree(dwc->mem);
  384. return 0;
  385. }
  386. static const struct platform_device_id dwc3_id_table[] __devinitconst = {
  387. {
  388. .name = "dwc3-omap",
  389. .driver_data = (DWC3_HAS_PERIPHERAL
  390. | DWC3_HAS_XHCI
  391. | DWC3_HAS_OTG),
  392. },
  393. {
  394. .name = "dwc3-pci",
  395. .driver_data = DWC3_HAS_PERIPHERAL,
  396. },
  397. { }, /* Terminating Entry */
  398. };
  399. MODULE_DEVICE_TABLE(platform, dwc3_id_table);
  400. static struct platform_driver dwc3_driver = {
  401. .probe = dwc3_probe,
  402. .remove = __devexit_p(dwc3_remove),
  403. .driver = {
  404. .name = "dwc3",
  405. },
  406. .id_table = dwc3_id_table,
  407. };
  408. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  409. MODULE_LICENSE("Dual BSD/GPL");
  410. MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");
  411. static int __devinit dwc3_init(void)
  412. {
  413. return platform_driver_register(&dwc3_driver);
  414. }
  415. module_init(dwc3_init);
  416. static void __exit dwc3_exit(void)
  417. {
  418. platform_driver_unregister(&dwc3_driver);
  419. }
  420. module_exit(dwc3_exit);