intel_ringbuffer.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct drm_device *dev,
  47. struct intel_ring_buffer *ring,
  48. u32 invalidate_domains,
  49. u32 flush_domains)
  50. {
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. intel_ring_begin(dev, ring, 2);
  105. intel_ring_emit(dev, ring, cmd);
  106. intel_ring_emit(dev, ring, MI_NOOP);
  107. intel_ring_advance(dev, ring);
  108. }
  109. }
  110. static unsigned int render_ring_get_head(struct drm_device *dev,
  111. struct intel_ring_buffer *ring)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  115. }
  116. static void ring_set_tail(struct drm_device *dev,
  117. struct intel_ring_buffer *ring,
  118. u32 value)
  119. {
  120. drm_i915_private_t *dev_priv = dev->dev_private;
  121. I915_WRITE_TAIL(ring, ring->tail);
  122. }
  123. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  124. struct intel_ring_buffer *ring)
  125. {
  126. drm_i915_private_t *dev_priv = dev->dev_private;
  127. u32 acthd_reg = INTEL_INFO(dev)->gen ? ACTHD_I965 : ACTHD;
  128. return I915_READ(acthd_reg);
  129. }
  130. static int init_ring_common(struct drm_device *dev,
  131. struct intel_ring_buffer *ring)
  132. {
  133. u32 head;
  134. drm_i915_private_t *dev_priv = dev->dev_private;
  135. struct drm_i915_gem_object *obj_priv;
  136. obj_priv = to_intel_bo(ring->gem_object);
  137. /* Stop the ring if it's running. */
  138. I915_WRITE(ring->regs.ctl, 0);
  139. I915_WRITE(ring->regs.head, 0);
  140. ring->set_tail(dev, ring, 0);
  141. /* Initialize the ring. */
  142. I915_WRITE_START(ring, obj_priv->gtt_offset);
  143. head = ring->get_head(dev, ring);
  144. /* G45 ring initialization fails to reset head to zero */
  145. if (head != 0) {
  146. DRM_ERROR("%s head not reset to zero "
  147. "ctl %08x head %08x tail %08x start %08x\n",
  148. ring->name,
  149. I915_READ(ring->regs.ctl),
  150. I915_READ(ring->regs.head),
  151. I915_READ_TAIL(ring),
  152. I915_READ_START(ring));
  153. I915_WRITE(ring->regs.head, 0);
  154. DRM_ERROR("%s head forced to zero "
  155. "ctl %08x head %08x tail %08x start %08x\n",
  156. ring->name,
  157. I915_READ(ring->regs.ctl),
  158. I915_READ(ring->regs.head),
  159. I915_READ_TAIL(ring),
  160. I915_READ_START(ring));
  161. }
  162. I915_WRITE(ring->regs.ctl,
  163. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  164. | RING_NO_REPORT | RING_VALID);
  165. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  166. /* If the head is still not zero, the ring is dead */
  167. if (head != 0) {
  168. DRM_ERROR("%s initialization failed "
  169. "ctl %08x head %08x tail %08x start %08x\n",
  170. ring->name,
  171. I915_READ(ring->regs.ctl),
  172. I915_READ(ring->regs.head),
  173. I915_READ_TAIL(ring),
  174. I915_READ_START(ring));
  175. return -EIO;
  176. }
  177. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  178. i915_kernel_lost_context(dev);
  179. else {
  180. ring->head = ring->get_head(dev, ring);
  181. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  182. ring->space = ring->head - (ring->tail + 8);
  183. if (ring->space < 0)
  184. ring->space += ring->size;
  185. }
  186. return 0;
  187. }
  188. static int init_render_ring(struct drm_device *dev,
  189. struct intel_ring_buffer *ring)
  190. {
  191. drm_i915_private_t *dev_priv = dev->dev_private;
  192. int ret = init_ring_common(dev, ring);
  193. int mode;
  194. if (INTEL_INFO(dev)->gen > 3) {
  195. mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  196. if (IS_GEN6(dev))
  197. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  198. I915_WRITE(MI_MODE, mode);
  199. }
  200. return ret;
  201. }
  202. #define PIPE_CONTROL_FLUSH(addr) \
  203. do { \
  204. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  205. PIPE_CONTROL_DEPTH_STALL | 2); \
  206. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  207. OUT_RING(0); \
  208. OUT_RING(0); \
  209. } while (0)
  210. /**
  211. * Creates a new sequence number, emitting a write of it to the status page
  212. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  213. *
  214. * Must be called with struct_lock held.
  215. *
  216. * Returned sequence numbers are nonzero on success.
  217. */
  218. static u32
  219. render_ring_add_request(struct drm_device *dev,
  220. struct intel_ring_buffer *ring,
  221. struct drm_file *file_priv,
  222. u32 flush_domains)
  223. {
  224. drm_i915_private_t *dev_priv = dev->dev_private;
  225. u32 seqno;
  226. seqno = i915_gem_get_seqno(dev);
  227. if (IS_GEN6(dev)) {
  228. BEGIN_LP_RING(6);
  229. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  230. OUT_RING(PIPE_CONTROL_QW_WRITE |
  231. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  232. PIPE_CONTROL_NOTIFY);
  233. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  234. OUT_RING(seqno);
  235. OUT_RING(0);
  236. OUT_RING(0);
  237. ADVANCE_LP_RING();
  238. } else if (HAS_PIPE_CONTROL(dev)) {
  239. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  240. /*
  241. * Workaround qword write incoherence by flushing the
  242. * PIPE_NOTIFY buffers out to memory before requesting
  243. * an interrupt.
  244. */
  245. BEGIN_LP_RING(32);
  246. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  247. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  248. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  249. OUT_RING(seqno);
  250. OUT_RING(0);
  251. PIPE_CONTROL_FLUSH(scratch_addr);
  252. scratch_addr += 128; /* write to separate cachelines */
  253. PIPE_CONTROL_FLUSH(scratch_addr);
  254. scratch_addr += 128;
  255. PIPE_CONTROL_FLUSH(scratch_addr);
  256. scratch_addr += 128;
  257. PIPE_CONTROL_FLUSH(scratch_addr);
  258. scratch_addr += 128;
  259. PIPE_CONTROL_FLUSH(scratch_addr);
  260. scratch_addr += 128;
  261. PIPE_CONTROL_FLUSH(scratch_addr);
  262. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  263. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  264. PIPE_CONTROL_NOTIFY);
  265. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  266. OUT_RING(seqno);
  267. OUT_RING(0);
  268. ADVANCE_LP_RING();
  269. } else {
  270. BEGIN_LP_RING(4);
  271. OUT_RING(MI_STORE_DWORD_INDEX);
  272. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  273. OUT_RING(seqno);
  274. OUT_RING(MI_USER_INTERRUPT);
  275. ADVANCE_LP_RING();
  276. }
  277. return seqno;
  278. }
  279. static u32
  280. render_ring_get_gem_seqno(struct drm_device *dev,
  281. struct intel_ring_buffer *ring)
  282. {
  283. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  284. if (HAS_PIPE_CONTROL(dev))
  285. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  286. else
  287. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  288. }
  289. static void
  290. render_ring_get_user_irq(struct drm_device *dev,
  291. struct intel_ring_buffer *ring)
  292. {
  293. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  294. unsigned long irqflags;
  295. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  296. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  297. if (HAS_PCH_SPLIT(dev))
  298. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  299. else
  300. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  301. }
  302. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  303. }
  304. static void
  305. render_ring_put_user_irq(struct drm_device *dev,
  306. struct intel_ring_buffer *ring)
  307. {
  308. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  309. unsigned long irqflags;
  310. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  311. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  312. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  313. if (HAS_PCH_SPLIT(dev))
  314. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  315. else
  316. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  317. }
  318. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  319. }
  320. static void render_setup_status_page(struct drm_device *dev,
  321. struct intel_ring_buffer *ring)
  322. {
  323. drm_i915_private_t *dev_priv = dev->dev_private;
  324. if (IS_GEN6(dev)) {
  325. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  326. I915_READ(HWS_PGA_GEN6); /* posting read */
  327. } else {
  328. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  329. I915_READ(HWS_PGA); /* posting read */
  330. }
  331. }
  332. void
  333. bsd_ring_flush(struct drm_device *dev,
  334. struct intel_ring_buffer *ring,
  335. u32 invalidate_domains,
  336. u32 flush_domains)
  337. {
  338. intel_ring_begin(dev, ring, 2);
  339. intel_ring_emit(dev, ring, MI_FLUSH);
  340. intel_ring_emit(dev, ring, MI_NOOP);
  341. intel_ring_advance(dev, ring);
  342. }
  343. static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
  344. struct intel_ring_buffer *ring)
  345. {
  346. drm_i915_private_t *dev_priv = dev->dev_private;
  347. return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
  348. }
  349. static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  350. struct intel_ring_buffer *ring)
  351. {
  352. drm_i915_private_t *dev_priv = dev->dev_private;
  353. return I915_READ(BSD_RING_ACTHD);
  354. }
  355. static int init_bsd_ring(struct drm_device *dev,
  356. struct intel_ring_buffer *ring)
  357. {
  358. return init_ring_common(dev, ring);
  359. }
  360. static u32
  361. bsd_ring_add_request(struct drm_device *dev,
  362. struct intel_ring_buffer *ring,
  363. struct drm_file *file_priv,
  364. u32 flush_domains)
  365. {
  366. u32 seqno;
  367. seqno = i915_gem_get_seqno(dev);
  368. intel_ring_begin(dev, ring, 4);
  369. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  370. intel_ring_emit(dev, ring,
  371. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  372. intel_ring_emit(dev, ring, seqno);
  373. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  374. intel_ring_advance(dev, ring);
  375. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  376. return seqno;
  377. }
  378. static void bsd_setup_status_page(struct drm_device *dev,
  379. struct intel_ring_buffer *ring)
  380. {
  381. drm_i915_private_t *dev_priv = dev->dev_private;
  382. I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
  383. I915_READ(BSD_HWS_PGA);
  384. }
  385. static void
  386. bsd_ring_get_user_irq(struct drm_device *dev,
  387. struct intel_ring_buffer *ring)
  388. {
  389. /* do nothing */
  390. }
  391. static void
  392. bsd_ring_put_user_irq(struct drm_device *dev,
  393. struct intel_ring_buffer *ring)
  394. {
  395. /* do nothing */
  396. }
  397. static u32
  398. bsd_ring_get_gem_seqno(struct drm_device *dev,
  399. struct intel_ring_buffer *ring)
  400. {
  401. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  402. }
  403. static int
  404. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  405. struct intel_ring_buffer *ring,
  406. struct drm_i915_gem_execbuffer2 *exec,
  407. struct drm_clip_rect *cliprects,
  408. uint64_t exec_offset)
  409. {
  410. uint32_t exec_start;
  411. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  412. intel_ring_begin(dev, ring, 2);
  413. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  414. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  415. intel_ring_emit(dev, ring, exec_start);
  416. intel_ring_advance(dev, ring);
  417. return 0;
  418. }
  419. static int
  420. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  421. struct intel_ring_buffer *ring,
  422. struct drm_i915_gem_execbuffer2 *exec,
  423. struct drm_clip_rect *cliprects,
  424. uint64_t exec_offset)
  425. {
  426. drm_i915_private_t *dev_priv = dev->dev_private;
  427. int nbox = exec->num_cliprects;
  428. int i = 0, count;
  429. uint32_t exec_start, exec_len;
  430. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  431. exec_len = (uint32_t) exec->batch_len;
  432. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  433. count = nbox ? nbox : 1;
  434. for (i = 0; i < count; i++) {
  435. if (i < nbox) {
  436. int ret = i915_emit_box(dev, cliprects, i,
  437. exec->DR1, exec->DR4);
  438. if (ret)
  439. return ret;
  440. }
  441. if (IS_I830(dev) || IS_845G(dev)) {
  442. intel_ring_begin(dev, ring, 4);
  443. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  444. intel_ring_emit(dev, ring,
  445. exec_start | MI_BATCH_NON_SECURE);
  446. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  447. intel_ring_emit(dev, ring, 0);
  448. } else {
  449. intel_ring_begin(dev, ring, 4);
  450. if (INTEL_INFO(dev)->gen >= 4) {
  451. intel_ring_emit(dev, ring,
  452. MI_BATCH_BUFFER_START | (2 << 6)
  453. | MI_BATCH_NON_SECURE_I965);
  454. intel_ring_emit(dev, ring, exec_start);
  455. } else {
  456. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  457. | (2 << 6));
  458. intel_ring_emit(dev, ring, exec_start |
  459. MI_BATCH_NON_SECURE);
  460. }
  461. }
  462. intel_ring_advance(dev, ring);
  463. }
  464. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  465. intel_ring_begin(dev, ring, 2);
  466. intel_ring_emit(dev, ring, MI_FLUSH |
  467. MI_NO_WRITE_FLUSH |
  468. MI_INVALIDATE_ISP );
  469. intel_ring_emit(dev, ring, MI_NOOP);
  470. intel_ring_advance(dev, ring);
  471. }
  472. /* XXX breadcrumb */
  473. return 0;
  474. }
  475. static void cleanup_status_page(struct drm_device *dev,
  476. struct intel_ring_buffer *ring)
  477. {
  478. drm_i915_private_t *dev_priv = dev->dev_private;
  479. struct drm_gem_object *obj;
  480. struct drm_i915_gem_object *obj_priv;
  481. obj = ring->status_page.obj;
  482. if (obj == NULL)
  483. return;
  484. obj_priv = to_intel_bo(obj);
  485. kunmap(obj_priv->pages[0]);
  486. i915_gem_object_unpin(obj);
  487. drm_gem_object_unreference(obj);
  488. ring->status_page.obj = NULL;
  489. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  490. }
  491. static int init_status_page(struct drm_device *dev,
  492. struct intel_ring_buffer *ring)
  493. {
  494. drm_i915_private_t *dev_priv = dev->dev_private;
  495. struct drm_gem_object *obj;
  496. struct drm_i915_gem_object *obj_priv;
  497. int ret;
  498. obj = i915_gem_alloc_object(dev, 4096);
  499. if (obj == NULL) {
  500. DRM_ERROR("Failed to allocate status page\n");
  501. ret = -ENOMEM;
  502. goto err;
  503. }
  504. obj_priv = to_intel_bo(obj);
  505. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  506. ret = i915_gem_object_pin(obj, 4096);
  507. if (ret != 0) {
  508. goto err_unref;
  509. }
  510. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  511. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  512. if (ring->status_page.page_addr == NULL) {
  513. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  514. goto err_unpin;
  515. }
  516. ring->status_page.obj = obj;
  517. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  518. ring->setup_status_page(dev, ring);
  519. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  520. ring->name, ring->status_page.gfx_addr);
  521. return 0;
  522. err_unpin:
  523. i915_gem_object_unpin(obj);
  524. err_unref:
  525. drm_gem_object_unreference(obj);
  526. err:
  527. return ret;
  528. }
  529. int intel_init_ring_buffer(struct drm_device *dev,
  530. struct intel_ring_buffer *ring)
  531. {
  532. struct drm_i915_private *dev_priv = dev->dev_private;
  533. struct drm_i915_gem_object *obj_priv;
  534. struct drm_gem_object *obj;
  535. int ret;
  536. ring->dev = dev;
  537. if (I915_NEED_GFX_HWS(dev)) {
  538. ret = init_status_page(dev, ring);
  539. if (ret)
  540. return ret;
  541. }
  542. obj = i915_gem_alloc_object(dev, ring->size);
  543. if (obj == NULL) {
  544. DRM_ERROR("Failed to allocate ringbuffer\n");
  545. ret = -ENOMEM;
  546. goto err_hws;
  547. }
  548. ring->gem_object = obj;
  549. ret = i915_gem_object_pin(obj, ring->alignment);
  550. if (ret)
  551. goto err_unref;
  552. obj_priv = to_intel_bo(obj);
  553. ring->map.size = ring->size;
  554. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  555. ring->map.type = 0;
  556. ring->map.flags = 0;
  557. ring->map.mtrr = 0;
  558. drm_core_ioremap_wc(&ring->map, dev);
  559. if (ring->map.handle == NULL) {
  560. DRM_ERROR("Failed to map ringbuffer.\n");
  561. ret = -EINVAL;
  562. goto err_unpin;
  563. }
  564. ring->virtual_start = ring->map.handle;
  565. ret = ring->init(dev, ring);
  566. if (ret)
  567. goto err_unmap;
  568. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  569. i915_kernel_lost_context(dev);
  570. else {
  571. ring->head = ring->get_head(dev, ring);
  572. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  573. ring->space = ring->head - (ring->tail + 8);
  574. if (ring->space < 0)
  575. ring->space += ring->size;
  576. }
  577. INIT_LIST_HEAD(&ring->active_list);
  578. INIT_LIST_HEAD(&ring->request_list);
  579. return ret;
  580. err_unmap:
  581. drm_core_ioremapfree(&ring->map, dev);
  582. err_unpin:
  583. i915_gem_object_unpin(obj);
  584. err_unref:
  585. drm_gem_object_unreference(obj);
  586. ring->gem_object = NULL;
  587. err_hws:
  588. cleanup_status_page(dev, ring);
  589. return ret;
  590. }
  591. void intel_cleanup_ring_buffer(struct drm_device *dev,
  592. struct intel_ring_buffer *ring)
  593. {
  594. if (ring->gem_object == NULL)
  595. return;
  596. drm_core_ioremapfree(&ring->map, dev);
  597. i915_gem_object_unpin(ring->gem_object);
  598. drm_gem_object_unreference(ring->gem_object);
  599. ring->gem_object = NULL;
  600. cleanup_status_page(dev, ring);
  601. }
  602. int intel_wrap_ring_buffer(struct drm_device *dev,
  603. struct intel_ring_buffer *ring)
  604. {
  605. unsigned int *virt;
  606. int rem;
  607. rem = ring->size - ring->tail;
  608. if (ring->space < rem) {
  609. int ret = intel_wait_ring_buffer(dev, ring, rem);
  610. if (ret)
  611. return ret;
  612. }
  613. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  614. rem /= 8;
  615. while (rem--) {
  616. *virt++ = MI_NOOP;
  617. *virt++ = MI_NOOP;
  618. }
  619. ring->tail = 0;
  620. ring->space = ring->head - 8;
  621. return 0;
  622. }
  623. int intel_wait_ring_buffer(struct drm_device *dev,
  624. struct intel_ring_buffer *ring, int n)
  625. {
  626. unsigned long end;
  627. trace_i915_ring_wait_begin (dev);
  628. end = jiffies + 3 * HZ;
  629. do {
  630. ring->head = ring->get_head(dev, ring);
  631. ring->space = ring->head - (ring->tail + 8);
  632. if (ring->space < 0)
  633. ring->space += ring->size;
  634. if (ring->space >= n) {
  635. trace_i915_ring_wait_end (dev);
  636. return 0;
  637. }
  638. if (dev->primary->master) {
  639. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  640. if (master_priv->sarea_priv)
  641. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  642. }
  643. yield();
  644. } while (!time_after(jiffies, end));
  645. trace_i915_ring_wait_end (dev);
  646. return -EBUSY;
  647. }
  648. void intel_ring_begin(struct drm_device *dev,
  649. struct intel_ring_buffer *ring, int num_dwords)
  650. {
  651. int n = 4*num_dwords;
  652. if (unlikely(ring->tail + n > ring->size))
  653. intel_wrap_ring_buffer(dev, ring);
  654. if (unlikely(ring->space < n))
  655. intel_wait_ring_buffer(dev, ring, n);
  656. ring->space -= n;
  657. }
  658. void intel_ring_advance(struct drm_device *dev,
  659. struct intel_ring_buffer *ring)
  660. {
  661. ring->tail &= ring->size - 1;
  662. ring->set_tail(dev, ring, ring->tail);
  663. }
  664. void intel_fill_struct(struct drm_device *dev,
  665. struct intel_ring_buffer *ring,
  666. void *data,
  667. unsigned int len)
  668. {
  669. unsigned int *virt = ring->virtual_start + ring->tail;
  670. BUG_ON((len&~(4-1)) != 0);
  671. intel_ring_begin(dev, ring, len/4);
  672. memcpy(virt, data, len);
  673. ring->tail += len;
  674. ring->tail &= ring->size - 1;
  675. ring->space -= len;
  676. intel_ring_advance(dev, ring);
  677. }
  678. static const struct intel_ring_buffer render_ring = {
  679. .name = "render ring",
  680. .id = RING_RENDER,
  681. .regs = {
  682. .ctl = PRB0_CTL,
  683. .head = PRB0_HEAD,
  684. },
  685. .mmio_base = RENDER_RING_BASE,
  686. .size = 32 * PAGE_SIZE,
  687. .alignment = PAGE_SIZE,
  688. .virtual_start = NULL,
  689. .dev = NULL,
  690. .gem_object = NULL,
  691. .head = 0,
  692. .tail = 0,
  693. .space = 0,
  694. .user_irq_refcount = 0,
  695. .irq_gem_seqno = 0,
  696. .waiting_gem_seqno = 0,
  697. .setup_status_page = render_setup_status_page,
  698. .init = init_render_ring,
  699. .get_head = render_ring_get_head,
  700. .set_tail = ring_set_tail,
  701. .get_active_head = render_ring_get_active_head,
  702. .flush = render_ring_flush,
  703. .add_request = render_ring_add_request,
  704. .get_gem_seqno = render_ring_get_gem_seqno,
  705. .user_irq_get = render_ring_get_user_irq,
  706. .user_irq_put = render_ring_put_user_irq,
  707. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  708. .status_page = {NULL, 0, NULL},
  709. .map = {0,}
  710. };
  711. /* ring buffer for bit-stream decoder */
  712. static const struct intel_ring_buffer bsd_ring = {
  713. .name = "bsd ring",
  714. .id = RING_BSD,
  715. .regs = {
  716. .ctl = BSD_RING_CTL,
  717. .head = BSD_RING_HEAD,
  718. },
  719. .mmio_base = BSD_RING_BASE,
  720. .size = 32 * PAGE_SIZE,
  721. .alignment = PAGE_SIZE,
  722. .virtual_start = NULL,
  723. .dev = NULL,
  724. .gem_object = NULL,
  725. .head = 0,
  726. .tail = 0,
  727. .space = 0,
  728. .user_irq_refcount = 0,
  729. .irq_gem_seqno = 0,
  730. .waiting_gem_seqno = 0,
  731. .setup_status_page = bsd_setup_status_page,
  732. .init = init_bsd_ring,
  733. .get_head = bsd_ring_get_head,
  734. .set_tail = ring_set_tail,
  735. .get_active_head = bsd_ring_get_active_head,
  736. .flush = bsd_ring_flush,
  737. .add_request = bsd_ring_add_request,
  738. .get_gem_seqno = bsd_ring_get_gem_seqno,
  739. .user_irq_get = bsd_ring_get_user_irq,
  740. .user_irq_put = bsd_ring_put_user_irq,
  741. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  742. .status_page = {NULL, 0, NULL},
  743. .map = {0,}
  744. };
  745. static void gen6_bsd_setup_status_page(struct drm_device *dev,
  746. struct intel_ring_buffer *ring)
  747. {
  748. drm_i915_private_t *dev_priv = dev->dev_private;
  749. I915_WRITE(GEN6_BSD_HWS_PGA, ring->status_page.gfx_addr);
  750. I915_READ(GEN6_BSD_HWS_PGA);
  751. }
  752. static inline unsigned int gen6_bsd_ring_get_head(struct drm_device *dev,
  753. struct intel_ring_buffer *ring)
  754. {
  755. drm_i915_private_t *dev_priv = dev->dev_private;
  756. return I915_READ(GEN6_BSD_RING_HEAD) & HEAD_ADDR;
  757. }
  758. static inline void gen6_bsd_ring_set_tail(struct drm_device *dev,
  759. struct intel_ring_buffer *ring,
  760. u32 value)
  761. {
  762. drm_i915_private_t *dev_priv = dev->dev_private;
  763. /* Every tail move must follow the sequence below */
  764. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  765. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  766. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  767. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  768. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  769. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  770. 50))
  771. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  772. I915_WRITE_TAIL(ring, value);
  773. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  774. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  775. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  776. }
  777. static inline unsigned int gen6_bsd_ring_get_active_head(struct drm_device *dev,
  778. struct intel_ring_buffer *ring)
  779. {
  780. drm_i915_private_t *dev_priv = dev->dev_private;
  781. return I915_READ(GEN6_BSD_RING_ACTHD);
  782. }
  783. static void gen6_bsd_ring_flush(struct drm_device *dev,
  784. struct intel_ring_buffer *ring,
  785. u32 invalidate_domains,
  786. u32 flush_domains)
  787. {
  788. intel_ring_begin(dev, ring, 4);
  789. intel_ring_emit(dev, ring, MI_FLUSH_DW);
  790. intel_ring_emit(dev, ring, 0);
  791. intel_ring_emit(dev, ring, 0);
  792. intel_ring_emit(dev, ring, 0);
  793. intel_ring_advance(dev, ring);
  794. }
  795. static int
  796. gen6_bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  797. struct intel_ring_buffer *ring,
  798. struct drm_i915_gem_execbuffer2 *exec,
  799. struct drm_clip_rect *cliprects,
  800. uint64_t exec_offset)
  801. {
  802. uint32_t exec_start;
  803. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  804. intel_ring_begin(dev, ring, 2);
  805. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965); /* bit0-7 is the length on GEN6+ */
  806. intel_ring_emit(dev, ring, exec_start);
  807. intel_ring_advance(dev, ring);
  808. return 0;
  809. }
  810. /* ring buffer for Video Codec for Gen6+ */
  811. static const struct intel_ring_buffer gen6_bsd_ring = {
  812. .name = "gen6 bsd ring",
  813. .id = RING_BSD,
  814. .regs = {
  815. .ctl = GEN6_BSD_RING_CTL,
  816. .head = GEN6_BSD_RING_HEAD,
  817. },
  818. .mmio_base = GEN6_BSD_RING_BASE,
  819. .size = 32 * PAGE_SIZE,
  820. .alignment = PAGE_SIZE,
  821. .virtual_start = NULL,
  822. .dev = NULL,
  823. .gem_object = NULL,
  824. .head = 0,
  825. .tail = 0,
  826. .space = 0,
  827. .user_irq_refcount = 0,
  828. .irq_gem_seqno = 0,
  829. .waiting_gem_seqno = 0,
  830. .setup_status_page = gen6_bsd_setup_status_page,
  831. .init = init_bsd_ring,
  832. .get_head = gen6_bsd_ring_get_head,
  833. .set_tail = gen6_bsd_ring_set_tail,
  834. .get_active_head = gen6_bsd_ring_get_active_head,
  835. .flush = gen6_bsd_ring_flush,
  836. .add_request = bsd_ring_add_request,
  837. .get_gem_seqno = bsd_ring_get_gem_seqno,
  838. .user_irq_get = bsd_ring_get_user_irq,
  839. .user_irq_put = bsd_ring_put_user_irq,
  840. .dispatch_gem_execbuffer = gen6_bsd_ring_dispatch_gem_execbuffer,
  841. .status_page = {NULL, 0, NULL},
  842. .map = {0,}
  843. };
  844. int intel_init_render_ring_buffer(struct drm_device *dev)
  845. {
  846. drm_i915_private_t *dev_priv = dev->dev_private;
  847. dev_priv->render_ring = render_ring;
  848. if (!I915_NEED_GFX_HWS(dev)) {
  849. dev_priv->render_ring.status_page.page_addr
  850. = dev_priv->status_page_dmah->vaddr;
  851. memset(dev_priv->render_ring.status_page.page_addr,
  852. 0, PAGE_SIZE);
  853. }
  854. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  855. }
  856. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  857. {
  858. drm_i915_private_t *dev_priv = dev->dev_private;
  859. if (IS_GEN6(dev))
  860. dev_priv->bsd_ring = gen6_bsd_ring;
  861. else
  862. dev_priv->bsd_ring = bsd_ring;
  863. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  864. }