intel-agp.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  34. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  35. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  36. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  37. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  38. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  39. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  40. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  41. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  42. extern int agp_memory_reserved;
  43. /* Intel 815 register */
  44. #define INTEL_815_APCONT 0x51
  45. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  46. /* Intel i820 registers */
  47. #define INTEL_I820_RDCR 0x51
  48. #define INTEL_I820_ERRSTS 0xc8
  49. /* Intel i840 registers */
  50. #define INTEL_I840_MCHCFG 0x50
  51. #define INTEL_I840_ERRSTS 0xc8
  52. /* Intel i850 registers */
  53. #define INTEL_I850_MCHCFG 0x50
  54. #define INTEL_I850_ERRSTS 0xc8
  55. /* intel 915G registers */
  56. #define I915_GMADDR 0x18
  57. #define I915_MMADDR 0x10
  58. #define I915_PTEADDR 0x1C
  59. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  60. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  61. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  62. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  63. #define I915_IFPADDR 0x60
  64. /* Intel 965G registers */
  65. #define I965_MSAC 0x62
  66. #define I965_IFPADDR 0x70
  67. /* Intel 7505 registers */
  68. #define INTEL_I7505_APSIZE 0x74
  69. #define INTEL_I7505_NCAPID 0x60
  70. #define INTEL_I7505_NISTAT 0x6c
  71. #define INTEL_I7505_ATTBASE 0x78
  72. #define INTEL_I7505_ERRSTS 0x42
  73. #define INTEL_I7505_AGPCTRL 0x70
  74. #define INTEL_I7505_MCHCFG 0x50
  75. static const struct aper_size_info_fixed intel_i810_sizes[] =
  76. {
  77. {64, 16384, 4},
  78. /* The 32M mode still requires a 64k gatt */
  79. {32, 8192, 4}
  80. };
  81. #define AGP_DCACHE_MEMORY 1
  82. #define AGP_PHYS_MEMORY 2
  83. #define INTEL_AGP_CACHED_MEMORY 3
  84. static struct gatt_mask intel_i810_masks[] =
  85. {
  86. {.mask = I810_PTE_VALID, .type = 0},
  87. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  88. {.mask = I810_PTE_VALID, .type = 0},
  89. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  90. .type = INTEL_AGP_CACHED_MEMORY}
  91. };
  92. static struct _intel_private {
  93. struct pci_dev *pcidev; /* device one */
  94. u8 __iomem *registers;
  95. u32 __iomem *gtt; /* I915G */
  96. int num_dcache_entries;
  97. /* gtt_entries is the number of gtt entries that are already mapped
  98. * to stolen memory. Stolen memory is larger than the memory mapped
  99. * through gtt_entries, as it includes some reserved space for the BIOS
  100. * popup and for the GTT.
  101. */
  102. int gtt_entries; /* i830+ */
  103. void __iomem *flush_page;
  104. struct resource ifp_resource;
  105. } intel_private;
  106. static int intel_i810_fetch_size(void)
  107. {
  108. u32 smram_miscc;
  109. struct aper_size_info_fixed *values;
  110. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  111. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  112. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  113. printk(KERN_WARNING PFX "i810 is disabled\n");
  114. return 0;
  115. }
  116. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  117. agp_bridge->previous_size =
  118. agp_bridge->current_size = (void *) (values + 1);
  119. agp_bridge->aperture_size_idx = 1;
  120. return values[1].size;
  121. } else {
  122. agp_bridge->previous_size =
  123. agp_bridge->current_size = (void *) (values);
  124. agp_bridge->aperture_size_idx = 0;
  125. return values[0].size;
  126. }
  127. return 0;
  128. }
  129. static int intel_i810_configure(void)
  130. {
  131. struct aper_size_info_fixed *current_size;
  132. u32 temp;
  133. int i;
  134. current_size = A_SIZE_FIX(agp_bridge->current_size);
  135. if (!intel_private.registers) {
  136. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  137. temp &= 0xfff80000;
  138. intel_private.registers = ioremap(temp, 128 * 4096);
  139. if (!intel_private.registers) {
  140. printk(KERN_ERR PFX "Unable to remap memory.\n");
  141. return -ENOMEM;
  142. }
  143. }
  144. if ((readl(intel_private.registers+I810_DRAM_CTL)
  145. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  146. /* This will need to be dynamically assigned */
  147. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  148. intel_private.num_dcache_entries = 1024;
  149. }
  150. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  151. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  152. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  153. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  154. if (agp_bridge->driver->needs_scratch_page) {
  155. for (i = 0; i < current_size->num_entries; i++) {
  156. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  157. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  158. }
  159. }
  160. global_cache_flush();
  161. return 0;
  162. }
  163. static void intel_i810_cleanup(void)
  164. {
  165. writel(0, intel_private.registers+I810_PGETBL_CTL);
  166. readl(intel_private.registers); /* PCI Posting. */
  167. iounmap(intel_private.registers);
  168. }
  169. static void intel_i810_tlbflush(struct agp_memory *mem)
  170. {
  171. return;
  172. }
  173. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  174. {
  175. return;
  176. }
  177. /* Exists to support ARGB cursors */
  178. static void *i8xx_alloc_pages(void)
  179. {
  180. struct page * page;
  181. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  182. if (page == NULL)
  183. return NULL;
  184. if (set_pages_uc(page, 4) < 0) {
  185. set_pages_wb(page, 4);
  186. __free_pages(page, 2);
  187. return NULL;
  188. }
  189. get_page(page);
  190. atomic_inc(&agp_bridge->current_memory_agp);
  191. return page_address(page);
  192. }
  193. static void i8xx_destroy_pages(void *addr)
  194. {
  195. struct page *page;
  196. if (addr == NULL)
  197. return;
  198. page = virt_to_page(addr);
  199. set_pages_wb(page, 4);
  200. put_page(page);
  201. __free_pages(page, 2);
  202. atomic_dec(&agp_bridge->current_memory_agp);
  203. }
  204. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  205. int type)
  206. {
  207. if (type < AGP_USER_TYPES)
  208. return type;
  209. else if (type == AGP_USER_CACHED_MEMORY)
  210. return INTEL_AGP_CACHED_MEMORY;
  211. else
  212. return 0;
  213. }
  214. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  215. int type)
  216. {
  217. int i, j, num_entries;
  218. void *temp;
  219. int ret = -EINVAL;
  220. int mask_type;
  221. if (mem->page_count == 0)
  222. goto out;
  223. temp = agp_bridge->current_size;
  224. num_entries = A_SIZE_FIX(temp)->num_entries;
  225. if ((pg_start + mem->page_count) > num_entries)
  226. goto out_err;
  227. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  228. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  229. ret = -EBUSY;
  230. goto out_err;
  231. }
  232. }
  233. if (type != mem->type)
  234. goto out_err;
  235. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  236. switch (mask_type) {
  237. case AGP_DCACHE_MEMORY:
  238. if (!mem->is_flushed)
  239. global_cache_flush();
  240. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  241. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  242. intel_private.registers+I810_PTE_BASE+(i*4));
  243. }
  244. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  245. break;
  246. case AGP_PHYS_MEMORY:
  247. case AGP_NORMAL_MEMORY:
  248. if (!mem->is_flushed)
  249. global_cache_flush();
  250. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  251. writel(agp_bridge->driver->mask_memory(agp_bridge,
  252. mem->memory[i],
  253. mask_type),
  254. intel_private.registers+I810_PTE_BASE+(j*4));
  255. }
  256. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  257. break;
  258. default:
  259. goto out_err;
  260. }
  261. agp_bridge->driver->tlb_flush(mem);
  262. out:
  263. ret = 0;
  264. out_err:
  265. mem->is_flushed = 1;
  266. return ret;
  267. }
  268. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  269. int type)
  270. {
  271. int i;
  272. if (mem->page_count == 0)
  273. return 0;
  274. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  275. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  276. }
  277. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  278. agp_bridge->driver->tlb_flush(mem);
  279. return 0;
  280. }
  281. /*
  282. * The i810/i830 requires a physical address to program its mouse
  283. * pointer into hardware.
  284. * However the Xserver still writes to it through the agp aperture.
  285. */
  286. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  287. {
  288. struct agp_memory *new;
  289. void *addr;
  290. switch (pg_count) {
  291. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  292. break;
  293. case 4:
  294. /* kludge to get 4 physical pages for ARGB cursor */
  295. addr = i8xx_alloc_pages();
  296. break;
  297. default:
  298. return NULL;
  299. }
  300. if (addr == NULL)
  301. return NULL;
  302. new = agp_create_memory(pg_count);
  303. if (new == NULL)
  304. return NULL;
  305. new->memory[0] = virt_to_gart(addr);
  306. if (pg_count == 4) {
  307. /* kludge to get 4 physical pages for ARGB cursor */
  308. new->memory[1] = new->memory[0] + PAGE_SIZE;
  309. new->memory[2] = new->memory[1] + PAGE_SIZE;
  310. new->memory[3] = new->memory[2] + PAGE_SIZE;
  311. }
  312. new->page_count = pg_count;
  313. new->num_scratch_pages = pg_count;
  314. new->type = AGP_PHYS_MEMORY;
  315. new->physical = new->memory[0];
  316. return new;
  317. }
  318. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  319. {
  320. struct agp_memory *new;
  321. if (type == AGP_DCACHE_MEMORY) {
  322. if (pg_count != intel_private.num_dcache_entries)
  323. return NULL;
  324. new = agp_create_memory(1);
  325. if (new == NULL)
  326. return NULL;
  327. new->type = AGP_DCACHE_MEMORY;
  328. new->page_count = pg_count;
  329. new->num_scratch_pages = 0;
  330. agp_free_page_array(new);
  331. return new;
  332. }
  333. if (type == AGP_PHYS_MEMORY)
  334. return alloc_agpphysmem_i8xx(pg_count, type);
  335. return NULL;
  336. }
  337. static void intel_i810_free_by_type(struct agp_memory *curr)
  338. {
  339. agp_free_key(curr->key);
  340. if (curr->type == AGP_PHYS_MEMORY) {
  341. if (curr->page_count == 4)
  342. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  343. else {
  344. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  345. AGP_PAGE_DESTROY_UNMAP);
  346. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  347. AGP_PAGE_DESTROY_FREE);
  348. }
  349. agp_free_page_array(curr);
  350. }
  351. kfree(curr);
  352. }
  353. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  354. unsigned long addr, int type)
  355. {
  356. /* Type checking must be done elsewhere */
  357. return addr | bridge->driver->masks[type].mask;
  358. }
  359. static struct aper_size_info_fixed intel_i830_sizes[] =
  360. {
  361. {128, 32768, 5},
  362. /* The 64M mode still requires a 128k gatt */
  363. {64, 16384, 5},
  364. {256, 65536, 6},
  365. {512, 131072, 7},
  366. };
  367. static void intel_i830_init_gtt_entries(void)
  368. {
  369. u16 gmch_ctrl;
  370. int gtt_entries;
  371. u8 rdct;
  372. int local = 0;
  373. static const int ddt[4] = { 0, 16, 32, 64 };
  374. int size; /* reserved space (in kb) at the top of stolen memory */
  375. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  376. if (IS_I965) {
  377. u32 pgetbl_ctl;
  378. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  379. /* The 965 has a field telling us the size of the GTT,
  380. * which may be larger than what is necessary to map the
  381. * aperture.
  382. */
  383. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  384. case I965_PGETBL_SIZE_128KB:
  385. size = 128;
  386. break;
  387. case I965_PGETBL_SIZE_256KB:
  388. size = 256;
  389. break;
  390. case I965_PGETBL_SIZE_512KB:
  391. size = 512;
  392. break;
  393. default:
  394. printk(KERN_INFO PFX "Unknown page table size, "
  395. "assuming 512KB\n");
  396. size = 512;
  397. }
  398. size += 4; /* add in BIOS popup space */
  399. } else if (IS_G33) {
  400. /* G33's GTT size defined in gmch_ctrl */
  401. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  402. case G33_PGETBL_SIZE_1M:
  403. size = 1024;
  404. break;
  405. case G33_PGETBL_SIZE_2M:
  406. size = 2048;
  407. break;
  408. default:
  409. printk(KERN_INFO PFX "Unknown page table size 0x%x, "
  410. "assuming 512KB\n",
  411. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  412. size = 512;
  413. }
  414. size += 4;
  415. } else {
  416. /* On previous hardware, the GTT size was just what was
  417. * required to map the aperture.
  418. */
  419. size = agp_bridge->driver->fetch_size() + 4;
  420. }
  421. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  422. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  423. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  424. case I830_GMCH_GMS_STOLEN_512:
  425. gtt_entries = KB(512) - KB(size);
  426. break;
  427. case I830_GMCH_GMS_STOLEN_1024:
  428. gtt_entries = MB(1) - KB(size);
  429. break;
  430. case I830_GMCH_GMS_STOLEN_8192:
  431. gtt_entries = MB(8) - KB(size);
  432. break;
  433. case I830_GMCH_GMS_LOCAL:
  434. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  435. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  436. MB(ddt[I830_RDRAM_DDT(rdct)]);
  437. local = 1;
  438. break;
  439. default:
  440. gtt_entries = 0;
  441. break;
  442. }
  443. } else {
  444. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  445. case I855_GMCH_GMS_STOLEN_1M:
  446. gtt_entries = MB(1) - KB(size);
  447. break;
  448. case I855_GMCH_GMS_STOLEN_4M:
  449. gtt_entries = MB(4) - KB(size);
  450. break;
  451. case I855_GMCH_GMS_STOLEN_8M:
  452. gtt_entries = MB(8) - KB(size);
  453. break;
  454. case I855_GMCH_GMS_STOLEN_16M:
  455. gtt_entries = MB(16) - KB(size);
  456. break;
  457. case I855_GMCH_GMS_STOLEN_32M:
  458. gtt_entries = MB(32) - KB(size);
  459. break;
  460. case I915_GMCH_GMS_STOLEN_48M:
  461. /* Check it's really I915G */
  462. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB ||
  463. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  464. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  465. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  466. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  467. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  468. IS_I965 || IS_G33)
  469. gtt_entries = MB(48) - KB(size);
  470. else
  471. gtt_entries = 0;
  472. break;
  473. case I915_GMCH_GMS_STOLEN_64M:
  474. /* Check it's really I915G */
  475. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB ||
  476. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  477. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  478. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  479. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  480. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  481. IS_I965 || IS_G33)
  482. gtt_entries = MB(64) - KB(size);
  483. else
  484. gtt_entries = 0;
  485. break;
  486. case G33_GMCH_GMS_STOLEN_128M:
  487. if (IS_G33)
  488. gtt_entries = MB(128) - KB(size);
  489. else
  490. gtt_entries = 0;
  491. break;
  492. case G33_GMCH_GMS_STOLEN_256M:
  493. if (IS_G33)
  494. gtt_entries = MB(256) - KB(size);
  495. else
  496. gtt_entries = 0;
  497. break;
  498. default:
  499. gtt_entries = 0;
  500. break;
  501. }
  502. }
  503. if (gtt_entries > 0)
  504. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  505. gtt_entries / KB(1), local ? "local" : "stolen");
  506. else
  507. printk(KERN_INFO PFX
  508. "No pre-allocated video memory detected.\n");
  509. gtt_entries /= KB(4);
  510. intel_private.gtt_entries = gtt_entries;
  511. }
  512. /* The intel i830 automatically initializes the agp aperture during POST.
  513. * Use the memory already set aside for in the GTT.
  514. */
  515. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  516. {
  517. int page_order;
  518. struct aper_size_info_fixed *size;
  519. int num_entries;
  520. u32 temp;
  521. size = agp_bridge->current_size;
  522. page_order = size->page_order;
  523. num_entries = size->num_entries;
  524. agp_bridge->gatt_table_real = NULL;
  525. pci_read_config_dword(intel_private.pcidev,I810_MMADDR,&temp);
  526. temp &= 0xfff80000;
  527. intel_private.registers = ioremap(temp,128 * 4096);
  528. if (!intel_private.registers)
  529. return -ENOMEM;
  530. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  531. global_cache_flush(); /* FIXME: ?? */
  532. /* we have to call this as early as possible after the MMIO base address is known */
  533. intel_i830_init_gtt_entries();
  534. agp_bridge->gatt_table = NULL;
  535. agp_bridge->gatt_bus_addr = temp;
  536. return 0;
  537. }
  538. /* Return the gatt table to a sane state. Use the top of stolen
  539. * memory for the GTT.
  540. */
  541. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  542. {
  543. return 0;
  544. }
  545. static int intel_i830_fetch_size(void)
  546. {
  547. u16 gmch_ctrl;
  548. struct aper_size_info_fixed *values;
  549. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  550. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  551. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  552. /* 855GM/852GM/865G has 128MB aperture size */
  553. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  554. agp_bridge->aperture_size_idx = 0;
  555. return values[0].size;
  556. }
  557. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  558. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  559. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  560. agp_bridge->aperture_size_idx = 0;
  561. return values[0].size;
  562. } else {
  563. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  564. agp_bridge->aperture_size_idx = 1;
  565. return values[1].size;
  566. }
  567. return 0;
  568. }
  569. static int intel_i830_configure(void)
  570. {
  571. struct aper_size_info_fixed *current_size;
  572. u32 temp;
  573. u16 gmch_ctrl;
  574. int i;
  575. current_size = A_SIZE_FIX(agp_bridge->current_size);
  576. pci_read_config_dword(intel_private.pcidev,I810_GMADDR,&temp);
  577. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  578. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  579. gmch_ctrl |= I830_GMCH_ENABLED;
  580. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  581. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  582. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  583. if (agp_bridge->driver->needs_scratch_page) {
  584. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  585. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  586. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  587. }
  588. }
  589. global_cache_flush();
  590. return 0;
  591. }
  592. static void intel_i830_cleanup(void)
  593. {
  594. iounmap(intel_private.registers);
  595. }
  596. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  597. {
  598. int i,j,num_entries;
  599. void *temp;
  600. int ret = -EINVAL;
  601. int mask_type;
  602. if (mem->page_count == 0)
  603. goto out;
  604. temp = agp_bridge->current_size;
  605. num_entries = A_SIZE_FIX(temp)->num_entries;
  606. if (pg_start < intel_private.gtt_entries) {
  607. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  608. pg_start,intel_private.gtt_entries);
  609. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  610. goto out_err;
  611. }
  612. if ((pg_start + mem->page_count) > num_entries)
  613. goto out_err;
  614. /* The i830 can't check the GTT for entries since its read only,
  615. * depend on the caller to make the correct offset decisions.
  616. */
  617. if (type != mem->type)
  618. goto out_err;
  619. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  620. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  621. mask_type != INTEL_AGP_CACHED_MEMORY)
  622. goto out_err;
  623. if (!mem->is_flushed)
  624. global_cache_flush();
  625. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  626. writel(agp_bridge->driver->mask_memory(agp_bridge,
  627. mem->memory[i], mask_type),
  628. intel_private.registers+I810_PTE_BASE+(j*4));
  629. }
  630. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  631. agp_bridge->driver->tlb_flush(mem);
  632. out:
  633. ret = 0;
  634. out_err:
  635. mem->is_flushed = 1;
  636. return ret;
  637. }
  638. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  639. int type)
  640. {
  641. int i;
  642. if (mem->page_count == 0)
  643. return 0;
  644. if (pg_start < intel_private.gtt_entries) {
  645. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  646. return -EINVAL;
  647. }
  648. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  649. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  650. }
  651. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  652. agp_bridge->driver->tlb_flush(mem);
  653. return 0;
  654. }
  655. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  656. {
  657. if (type == AGP_PHYS_MEMORY)
  658. return alloc_agpphysmem_i8xx(pg_count, type);
  659. /* always return NULL for other allocation types for now */
  660. return NULL;
  661. }
  662. static int intel_alloc_chipset_flush_resource(void)
  663. {
  664. int ret;
  665. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  666. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  667. pcibios_align_resource, agp_bridge->dev);
  668. if (ret != 0)
  669. return ret;
  670. printk("intel priv bus start %08lx\n", intel_private.ifp_resource.start);
  671. return 0;
  672. }
  673. static void intel_i915_setup_chipset_flush(void)
  674. {
  675. int ret;
  676. u32 temp;
  677. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  678. if (!(temp & 0x1)) {
  679. intel_alloc_chipset_flush_resource();
  680. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  681. } else {
  682. temp &= ~1;
  683. intel_private.ifp_resource.start = temp;
  684. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  685. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  686. if (ret) {
  687. intel_private.ifp_resource.start = 0;
  688. printk("Failed inserting resource into tree\n");
  689. }
  690. }
  691. }
  692. static void intel_i965_g33_setup_chipset_flush(void)
  693. {
  694. u32 temp_hi, temp_lo;
  695. int ret;
  696. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  697. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  698. if (!(temp_lo & 0x1)) {
  699. intel_alloc_chipset_flush_resource();
  700. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4, (intel_private.ifp_resource.start >> 32));
  701. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  702. intel_private.flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  703. } else {
  704. u64 l64;
  705. temp_lo &= ~0x1;
  706. l64 = ((u64)temp_hi << 32) | temp_lo;
  707. intel_private.ifp_resource.start = l64;
  708. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  709. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  710. if (!ret) {
  711. intel_private.ifp_resource.start = 0;
  712. printk("Failed inserting resource into tree\n");
  713. }
  714. }
  715. }
  716. static int intel_i915_configure(void)
  717. {
  718. struct aper_size_info_fixed *current_size;
  719. u32 temp;
  720. u16 gmch_ctrl;
  721. int i;
  722. current_size = A_SIZE_FIX(agp_bridge->current_size);
  723. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  724. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  725. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  726. gmch_ctrl |= I830_GMCH_ENABLED;
  727. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  728. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  729. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  730. if (agp_bridge->driver->needs_scratch_page) {
  731. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  732. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  733. readl(intel_private.gtt+i); /* PCI Posting. */
  734. }
  735. }
  736. global_cache_flush();
  737. /* setup a resource for this object */
  738. memset(&intel_private.ifp_resource, 0, sizeof(intel_private.ifp_resource));
  739. intel_private.ifp_resource.name = "Intel Flush Page";
  740. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  741. /* Setup chipset flush for 915 */
  742. if (IS_I965 || IS_G33) {
  743. intel_i965_g33_setup_chipset_flush();
  744. } else {
  745. intel_i915_setup_chipset_flush();
  746. }
  747. if (intel_private.ifp_resource.start) {
  748. intel_private.flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  749. if (!intel_private.flush_page)
  750. printk("unable to ioremap flush page - no chipset flushing");
  751. }
  752. return 0;
  753. }
  754. static void intel_i915_cleanup(void)
  755. {
  756. if (intel_private.flush_page)
  757. iounmap(intel_private.flush_page);
  758. iounmap(intel_private.gtt);
  759. iounmap(intel_private.registers);
  760. }
  761. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  762. {
  763. if (intel_private.flush_page)
  764. writel(1, intel_private.flush_page);
  765. }
  766. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  767. int type)
  768. {
  769. int i,j,num_entries;
  770. void *temp;
  771. int ret = -EINVAL;
  772. int mask_type;
  773. if (mem->page_count == 0)
  774. goto out;
  775. temp = agp_bridge->current_size;
  776. num_entries = A_SIZE_FIX(temp)->num_entries;
  777. if (pg_start < intel_private.gtt_entries) {
  778. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  779. pg_start,intel_private.gtt_entries);
  780. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  781. goto out_err;
  782. }
  783. if ((pg_start + mem->page_count) > num_entries)
  784. goto out_err;
  785. /* The i915 can't check the GTT for entries since its read only,
  786. * depend on the caller to make the correct offset decisions.
  787. */
  788. if (type != mem->type)
  789. goto out_err;
  790. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  791. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  792. mask_type != INTEL_AGP_CACHED_MEMORY)
  793. goto out_err;
  794. if (!mem->is_flushed)
  795. global_cache_flush();
  796. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  797. writel(agp_bridge->driver->mask_memory(agp_bridge,
  798. mem->memory[i], mask_type), intel_private.gtt+j);
  799. }
  800. readl(intel_private.gtt+j-1);
  801. agp_bridge->driver->tlb_flush(mem);
  802. out:
  803. ret = 0;
  804. out_err:
  805. mem->is_flushed = 1;
  806. return ret;
  807. }
  808. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  809. int type)
  810. {
  811. int i;
  812. if (mem->page_count == 0)
  813. return 0;
  814. if (pg_start < intel_private.gtt_entries) {
  815. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  816. return -EINVAL;
  817. }
  818. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  819. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  820. }
  821. readl(intel_private.gtt+i-1);
  822. agp_bridge->driver->tlb_flush(mem);
  823. return 0;
  824. }
  825. /* Return the aperture size by just checking the resource length. The effect
  826. * described in the spec of the MSAC registers is just changing of the
  827. * resource size.
  828. */
  829. static int intel_i9xx_fetch_size(void)
  830. {
  831. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  832. int aper_size; /* size in megabytes */
  833. int i;
  834. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  835. for (i = 0; i < num_sizes; i++) {
  836. if (aper_size == intel_i830_sizes[i].size) {
  837. agp_bridge->current_size = intel_i830_sizes + i;
  838. agp_bridge->previous_size = agp_bridge->current_size;
  839. return aper_size;
  840. }
  841. }
  842. return 0;
  843. }
  844. /* The intel i915 automatically initializes the agp aperture during POST.
  845. * Use the memory already set aside for in the GTT.
  846. */
  847. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  848. {
  849. int page_order;
  850. struct aper_size_info_fixed *size;
  851. int num_entries;
  852. u32 temp, temp2;
  853. int gtt_map_size = 256 * 1024;
  854. size = agp_bridge->current_size;
  855. page_order = size->page_order;
  856. num_entries = size->num_entries;
  857. agp_bridge->gatt_table_real = NULL;
  858. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  859. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR,&temp2);
  860. if (IS_G33)
  861. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  862. intel_private.gtt = ioremap(temp2, gtt_map_size);
  863. if (!intel_private.gtt)
  864. return -ENOMEM;
  865. temp &= 0xfff80000;
  866. intel_private.registers = ioremap(temp,128 * 4096);
  867. if (!intel_private.registers) {
  868. iounmap(intel_private.gtt);
  869. return -ENOMEM;
  870. }
  871. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  872. global_cache_flush(); /* FIXME: ? */
  873. /* we have to call this as early as possible after the MMIO base address is known */
  874. intel_i830_init_gtt_entries();
  875. agp_bridge->gatt_table = NULL;
  876. agp_bridge->gatt_bus_addr = temp;
  877. return 0;
  878. }
  879. /*
  880. * The i965 supports 36-bit physical addresses, but to keep
  881. * the format of the GTT the same, the bits that don't fit
  882. * in a 32-bit word are shifted down to bits 4..7.
  883. *
  884. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  885. * is always zero on 32-bit architectures, so no need to make
  886. * this conditional.
  887. */
  888. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  889. unsigned long addr, int type)
  890. {
  891. /* Shift high bits down */
  892. addr |= (addr >> 28) & 0xf0;
  893. /* Type checking must be done elsewhere */
  894. return addr | bridge->driver->masks[type].mask;
  895. }
  896. /* The intel i965 automatically initializes the agp aperture during POST.
  897. * Use the memory already set aside for in the GTT.
  898. */
  899. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  900. {
  901. int page_order;
  902. struct aper_size_info_fixed *size;
  903. int num_entries;
  904. u32 temp;
  905. size = agp_bridge->current_size;
  906. page_order = size->page_order;
  907. num_entries = size->num_entries;
  908. agp_bridge->gatt_table_real = NULL;
  909. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  910. temp &= 0xfff00000;
  911. intel_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  912. if (!intel_private.gtt)
  913. return -ENOMEM;
  914. intel_private.registers = ioremap(temp,128 * 4096);
  915. if (!intel_private.registers) {
  916. iounmap(intel_private.gtt);
  917. return -ENOMEM;
  918. }
  919. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  920. global_cache_flush(); /* FIXME: ? */
  921. /* we have to call this as early as possible after the MMIO base address is known */
  922. intel_i830_init_gtt_entries();
  923. agp_bridge->gatt_table = NULL;
  924. agp_bridge->gatt_bus_addr = temp;
  925. return 0;
  926. }
  927. static int intel_fetch_size(void)
  928. {
  929. int i;
  930. u16 temp;
  931. struct aper_size_info_16 *values;
  932. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  933. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  934. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  935. if (temp == values[i].size_value) {
  936. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  937. agp_bridge->aperture_size_idx = i;
  938. return values[i].size;
  939. }
  940. }
  941. return 0;
  942. }
  943. static int __intel_8xx_fetch_size(u8 temp)
  944. {
  945. int i;
  946. struct aper_size_info_8 *values;
  947. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  948. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  949. if (temp == values[i].size_value) {
  950. agp_bridge->previous_size =
  951. agp_bridge->current_size = (void *) (values + i);
  952. agp_bridge->aperture_size_idx = i;
  953. return values[i].size;
  954. }
  955. }
  956. return 0;
  957. }
  958. static int intel_8xx_fetch_size(void)
  959. {
  960. u8 temp;
  961. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  962. return __intel_8xx_fetch_size(temp);
  963. }
  964. static int intel_815_fetch_size(void)
  965. {
  966. u8 temp;
  967. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  968. * one non-reserved bit, so mask the others out ... */
  969. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  970. temp &= (1 << 3);
  971. return __intel_8xx_fetch_size(temp);
  972. }
  973. static void intel_tlbflush(struct agp_memory *mem)
  974. {
  975. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  976. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  977. }
  978. static void intel_8xx_tlbflush(struct agp_memory *mem)
  979. {
  980. u32 temp;
  981. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  982. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  983. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  984. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  985. }
  986. static void intel_cleanup(void)
  987. {
  988. u16 temp;
  989. struct aper_size_info_16 *previous_size;
  990. previous_size = A_SIZE_16(agp_bridge->previous_size);
  991. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  992. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  993. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  994. }
  995. static void intel_8xx_cleanup(void)
  996. {
  997. u16 temp;
  998. struct aper_size_info_8 *previous_size;
  999. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1000. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1001. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1002. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1003. }
  1004. static int intel_configure(void)
  1005. {
  1006. u32 temp;
  1007. u16 temp2;
  1008. struct aper_size_info_16 *current_size;
  1009. current_size = A_SIZE_16(agp_bridge->current_size);
  1010. /* aperture size */
  1011. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1012. /* address to map to */
  1013. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1014. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1015. /* attbase - aperture base */
  1016. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1017. /* agpctrl */
  1018. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1019. /* paccfg/nbxcfg */
  1020. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1021. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1022. (temp2 & ~(1 << 10)) | (1 << 9));
  1023. /* clear any possible error conditions */
  1024. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1025. return 0;
  1026. }
  1027. static int intel_815_configure(void)
  1028. {
  1029. u32 temp, addr;
  1030. u8 temp2;
  1031. struct aper_size_info_8 *current_size;
  1032. /* attbase - aperture base */
  1033. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1034. * ATTBASE register are reserved -> try not to write them */
  1035. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1036. printk (KERN_EMERG PFX "gatt bus addr too high");
  1037. return -EINVAL;
  1038. }
  1039. current_size = A_SIZE_8(agp_bridge->current_size);
  1040. /* aperture size */
  1041. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1042. current_size->size_value);
  1043. /* address to map to */
  1044. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1045. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1046. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1047. addr &= INTEL_815_ATTBASE_MASK;
  1048. addr |= agp_bridge->gatt_bus_addr;
  1049. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1050. /* agpctrl */
  1051. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1052. /* apcont */
  1053. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1054. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1055. /* clear any possible error conditions */
  1056. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1057. return 0;
  1058. }
  1059. static void intel_820_tlbflush(struct agp_memory *mem)
  1060. {
  1061. return;
  1062. }
  1063. static void intel_820_cleanup(void)
  1064. {
  1065. u8 temp;
  1066. struct aper_size_info_8 *previous_size;
  1067. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1068. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1069. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1070. temp & ~(1 << 1));
  1071. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1072. previous_size->size_value);
  1073. }
  1074. static int intel_820_configure(void)
  1075. {
  1076. u32 temp;
  1077. u8 temp2;
  1078. struct aper_size_info_8 *current_size;
  1079. current_size = A_SIZE_8(agp_bridge->current_size);
  1080. /* aperture size */
  1081. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1082. /* address to map to */
  1083. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1084. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1085. /* attbase - aperture base */
  1086. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1087. /* agpctrl */
  1088. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1089. /* global enable aperture access */
  1090. /* This flag is not accessed through MCHCFG register as in */
  1091. /* i850 chipset. */
  1092. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1093. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1094. /* clear any possible AGP-related error conditions */
  1095. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1096. return 0;
  1097. }
  1098. static int intel_840_configure(void)
  1099. {
  1100. u32 temp;
  1101. u16 temp2;
  1102. struct aper_size_info_8 *current_size;
  1103. current_size = A_SIZE_8(agp_bridge->current_size);
  1104. /* aperture size */
  1105. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1106. /* address to map to */
  1107. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1108. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1109. /* attbase - aperture base */
  1110. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1111. /* agpctrl */
  1112. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1113. /* mcgcfg */
  1114. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1115. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1116. /* clear any possible error conditions */
  1117. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1118. return 0;
  1119. }
  1120. static int intel_845_configure(void)
  1121. {
  1122. u32 temp;
  1123. u8 temp2;
  1124. struct aper_size_info_8 *current_size;
  1125. current_size = A_SIZE_8(agp_bridge->current_size);
  1126. /* aperture size */
  1127. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1128. if (agp_bridge->apbase_config != 0) {
  1129. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1130. agp_bridge->apbase_config);
  1131. } else {
  1132. /* address to map to */
  1133. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1134. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1135. agp_bridge->apbase_config = temp;
  1136. }
  1137. /* attbase - aperture base */
  1138. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1139. /* agpctrl */
  1140. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1141. /* agpm */
  1142. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1143. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1144. /* clear any possible error conditions */
  1145. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1146. return 0;
  1147. }
  1148. static int intel_850_configure(void)
  1149. {
  1150. u32 temp;
  1151. u16 temp2;
  1152. struct aper_size_info_8 *current_size;
  1153. current_size = A_SIZE_8(agp_bridge->current_size);
  1154. /* aperture size */
  1155. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1156. /* address to map to */
  1157. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1158. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1159. /* attbase - aperture base */
  1160. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1161. /* agpctrl */
  1162. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1163. /* mcgcfg */
  1164. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1165. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1166. /* clear any possible AGP-related error conditions */
  1167. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1168. return 0;
  1169. }
  1170. static int intel_860_configure(void)
  1171. {
  1172. u32 temp;
  1173. u16 temp2;
  1174. struct aper_size_info_8 *current_size;
  1175. current_size = A_SIZE_8(agp_bridge->current_size);
  1176. /* aperture size */
  1177. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1178. /* address to map to */
  1179. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1180. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1181. /* attbase - aperture base */
  1182. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1183. /* agpctrl */
  1184. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1185. /* mcgcfg */
  1186. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1187. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1188. /* clear any possible AGP-related error conditions */
  1189. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1190. return 0;
  1191. }
  1192. static int intel_830mp_configure(void)
  1193. {
  1194. u32 temp;
  1195. u16 temp2;
  1196. struct aper_size_info_8 *current_size;
  1197. current_size = A_SIZE_8(agp_bridge->current_size);
  1198. /* aperture size */
  1199. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1200. /* address to map to */
  1201. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1202. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1203. /* attbase - aperture base */
  1204. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1205. /* agpctrl */
  1206. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1207. /* gmch */
  1208. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1209. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1210. /* clear any possible AGP-related error conditions */
  1211. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1212. return 0;
  1213. }
  1214. static int intel_7505_configure(void)
  1215. {
  1216. u32 temp;
  1217. u16 temp2;
  1218. struct aper_size_info_8 *current_size;
  1219. current_size = A_SIZE_8(agp_bridge->current_size);
  1220. /* aperture size */
  1221. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1222. /* address to map to */
  1223. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1224. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1225. /* attbase - aperture base */
  1226. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1227. /* agpctrl */
  1228. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1229. /* mchcfg */
  1230. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1231. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1232. return 0;
  1233. }
  1234. /* Setup function */
  1235. static const struct gatt_mask intel_generic_masks[] =
  1236. {
  1237. {.mask = 0x00000017, .type = 0}
  1238. };
  1239. static const struct aper_size_info_8 intel_815_sizes[2] =
  1240. {
  1241. {64, 16384, 4, 0},
  1242. {32, 8192, 3, 8},
  1243. };
  1244. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1245. {
  1246. {256, 65536, 6, 0},
  1247. {128, 32768, 5, 32},
  1248. {64, 16384, 4, 48},
  1249. {32, 8192, 3, 56},
  1250. {16, 4096, 2, 60},
  1251. {8, 2048, 1, 62},
  1252. {4, 1024, 0, 63}
  1253. };
  1254. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1255. {
  1256. {256, 65536, 6, 0},
  1257. {128, 32768, 5, 32},
  1258. {64, 16384, 4, 48},
  1259. {32, 8192, 3, 56},
  1260. {16, 4096, 2, 60},
  1261. {8, 2048, 1, 62},
  1262. {4, 1024, 0, 63}
  1263. };
  1264. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1265. {
  1266. {256, 65536, 6, 0},
  1267. {128, 32768, 5, 32},
  1268. {64, 16384, 4, 48},
  1269. {32, 8192, 3, 56}
  1270. };
  1271. static const struct agp_bridge_driver intel_generic_driver = {
  1272. .owner = THIS_MODULE,
  1273. .aperture_sizes = intel_generic_sizes,
  1274. .size_type = U16_APER_SIZE,
  1275. .num_aperture_sizes = 7,
  1276. .configure = intel_configure,
  1277. .fetch_size = intel_fetch_size,
  1278. .cleanup = intel_cleanup,
  1279. .tlb_flush = intel_tlbflush,
  1280. .mask_memory = agp_generic_mask_memory,
  1281. .masks = intel_generic_masks,
  1282. .agp_enable = agp_generic_enable,
  1283. .cache_flush = global_cache_flush,
  1284. .create_gatt_table = agp_generic_create_gatt_table,
  1285. .free_gatt_table = agp_generic_free_gatt_table,
  1286. .insert_memory = agp_generic_insert_memory,
  1287. .remove_memory = agp_generic_remove_memory,
  1288. .alloc_by_type = agp_generic_alloc_by_type,
  1289. .free_by_type = agp_generic_free_by_type,
  1290. .agp_alloc_page = agp_generic_alloc_page,
  1291. .agp_destroy_page = agp_generic_destroy_page,
  1292. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1293. };
  1294. static const struct agp_bridge_driver intel_810_driver = {
  1295. .owner = THIS_MODULE,
  1296. .aperture_sizes = intel_i810_sizes,
  1297. .size_type = FIXED_APER_SIZE,
  1298. .num_aperture_sizes = 2,
  1299. .needs_scratch_page = TRUE,
  1300. .configure = intel_i810_configure,
  1301. .fetch_size = intel_i810_fetch_size,
  1302. .cleanup = intel_i810_cleanup,
  1303. .tlb_flush = intel_i810_tlbflush,
  1304. .mask_memory = intel_i810_mask_memory,
  1305. .masks = intel_i810_masks,
  1306. .agp_enable = intel_i810_agp_enable,
  1307. .cache_flush = global_cache_flush,
  1308. .create_gatt_table = agp_generic_create_gatt_table,
  1309. .free_gatt_table = agp_generic_free_gatt_table,
  1310. .insert_memory = intel_i810_insert_entries,
  1311. .remove_memory = intel_i810_remove_entries,
  1312. .alloc_by_type = intel_i810_alloc_by_type,
  1313. .free_by_type = intel_i810_free_by_type,
  1314. .agp_alloc_page = agp_generic_alloc_page,
  1315. .agp_destroy_page = agp_generic_destroy_page,
  1316. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1317. };
  1318. static const struct agp_bridge_driver intel_815_driver = {
  1319. .owner = THIS_MODULE,
  1320. .aperture_sizes = intel_815_sizes,
  1321. .size_type = U8_APER_SIZE,
  1322. .num_aperture_sizes = 2,
  1323. .configure = intel_815_configure,
  1324. .fetch_size = intel_815_fetch_size,
  1325. .cleanup = intel_8xx_cleanup,
  1326. .tlb_flush = intel_8xx_tlbflush,
  1327. .mask_memory = agp_generic_mask_memory,
  1328. .masks = intel_generic_masks,
  1329. .agp_enable = agp_generic_enable,
  1330. .cache_flush = global_cache_flush,
  1331. .create_gatt_table = agp_generic_create_gatt_table,
  1332. .free_gatt_table = agp_generic_free_gatt_table,
  1333. .insert_memory = agp_generic_insert_memory,
  1334. .remove_memory = agp_generic_remove_memory,
  1335. .alloc_by_type = agp_generic_alloc_by_type,
  1336. .free_by_type = agp_generic_free_by_type,
  1337. .agp_alloc_page = agp_generic_alloc_page,
  1338. .agp_destroy_page = agp_generic_destroy_page,
  1339. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1340. };
  1341. static const struct agp_bridge_driver intel_830_driver = {
  1342. .owner = THIS_MODULE,
  1343. .aperture_sizes = intel_i830_sizes,
  1344. .size_type = FIXED_APER_SIZE,
  1345. .num_aperture_sizes = 4,
  1346. .needs_scratch_page = TRUE,
  1347. .configure = intel_i830_configure,
  1348. .fetch_size = intel_i830_fetch_size,
  1349. .cleanup = intel_i830_cleanup,
  1350. .tlb_flush = intel_i810_tlbflush,
  1351. .mask_memory = intel_i810_mask_memory,
  1352. .masks = intel_i810_masks,
  1353. .agp_enable = intel_i810_agp_enable,
  1354. .cache_flush = global_cache_flush,
  1355. .create_gatt_table = intel_i830_create_gatt_table,
  1356. .free_gatt_table = intel_i830_free_gatt_table,
  1357. .insert_memory = intel_i830_insert_entries,
  1358. .remove_memory = intel_i830_remove_entries,
  1359. .alloc_by_type = intel_i830_alloc_by_type,
  1360. .free_by_type = intel_i810_free_by_type,
  1361. .agp_alloc_page = agp_generic_alloc_page,
  1362. .agp_destroy_page = agp_generic_destroy_page,
  1363. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1364. };
  1365. static const struct agp_bridge_driver intel_820_driver = {
  1366. .owner = THIS_MODULE,
  1367. .aperture_sizes = intel_8xx_sizes,
  1368. .size_type = U8_APER_SIZE,
  1369. .num_aperture_sizes = 7,
  1370. .configure = intel_820_configure,
  1371. .fetch_size = intel_8xx_fetch_size,
  1372. .cleanup = intel_820_cleanup,
  1373. .tlb_flush = intel_820_tlbflush,
  1374. .mask_memory = agp_generic_mask_memory,
  1375. .masks = intel_generic_masks,
  1376. .agp_enable = agp_generic_enable,
  1377. .cache_flush = global_cache_flush,
  1378. .create_gatt_table = agp_generic_create_gatt_table,
  1379. .free_gatt_table = agp_generic_free_gatt_table,
  1380. .insert_memory = agp_generic_insert_memory,
  1381. .remove_memory = agp_generic_remove_memory,
  1382. .alloc_by_type = agp_generic_alloc_by_type,
  1383. .free_by_type = agp_generic_free_by_type,
  1384. .agp_alloc_page = agp_generic_alloc_page,
  1385. .agp_destroy_page = agp_generic_destroy_page,
  1386. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1387. };
  1388. static const struct agp_bridge_driver intel_830mp_driver = {
  1389. .owner = THIS_MODULE,
  1390. .aperture_sizes = intel_830mp_sizes,
  1391. .size_type = U8_APER_SIZE,
  1392. .num_aperture_sizes = 4,
  1393. .configure = intel_830mp_configure,
  1394. .fetch_size = intel_8xx_fetch_size,
  1395. .cleanup = intel_8xx_cleanup,
  1396. .tlb_flush = intel_8xx_tlbflush,
  1397. .mask_memory = agp_generic_mask_memory,
  1398. .masks = intel_generic_masks,
  1399. .agp_enable = agp_generic_enable,
  1400. .cache_flush = global_cache_flush,
  1401. .create_gatt_table = agp_generic_create_gatt_table,
  1402. .free_gatt_table = agp_generic_free_gatt_table,
  1403. .insert_memory = agp_generic_insert_memory,
  1404. .remove_memory = agp_generic_remove_memory,
  1405. .alloc_by_type = agp_generic_alloc_by_type,
  1406. .free_by_type = agp_generic_free_by_type,
  1407. .agp_alloc_page = agp_generic_alloc_page,
  1408. .agp_destroy_page = agp_generic_destroy_page,
  1409. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1410. };
  1411. static const struct agp_bridge_driver intel_840_driver = {
  1412. .owner = THIS_MODULE,
  1413. .aperture_sizes = intel_8xx_sizes,
  1414. .size_type = U8_APER_SIZE,
  1415. .num_aperture_sizes = 7,
  1416. .configure = intel_840_configure,
  1417. .fetch_size = intel_8xx_fetch_size,
  1418. .cleanup = intel_8xx_cleanup,
  1419. .tlb_flush = intel_8xx_tlbflush,
  1420. .mask_memory = agp_generic_mask_memory,
  1421. .masks = intel_generic_masks,
  1422. .agp_enable = agp_generic_enable,
  1423. .cache_flush = global_cache_flush,
  1424. .create_gatt_table = agp_generic_create_gatt_table,
  1425. .free_gatt_table = agp_generic_free_gatt_table,
  1426. .insert_memory = agp_generic_insert_memory,
  1427. .remove_memory = agp_generic_remove_memory,
  1428. .alloc_by_type = agp_generic_alloc_by_type,
  1429. .free_by_type = agp_generic_free_by_type,
  1430. .agp_alloc_page = agp_generic_alloc_page,
  1431. .agp_destroy_page = agp_generic_destroy_page,
  1432. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1433. };
  1434. static const struct agp_bridge_driver intel_845_driver = {
  1435. .owner = THIS_MODULE,
  1436. .aperture_sizes = intel_8xx_sizes,
  1437. .size_type = U8_APER_SIZE,
  1438. .num_aperture_sizes = 7,
  1439. .configure = intel_845_configure,
  1440. .fetch_size = intel_8xx_fetch_size,
  1441. .cleanup = intel_8xx_cleanup,
  1442. .tlb_flush = intel_8xx_tlbflush,
  1443. .mask_memory = agp_generic_mask_memory,
  1444. .masks = intel_generic_masks,
  1445. .agp_enable = agp_generic_enable,
  1446. .cache_flush = global_cache_flush,
  1447. .create_gatt_table = agp_generic_create_gatt_table,
  1448. .free_gatt_table = agp_generic_free_gatt_table,
  1449. .insert_memory = agp_generic_insert_memory,
  1450. .remove_memory = agp_generic_remove_memory,
  1451. .alloc_by_type = agp_generic_alloc_by_type,
  1452. .free_by_type = agp_generic_free_by_type,
  1453. .agp_alloc_page = agp_generic_alloc_page,
  1454. .agp_destroy_page = agp_generic_destroy_page,
  1455. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1456. };
  1457. static const struct agp_bridge_driver intel_850_driver = {
  1458. .owner = THIS_MODULE,
  1459. .aperture_sizes = intel_8xx_sizes,
  1460. .size_type = U8_APER_SIZE,
  1461. .num_aperture_sizes = 7,
  1462. .configure = intel_850_configure,
  1463. .fetch_size = intel_8xx_fetch_size,
  1464. .cleanup = intel_8xx_cleanup,
  1465. .tlb_flush = intel_8xx_tlbflush,
  1466. .mask_memory = agp_generic_mask_memory,
  1467. .masks = intel_generic_masks,
  1468. .agp_enable = agp_generic_enable,
  1469. .cache_flush = global_cache_flush,
  1470. .create_gatt_table = agp_generic_create_gatt_table,
  1471. .free_gatt_table = agp_generic_free_gatt_table,
  1472. .insert_memory = agp_generic_insert_memory,
  1473. .remove_memory = agp_generic_remove_memory,
  1474. .alloc_by_type = agp_generic_alloc_by_type,
  1475. .free_by_type = agp_generic_free_by_type,
  1476. .agp_alloc_page = agp_generic_alloc_page,
  1477. .agp_destroy_page = agp_generic_destroy_page,
  1478. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1479. };
  1480. static const struct agp_bridge_driver intel_860_driver = {
  1481. .owner = THIS_MODULE,
  1482. .aperture_sizes = intel_8xx_sizes,
  1483. .size_type = U8_APER_SIZE,
  1484. .num_aperture_sizes = 7,
  1485. .configure = intel_860_configure,
  1486. .fetch_size = intel_8xx_fetch_size,
  1487. .cleanup = intel_8xx_cleanup,
  1488. .tlb_flush = intel_8xx_tlbflush,
  1489. .mask_memory = agp_generic_mask_memory,
  1490. .masks = intel_generic_masks,
  1491. .agp_enable = agp_generic_enable,
  1492. .cache_flush = global_cache_flush,
  1493. .create_gatt_table = agp_generic_create_gatt_table,
  1494. .free_gatt_table = agp_generic_free_gatt_table,
  1495. .insert_memory = agp_generic_insert_memory,
  1496. .remove_memory = agp_generic_remove_memory,
  1497. .alloc_by_type = agp_generic_alloc_by_type,
  1498. .free_by_type = agp_generic_free_by_type,
  1499. .agp_alloc_page = agp_generic_alloc_page,
  1500. .agp_destroy_page = agp_generic_destroy_page,
  1501. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1502. };
  1503. static const struct agp_bridge_driver intel_915_driver = {
  1504. .owner = THIS_MODULE,
  1505. .aperture_sizes = intel_i830_sizes,
  1506. .size_type = FIXED_APER_SIZE,
  1507. .num_aperture_sizes = 4,
  1508. .needs_scratch_page = TRUE,
  1509. .configure = intel_i915_configure,
  1510. .fetch_size = intel_i9xx_fetch_size,
  1511. .cleanup = intel_i915_cleanup,
  1512. .tlb_flush = intel_i810_tlbflush,
  1513. .mask_memory = intel_i810_mask_memory,
  1514. .masks = intel_i810_masks,
  1515. .agp_enable = intel_i810_agp_enable,
  1516. .cache_flush = global_cache_flush,
  1517. .create_gatt_table = intel_i915_create_gatt_table,
  1518. .free_gatt_table = intel_i830_free_gatt_table,
  1519. .insert_memory = intel_i915_insert_entries,
  1520. .remove_memory = intel_i915_remove_entries,
  1521. .alloc_by_type = intel_i830_alloc_by_type,
  1522. .free_by_type = intel_i810_free_by_type,
  1523. .agp_alloc_page = agp_generic_alloc_page,
  1524. .agp_destroy_page = agp_generic_destroy_page,
  1525. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1526. .chipset_flush = intel_i915_chipset_flush,
  1527. };
  1528. static const struct agp_bridge_driver intel_i965_driver = {
  1529. .owner = THIS_MODULE,
  1530. .aperture_sizes = intel_i830_sizes,
  1531. .size_type = FIXED_APER_SIZE,
  1532. .num_aperture_sizes = 4,
  1533. .needs_scratch_page = TRUE,
  1534. .configure = intel_i915_configure,
  1535. .fetch_size = intel_i9xx_fetch_size,
  1536. .cleanup = intel_i915_cleanup,
  1537. .tlb_flush = intel_i810_tlbflush,
  1538. .mask_memory = intel_i965_mask_memory,
  1539. .masks = intel_i810_masks,
  1540. .agp_enable = intel_i810_agp_enable,
  1541. .cache_flush = global_cache_flush,
  1542. .create_gatt_table = intel_i965_create_gatt_table,
  1543. .free_gatt_table = intel_i830_free_gatt_table,
  1544. .insert_memory = intel_i915_insert_entries,
  1545. .remove_memory = intel_i915_remove_entries,
  1546. .alloc_by_type = intel_i830_alloc_by_type,
  1547. .free_by_type = intel_i810_free_by_type,
  1548. .agp_alloc_page = agp_generic_alloc_page,
  1549. .agp_destroy_page = agp_generic_destroy_page,
  1550. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1551. .chipset_flush = intel_i915_chipset_flush,
  1552. };
  1553. static const struct agp_bridge_driver intel_7505_driver = {
  1554. .owner = THIS_MODULE,
  1555. .aperture_sizes = intel_8xx_sizes,
  1556. .size_type = U8_APER_SIZE,
  1557. .num_aperture_sizes = 7,
  1558. .configure = intel_7505_configure,
  1559. .fetch_size = intel_8xx_fetch_size,
  1560. .cleanup = intel_8xx_cleanup,
  1561. .tlb_flush = intel_8xx_tlbflush,
  1562. .mask_memory = agp_generic_mask_memory,
  1563. .masks = intel_generic_masks,
  1564. .agp_enable = agp_generic_enable,
  1565. .cache_flush = global_cache_flush,
  1566. .create_gatt_table = agp_generic_create_gatt_table,
  1567. .free_gatt_table = agp_generic_free_gatt_table,
  1568. .insert_memory = agp_generic_insert_memory,
  1569. .remove_memory = agp_generic_remove_memory,
  1570. .alloc_by_type = agp_generic_alloc_by_type,
  1571. .free_by_type = agp_generic_free_by_type,
  1572. .agp_alloc_page = agp_generic_alloc_page,
  1573. .agp_destroy_page = agp_generic_destroy_page,
  1574. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1575. };
  1576. static const struct agp_bridge_driver intel_g33_driver = {
  1577. .owner = THIS_MODULE,
  1578. .aperture_sizes = intel_i830_sizes,
  1579. .size_type = FIXED_APER_SIZE,
  1580. .num_aperture_sizes = 4,
  1581. .needs_scratch_page = TRUE,
  1582. .configure = intel_i915_configure,
  1583. .fetch_size = intel_i9xx_fetch_size,
  1584. .cleanup = intel_i915_cleanup,
  1585. .tlb_flush = intel_i810_tlbflush,
  1586. .mask_memory = intel_i965_mask_memory,
  1587. .masks = intel_i810_masks,
  1588. .agp_enable = intel_i810_agp_enable,
  1589. .cache_flush = global_cache_flush,
  1590. .create_gatt_table = intel_i915_create_gatt_table,
  1591. .free_gatt_table = intel_i830_free_gatt_table,
  1592. .insert_memory = intel_i915_insert_entries,
  1593. .remove_memory = intel_i915_remove_entries,
  1594. .alloc_by_type = intel_i830_alloc_by_type,
  1595. .free_by_type = intel_i810_free_by_type,
  1596. .agp_alloc_page = agp_generic_alloc_page,
  1597. .agp_destroy_page = agp_generic_destroy_page,
  1598. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1599. .chipset_flush = intel_i915_chipset_flush,
  1600. };
  1601. static int find_gmch(u16 device)
  1602. {
  1603. struct pci_dev *gmch_device;
  1604. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1605. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1606. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1607. device, gmch_device);
  1608. }
  1609. if (!gmch_device)
  1610. return 0;
  1611. intel_private.pcidev = gmch_device;
  1612. return 1;
  1613. }
  1614. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1615. * driver and gmch_driver must be non-null, and find_gmch will determine
  1616. * which one should be used if a gmch_chip_id is present.
  1617. */
  1618. static const struct intel_driver_description {
  1619. unsigned int chip_id;
  1620. unsigned int gmch_chip_id;
  1621. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1622. char *name;
  1623. const struct agp_bridge_driver *driver;
  1624. const struct agp_bridge_driver *gmch_driver;
  1625. } intel_agp_chipsets[] = {
  1626. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1627. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1628. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1629. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1630. NULL, &intel_810_driver },
  1631. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1632. NULL, &intel_810_driver },
  1633. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1634. NULL, &intel_810_driver },
  1635. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1636. &intel_815_driver, &intel_810_driver },
  1637. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1638. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1639. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1640. &intel_830mp_driver, &intel_830_driver },
  1641. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1642. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1643. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1644. &intel_845_driver, &intel_830_driver },
  1645. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1646. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1647. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1648. &intel_845_driver, &intel_830_driver },
  1649. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1650. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1651. &intel_845_driver, &intel_830_driver },
  1652. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1653. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1654. NULL, &intel_915_driver },
  1655. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1656. NULL, &intel_915_driver },
  1657. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1658. NULL, &intel_915_driver },
  1659. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1660. NULL, &intel_915_driver },
  1661. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1662. NULL, &intel_915_driver },
  1663. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1664. NULL, &intel_915_driver },
  1665. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1666. NULL, &intel_i965_driver },
  1667. { PCI_DEVICE_ID_INTEL_82965G_1_HB, PCI_DEVICE_ID_INTEL_82965G_1_IG, 0, "965G",
  1668. NULL, &intel_i965_driver },
  1669. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1670. NULL, &intel_i965_driver },
  1671. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1672. NULL, &intel_i965_driver },
  1673. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1674. NULL, &intel_i965_driver },
  1675. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1676. NULL, &intel_i965_driver },
  1677. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1678. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1679. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1680. NULL, &intel_g33_driver },
  1681. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1682. NULL, &intel_g33_driver },
  1683. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1684. NULL, &intel_g33_driver },
  1685. { 0, 0, 0, NULL, NULL, NULL }
  1686. };
  1687. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1688. const struct pci_device_id *ent)
  1689. {
  1690. struct agp_bridge_data *bridge;
  1691. u8 cap_ptr = 0;
  1692. struct resource *r;
  1693. int i;
  1694. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1695. bridge = agp_alloc_bridge();
  1696. if (!bridge)
  1697. return -ENOMEM;
  1698. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1699. /* In case that multiple models of gfx chip may
  1700. stand on same host bridge type, this can be
  1701. sure we detect the right IGD. */
  1702. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1703. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1704. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1705. bridge->driver =
  1706. intel_agp_chipsets[i].gmch_driver;
  1707. break;
  1708. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1709. continue;
  1710. } else {
  1711. bridge->driver = intel_agp_chipsets[i].driver;
  1712. break;
  1713. }
  1714. }
  1715. }
  1716. if (intel_agp_chipsets[i].name == NULL) {
  1717. if (cap_ptr)
  1718. printk(KERN_WARNING PFX "Unsupported Intel chipset"
  1719. "(device id: %04x)\n", pdev->device);
  1720. agp_put_bridge(bridge);
  1721. return -ENODEV;
  1722. }
  1723. if (bridge->driver == NULL) {
  1724. /* bridge has no AGP and no IGD detected */
  1725. if (cap_ptr)
  1726. printk(KERN_WARNING PFX "Failed to find bridge device "
  1727. "(chip_id: %04x)\n",
  1728. intel_agp_chipsets[i].gmch_chip_id);
  1729. agp_put_bridge(bridge);
  1730. return -ENODEV;
  1731. }
  1732. bridge->dev = pdev;
  1733. bridge->capndx = cap_ptr;
  1734. bridge->dev_private_data = &intel_private;
  1735. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n",
  1736. intel_agp_chipsets[i].name);
  1737. /*
  1738. * The following fixes the case where the BIOS has "forgotten" to
  1739. * provide an address range for the GART.
  1740. * 20030610 - hamish@zot.org
  1741. */
  1742. r = &pdev->resource[0];
  1743. if (!r->start && r->end) {
  1744. if (pci_assign_resource(pdev, 0)) {
  1745. printk(KERN_ERR PFX "could not assign resource 0\n");
  1746. agp_put_bridge(bridge);
  1747. return -ENODEV;
  1748. }
  1749. }
  1750. /*
  1751. * If the device has not been properly setup, the following will catch
  1752. * the problem and should stop the system from crashing.
  1753. * 20030610 - hamish@zot.org
  1754. */
  1755. if (pci_enable_device(pdev)) {
  1756. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1757. agp_put_bridge(bridge);
  1758. return -ENODEV;
  1759. }
  1760. /* Fill in the mode register */
  1761. if (cap_ptr) {
  1762. pci_read_config_dword(pdev,
  1763. bridge->capndx+PCI_AGP_STATUS,
  1764. &bridge->mode);
  1765. }
  1766. pci_set_drvdata(pdev, bridge);
  1767. return agp_add_bridge(bridge);
  1768. }
  1769. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1770. {
  1771. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1772. agp_remove_bridge(bridge);
  1773. if (intel_private.pcidev)
  1774. pci_dev_put(intel_private.pcidev);
  1775. agp_put_bridge(bridge);
  1776. }
  1777. #ifdef CONFIG_PM
  1778. static int agp_intel_resume(struct pci_dev *pdev)
  1779. {
  1780. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1781. pci_restore_state(pdev);
  1782. /* We should restore our graphics device's config space,
  1783. * as host bridge (00:00) resumes before graphics device (02:00),
  1784. * then our access to its pci space can work right.
  1785. */
  1786. if (intel_private.pcidev)
  1787. pci_restore_state(intel_private.pcidev);
  1788. if (bridge->driver == &intel_generic_driver)
  1789. intel_configure();
  1790. else if (bridge->driver == &intel_850_driver)
  1791. intel_850_configure();
  1792. else if (bridge->driver == &intel_845_driver)
  1793. intel_845_configure();
  1794. else if (bridge->driver == &intel_830mp_driver)
  1795. intel_830mp_configure();
  1796. else if (bridge->driver == &intel_915_driver)
  1797. intel_i915_configure();
  1798. else if (bridge->driver == &intel_830_driver)
  1799. intel_i830_configure();
  1800. else if (bridge->driver == &intel_810_driver)
  1801. intel_i810_configure();
  1802. else if (bridge->driver == &intel_i965_driver)
  1803. intel_i915_configure();
  1804. return 0;
  1805. }
  1806. #endif
  1807. static struct pci_device_id agp_intel_pci_table[] = {
  1808. #define ID(x) \
  1809. { \
  1810. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1811. .class_mask = ~0, \
  1812. .vendor = PCI_VENDOR_ID_INTEL, \
  1813. .device = x, \
  1814. .subvendor = PCI_ANY_ID, \
  1815. .subdevice = PCI_ANY_ID, \
  1816. }
  1817. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1818. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1819. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1820. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1821. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1822. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1823. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1824. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1825. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1826. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1827. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1828. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1829. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1830. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1831. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1832. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1833. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1834. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1835. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1836. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1837. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1838. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  1839. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1840. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1841. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1842. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1843. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  1844. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1845. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1846. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1847. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1848. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1849. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  1850. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1851. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1852. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1853. { }
  1854. };
  1855. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1856. static struct pci_driver agp_intel_pci_driver = {
  1857. .name = "agpgart-intel",
  1858. .id_table = agp_intel_pci_table,
  1859. .probe = agp_intel_probe,
  1860. .remove = __devexit_p(agp_intel_remove),
  1861. #ifdef CONFIG_PM
  1862. .resume = agp_intel_resume,
  1863. #endif
  1864. };
  1865. static int __init agp_intel_init(void)
  1866. {
  1867. if (agp_off)
  1868. return -EINVAL;
  1869. return pci_register_driver(&agp_intel_pci_driver);
  1870. }
  1871. static void __exit agp_intel_cleanup(void)
  1872. {
  1873. pci_unregister_driver(&agp_intel_pci_driver);
  1874. }
  1875. module_init(agp_intel_init);
  1876. module_exit(agp_intel_cleanup);
  1877. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1878. MODULE_LICENSE("GPL and additional rights");