io_apic.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #ifdef CONFIG_ACPI
  39. #include <acpi/acpi_bus.h>
  40. #endif
  41. #include <linux/bootmem.h>
  42. #include <linux/dmar.h>
  43. #include <linux/hpet.h>
  44. #include <asm/idle.h>
  45. #include <asm/io.h>
  46. #include <asm/smp.h>
  47. #include <asm/cpu.h>
  48. #include <asm/desc.h>
  49. #include <asm/proto.h>
  50. #include <asm/acpi.h>
  51. #include <asm/dma.h>
  52. #include <asm/timer.h>
  53. #include <asm/i8259.h>
  54. #include <asm/nmi.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/uv/uv_hub.h>
  61. #include <asm/uv/uv_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. /*
  65. * Is the SiS APIC rmw bug present ?
  66. * -1 = don't know, 0 = no, 1 = yes
  67. */
  68. int sis_apic_bug = -1;
  69. static DEFINE_SPINLOCK(ioapic_lock);
  70. static DEFINE_SPINLOCK(vector_lock);
  71. /*
  72. * # of IRQ routing registers
  73. */
  74. int nr_ioapic_registers[MAX_IO_APICS];
  75. /* I/O APIC entries */
  76. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  77. int nr_ioapics;
  78. /* MP IRQ source entries */
  79. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  80. /* # of MP IRQ source entries */
  81. int mp_irq_entries;
  82. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  83. int mp_bus_id_to_type[MAX_MP_BUSSES];
  84. #endif
  85. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  86. int skip_ioapic_setup;
  87. void arch_disable_smp_support(void)
  88. {
  89. #ifdef CONFIG_PCI
  90. noioapicquirk = 1;
  91. noioapicreroute = -1;
  92. #endif
  93. skip_ioapic_setup = 1;
  94. }
  95. static int __init parse_noapic(char *str)
  96. {
  97. /* disable IO-APIC */
  98. arch_disable_smp_support();
  99. return 0;
  100. }
  101. early_param("noapic", parse_noapic);
  102. struct irq_pin_list;
  103. /*
  104. * This is performance-critical, we want to do it O(1)
  105. *
  106. * the indexing order of this array favors 1:1 mappings
  107. * between pins and IRQs.
  108. */
  109. struct irq_pin_list {
  110. int apic, pin;
  111. struct irq_pin_list *next;
  112. };
  113. static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
  114. {
  115. struct irq_pin_list *pin;
  116. int node;
  117. node = cpu_to_node(cpu);
  118. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  119. return pin;
  120. }
  121. struct irq_cfg {
  122. struct irq_pin_list *irq_2_pin;
  123. cpumask_var_t domain;
  124. cpumask_var_t old_domain;
  125. unsigned move_cleanup_count;
  126. u8 vector;
  127. u8 move_in_progress : 1;
  128. #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
  129. u8 move_desc_pending : 1;
  130. #endif
  131. };
  132. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  133. #ifdef CONFIG_SPARSE_IRQ
  134. static struct irq_cfg irq_cfgx[] = {
  135. #else
  136. static struct irq_cfg irq_cfgx[NR_IRQS] = {
  137. #endif
  138. [0] = { .vector = IRQ0_VECTOR, },
  139. [1] = { .vector = IRQ1_VECTOR, },
  140. [2] = { .vector = IRQ2_VECTOR, },
  141. [3] = { .vector = IRQ3_VECTOR, },
  142. [4] = { .vector = IRQ4_VECTOR, },
  143. [5] = { .vector = IRQ5_VECTOR, },
  144. [6] = { .vector = IRQ6_VECTOR, },
  145. [7] = { .vector = IRQ7_VECTOR, },
  146. [8] = { .vector = IRQ8_VECTOR, },
  147. [9] = { .vector = IRQ9_VECTOR, },
  148. [10] = { .vector = IRQ10_VECTOR, },
  149. [11] = { .vector = IRQ11_VECTOR, },
  150. [12] = { .vector = IRQ12_VECTOR, },
  151. [13] = { .vector = IRQ13_VECTOR, },
  152. [14] = { .vector = IRQ14_VECTOR, },
  153. [15] = { .vector = IRQ15_VECTOR, },
  154. };
  155. int __init arch_early_irq_init(void)
  156. {
  157. struct irq_cfg *cfg;
  158. struct irq_desc *desc;
  159. int count;
  160. int i;
  161. cfg = irq_cfgx;
  162. count = ARRAY_SIZE(irq_cfgx);
  163. for (i = 0; i < count; i++) {
  164. desc = irq_to_desc(i);
  165. desc->chip_data = &cfg[i];
  166. alloc_bootmem_cpumask_var(&cfg[i].domain);
  167. alloc_bootmem_cpumask_var(&cfg[i].old_domain);
  168. if (i < NR_IRQS_LEGACY)
  169. cpumask_setall(cfg[i].domain);
  170. }
  171. return 0;
  172. }
  173. #ifdef CONFIG_SPARSE_IRQ
  174. static struct irq_cfg *irq_cfg(unsigned int irq)
  175. {
  176. struct irq_cfg *cfg = NULL;
  177. struct irq_desc *desc;
  178. desc = irq_to_desc(irq);
  179. if (desc)
  180. cfg = desc->chip_data;
  181. return cfg;
  182. }
  183. static struct irq_cfg *get_one_free_irq_cfg(int cpu)
  184. {
  185. struct irq_cfg *cfg;
  186. int node;
  187. node = cpu_to_node(cpu);
  188. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  189. if (cfg) {
  190. if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  191. kfree(cfg);
  192. cfg = NULL;
  193. } else if (!alloc_cpumask_var_node(&cfg->old_domain,
  194. GFP_ATOMIC, node)) {
  195. free_cpumask_var(cfg->domain);
  196. kfree(cfg);
  197. cfg = NULL;
  198. } else {
  199. cpumask_clear(cfg->domain);
  200. cpumask_clear(cfg->old_domain);
  201. }
  202. }
  203. return cfg;
  204. }
  205. int arch_init_chip_data(struct irq_desc *desc, int cpu)
  206. {
  207. struct irq_cfg *cfg;
  208. cfg = desc->chip_data;
  209. if (!cfg) {
  210. desc->chip_data = get_one_free_irq_cfg(cpu);
  211. if (!desc->chip_data) {
  212. printk(KERN_ERR "can not alloc irq_cfg\n");
  213. BUG_ON(1);
  214. }
  215. }
  216. return 0;
  217. }
  218. #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
  219. static void
  220. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
  221. {
  222. struct irq_pin_list *old_entry, *head, *tail, *entry;
  223. cfg->irq_2_pin = NULL;
  224. old_entry = old_cfg->irq_2_pin;
  225. if (!old_entry)
  226. return;
  227. entry = get_one_free_irq_2_pin(cpu);
  228. if (!entry)
  229. return;
  230. entry->apic = old_entry->apic;
  231. entry->pin = old_entry->pin;
  232. head = entry;
  233. tail = entry;
  234. old_entry = old_entry->next;
  235. while (old_entry) {
  236. entry = get_one_free_irq_2_pin(cpu);
  237. if (!entry) {
  238. entry = head;
  239. while (entry) {
  240. head = entry->next;
  241. kfree(entry);
  242. entry = head;
  243. }
  244. /* still use the old one */
  245. return;
  246. }
  247. entry->apic = old_entry->apic;
  248. entry->pin = old_entry->pin;
  249. tail->next = entry;
  250. tail = entry;
  251. old_entry = old_entry->next;
  252. }
  253. tail->next = NULL;
  254. cfg->irq_2_pin = head;
  255. }
  256. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  257. {
  258. struct irq_pin_list *entry, *next;
  259. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  260. return;
  261. entry = old_cfg->irq_2_pin;
  262. while (entry) {
  263. next = entry->next;
  264. kfree(entry);
  265. entry = next;
  266. }
  267. old_cfg->irq_2_pin = NULL;
  268. }
  269. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  270. struct irq_desc *desc, int cpu)
  271. {
  272. struct irq_cfg *cfg;
  273. struct irq_cfg *old_cfg;
  274. cfg = get_one_free_irq_cfg(cpu);
  275. if (!cfg)
  276. return;
  277. desc->chip_data = cfg;
  278. old_cfg = old_desc->chip_data;
  279. memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
  280. init_copy_irq_2_pin(old_cfg, cfg, cpu);
  281. }
  282. static void free_irq_cfg(struct irq_cfg *old_cfg)
  283. {
  284. kfree(old_cfg);
  285. }
  286. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  287. {
  288. struct irq_cfg *old_cfg, *cfg;
  289. old_cfg = old_desc->chip_data;
  290. cfg = desc->chip_data;
  291. if (old_cfg == cfg)
  292. return;
  293. if (old_cfg) {
  294. free_irq_2_pin(old_cfg, cfg);
  295. free_irq_cfg(old_cfg);
  296. old_desc->chip_data = NULL;
  297. }
  298. }
  299. static void
  300. set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
  301. {
  302. struct irq_cfg *cfg = desc->chip_data;
  303. if (!cfg->move_in_progress) {
  304. /* it means that domain is not changed */
  305. if (!cpumask_intersects(desc->affinity, mask))
  306. cfg->move_desc_pending = 1;
  307. }
  308. }
  309. #endif
  310. #else
  311. static struct irq_cfg *irq_cfg(unsigned int irq)
  312. {
  313. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  314. }
  315. #endif
  316. #ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
  317. static inline void
  318. set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
  319. {
  320. }
  321. #endif
  322. struct io_apic {
  323. unsigned int index;
  324. unsigned int unused[3];
  325. unsigned int data;
  326. unsigned int unused2[11];
  327. unsigned int eoi;
  328. };
  329. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  330. {
  331. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  332. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  333. }
  334. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  335. {
  336. struct io_apic __iomem *io_apic = io_apic_base(apic);
  337. writel(vector, &io_apic->eoi);
  338. }
  339. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  340. {
  341. struct io_apic __iomem *io_apic = io_apic_base(apic);
  342. writel(reg, &io_apic->index);
  343. return readl(&io_apic->data);
  344. }
  345. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  346. {
  347. struct io_apic __iomem *io_apic = io_apic_base(apic);
  348. writel(reg, &io_apic->index);
  349. writel(value, &io_apic->data);
  350. }
  351. /*
  352. * Re-write a value: to be used for read-modify-write
  353. * cycles where the read already set up the index register.
  354. *
  355. * Older SiS APIC requires we rewrite the index register
  356. */
  357. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  358. {
  359. struct io_apic __iomem *io_apic = io_apic_base(apic);
  360. if (sis_apic_bug)
  361. writel(reg, &io_apic->index);
  362. writel(value, &io_apic->data);
  363. }
  364. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  365. {
  366. struct irq_pin_list *entry;
  367. unsigned long flags;
  368. spin_lock_irqsave(&ioapic_lock, flags);
  369. entry = cfg->irq_2_pin;
  370. for (;;) {
  371. unsigned int reg;
  372. int pin;
  373. if (!entry)
  374. break;
  375. pin = entry->pin;
  376. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  377. /* Is the remote IRR bit set? */
  378. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  379. spin_unlock_irqrestore(&ioapic_lock, flags);
  380. return true;
  381. }
  382. if (!entry->next)
  383. break;
  384. entry = entry->next;
  385. }
  386. spin_unlock_irqrestore(&ioapic_lock, flags);
  387. return false;
  388. }
  389. union entry_union {
  390. struct { u32 w1, w2; };
  391. struct IO_APIC_route_entry entry;
  392. };
  393. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  394. {
  395. union entry_union eu;
  396. unsigned long flags;
  397. spin_lock_irqsave(&ioapic_lock, flags);
  398. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  399. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  400. spin_unlock_irqrestore(&ioapic_lock, flags);
  401. return eu.entry;
  402. }
  403. /*
  404. * When we write a new IO APIC routing entry, we need to write the high
  405. * word first! If the mask bit in the low word is clear, we will enable
  406. * the interrupt, and we need to make sure the entry is fully populated
  407. * before that happens.
  408. */
  409. static void
  410. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  411. {
  412. union entry_union eu;
  413. eu.entry = e;
  414. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  415. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  416. }
  417. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  418. {
  419. unsigned long flags;
  420. spin_lock_irqsave(&ioapic_lock, flags);
  421. __ioapic_write_entry(apic, pin, e);
  422. spin_unlock_irqrestore(&ioapic_lock, flags);
  423. }
  424. /*
  425. * When we mask an IO APIC routing entry, we need to write the low
  426. * word first, in order to set the mask bit before we change the
  427. * high bits!
  428. */
  429. static void ioapic_mask_entry(int apic, int pin)
  430. {
  431. unsigned long flags;
  432. union entry_union eu = { .entry.mask = 1 };
  433. spin_lock_irqsave(&ioapic_lock, flags);
  434. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  435. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  436. spin_unlock_irqrestore(&ioapic_lock, flags);
  437. }
  438. #ifdef CONFIG_SMP
  439. static void send_cleanup_vector(struct irq_cfg *cfg)
  440. {
  441. cpumask_var_t cleanup_mask;
  442. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  443. unsigned int i;
  444. cfg->move_cleanup_count = 0;
  445. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  446. cfg->move_cleanup_count++;
  447. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  448. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  449. } else {
  450. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  451. cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
  452. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  453. free_cpumask_var(cleanup_mask);
  454. }
  455. cfg->move_in_progress = 0;
  456. }
  457. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  458. {
  459. int apic, pin;
  460. struct irq_pin_list *entry;
  461. u8 vector = cfg->vector;
  462. entry = cfg->irq_2_pin;
  463. for (;;) {
  464. unsigned int reg;
  465. if (!entry)
  466. break;
  467. apic = entry->apic;
  468. pin = entry->pin;
  469. /*
  470. * With interrupt-remapping, destination information comes
  471. * from interrupt-remapping table entry.
  472. */
  473. if (!irq_remapped(irq))
  474. io_apic_write(apic, 0x11 + pin*2, dest);
  475. reg = io_apic_read(apic, 0x10 + pin*2);
  476. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  477. reg |= vector;
  478. io_apic_modify(apic, 0x10 + pin*2, reg);
  479. if (!entry->next)
  480. break;
  481. entry = entry->next;
  482. }
  483. }
  484. static int
  485. assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
  486. /*
  487. * Either sets desc->affinity to a valid value, and returns
  488. * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
  489. * leaves desc->affinity untouched.
  490. */
  491. static unsigned int
  492. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
  493. {
  494. struct irq_cfg *cfg;
  495. unsigned int irq;
  496. if (!cpumask_intersects(mask, cpu_online_mask))
  497. return BAD_APICID;
  498. irq = desc->irq;
  499. cfg = desc->chip_data;
  500. if (assign_irq_vector(irq, cfg, mask))
  501. return BAD_APICID;
  502. /* check that before desc->addinity get updated */
  503. set_extra_move_desc(desc, mask);
  504. cpumask_copy(desc->affinity, mask);
  505. return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
  506. }
  507. static void
  508. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  509. {
  510. struct irq_cfg *cfg;
  511. unsigned long flags;
  512. unsigned int dest;
  513. unsigned int irq;
  514. irq = desc->irq;
  515. cfg = desc->chip_data;
  516. spin_lock_irqsave(&ioapic_lock, flags);
  517. dest = set_desc_affinity(desc, mask);
  518. if (dest != BAD_APICID) {
  519. /* Only the high 8 bits are valid. */
  520. dest = SET_APIC_LOGICAL_ID(dest);
  521. __target_IO_APIC_irq(irq, dest, cfg);
  522. }
  523. spin_unlock_irqrestore(&ioapic_lock, flags);
  524. }
  525. static void
  526. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  527. {
  528. struct irq_desc *desc;
  529. desc = irq_to_desc(irq);
  530. set_ioapic_affinity_irq_desc(desc, mask);
  531. }
  532. #endif /* CONFIG_SMP */
  533. /*
  534. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  535. * shared ISA-space IRQs, so we have to support them. We are super
  536. * fast in the common case, and fast for shared ISA-space IRQs.
  537. */
  538. static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
  539. {
  540. struct irq_pin_list *entry;
  541. entry = cfg->irq_2_pin;
  542. if (!entry) {
  543. entry = get_one_free_irq_2_pin(cpu);
  544. if (!entry) {
  545. printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
  546. apic, pin);
  547. return;
  548. }
  549. cfg->irq_2_pin = entry;
  550. entry->apic = apic;
  551. entry->pin = pin;
  552. return;
  553. }
  554. while (entry->next) {
  555. /* not again, please */
  556. if (entry->apic == apic && entry->pin == pin)
  557. return;
  558. entry = entry->next;
  559. }
  560. entry->next = get_one_free_irq_2_pin(cpu);
  561. entry = entry->next;
  562. entry->apic = apic;
  563. entry->pin = pin;
  564. }
  565. /*
  566. * Reroute an IRQ to a different pin.
  567. */
  568. static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
  569. int oldapic, int oldpin,
  570. int newapic, int newpin)
  571. {
  572. struct irq_pin_list *entry = cfg->irq_2_pin;
  573. int replaced = 0;
  574. while (entry) {
  575. if (entry->apic == oldapic && entry->pin == oldpin) {
  576. entry->apic = newapic;
  577. entry->pin = newpin;
  578. replaced = 1;
  579. /* every one is different, right? */
  580. break;
  581. }
  582. entry = entry->next;
  583. }
  584. /* why? call replace before add? */
  585. if (!replaced)
  586. add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
  587. }
  588. static inline void io_apic_modify_irq(struct irq_cfg *cfg,
  589. int mask_and, int mask_or,
  590. void (*final)(struct irq_pin_list *entry))
  591. {
  592. int pin;
  593. struct irq_pin_list *entry;
  594. for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
  595. unsigned int reg;
  596. pin = entry->pin;
  597. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  598. reg &= mask_and;
  599. reg |= mask_or;
  600. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  601. if (final)
  602. final(entry);
  603. }
  604. }
  605. static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
  606. {
  607. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  608. }
  609. #ifdef CONFIG_X86_64
  610. static void io_apic_sync(struct irq_pin_list *entry)
  611. {
  612. /*
  613. * Synchronize the IO-APIC and the CPU by doing
  614. * a dummy read from the IO-APIC
  615. */
  616. struct io_apic __iomem *io_apic;
  617. io_apic = io_apic_base(entry->apic);
  618. readl(&io_apic->data);
  619. }
  620. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  621. {
  622. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  623. }
  624. #else /* CONFIG_X86_32 */
  625. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  626. {
  627. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
  628. }
  629. static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
  630. {
  631. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  632. IO_APIC_REDIR_MASKED, NULL);
  633. }
  634. static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
  635. {
  636. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
  637. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  638. }
  639. #endif /* CONFIG_X86_32 */
  640. static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
  641. {
  642. struct irq_cfg *cfg = desc->chip_data;
  643. unsigned long flags;
  644. BUG_ON(!cfg);
  645. spin_lock_irqsave(&ioapic_lock, flags);
  646. __mask_IO_APIC_irq(cfg);
  647. spin_unlock_irqrestore(&ioapic_lock, flags);
  648. }
  649. static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
  650. {
  651. struct irq_cfg *cfg = desc->chip_data;
  652. unsigned long flags;
  653. spin_lock_irqsave(&ioapic_lock, flags);
  654. __unmask_IO_APIC_irq(cfg);
  655. spin_unlock_irqrestore(&ioapic_lock, flags);
  656. }
  657. static void mask_IO_APIC_irq(unsigned int irq)
  658. {
  659. struct irq_desc *desc = irq_to_desc(irq);
  660. mask_IO_APIC_irq_desc(desc);
  661. }
  662. static void unmask_IO_APIC_irq(unsigned int irq)
  663. {
  664. struct irq_desc *desc = irq_to_desc(irq);
  665. unmask_IO_APIC_irq_desc(desc);
  666. }
  667. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  668. {
  669. struct IO_APIC_route_entry entry;
  670. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  671. entry = ioapic_read_entry(apic, pin);
  672. if (entry.delivery_mode == dest_SMI)
  673. return;
  674. /*
  675. * Disable it in the IO-APIC irq-routing table:
  676. */
  677. ioapic_mask_entry(apic, pin);
  678. }
  679. static void clear_IO_APIC (void)
  680. {
  681. int apic, pin;
  682. for (apic = 0; apic < nr_ioapics; apic++)
  683. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  684. clear_IO_APIC_pin(apic, pin);
  685. }
  686. #ifdef CONFIG_X86_32
  687. /*
  688. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  689. * specific CPU-side IRQs.
  690. */
  691. #define MAX_PIRQS 8
  692. static int pirq_entries[MAX_PIRQS] = {
  693. [0 ... MAX_PIRQS - 1] = -1
  694. };
  695. static int __init ioapic_pirq_setup(char *str)
  696. {
  697. int i, max;
  698. int ints[MAX_PIRQS+1];
  699. get_options(str, ARRAY_SIZE(ints), ints);
  700. apic_printk(APIC_VERBOSE, KERN_INFO
  701. "PIRQ redirection, working around broken MP-BIOS.\n");
  702. max = MAX_PIRQS;
  703. if (ints[0] < MAX_PIRQS)
  704. max = ints[0];
  705. for (i = 0; i < max; i++) {
  706. apic_printk(APIC_VERBOSE, KERN_DEBUG
  707. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  708. /*
  709. * PIRQs are mapped upside down, usually.
  710. */
  711. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  712. }
  713. return 1;
  714. }
  715. __setup("pirq=", ioapic_pirq_setup);
  716. #endif /* CONFIG_X86_32 */
  717. #ifdef CONFIG_INTR_REMAP
  718. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  719. {
  720. int apic;
  721. struct IO_APIC_route_entry **ioapic_entries;
  722. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  723. GFP_ATOMIC);
  724. if (!ioapic_entries)
  725. return 0;
  726. for (apic = 0; apic < nr_ioapics; apic++) {
  727. ioapic_entries[apic] =
  728. kzalloc(sizeof(struct IO_APIC_route_entry) *
  729. nr_ioapic_registers[apic], GFP_ATOMIC);
  730. if (!ioapic_entries[apic])
  731. goto nomem;
  732. }
  733. return ioapic_entries;
  734. nomem:
  735. while (--apic >= 0)
  736. kfree(ioapic_entries[apic]);
  737. kfree(ioapic_entries);
  738. return 0;
  739. }
  740. /*
  741. * Saves all the IO-APIC RTE's
  742. */
  743. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  744. {
  745. int apic, pin;
  746. if (!ioapic_entries)
  747. return -ENOMEM;
  748. for (apic = 0; apic < nr_ioapics; apic++) {
  749. if (!ioapic_entries[apic])
  750. return -ENOMEM;
  751. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  752. ioapic_entries[apic][pin] =
  753. ioapic_read_entry(apic, pin);
  754. }
  755. return 0;
  756. }
  757. /*
  758. * Mask all IO APIC entries.
  759. */
  760. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  761. {
  762. int apic, pin;
  763. if (!ioapic_entries)
  764. return;
  765. for (apic = 0; apic < nr_ioapics; apic++) {
  766. if (!ioapic_entries[apic])
  767. break;
  768. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  769. struct IO_APIC_route_entry entry;
  770. entry = ioapic_entries[apic][pin];
  771. if (!entry.mask) {
  772. entry.mask = 1;
  773. ioapic_write_entry(apic, pin, entry);
  774. }
  775. }
  776. }
  777. }
  778. /*
  779. * Restore IO APIC entries which was saved in ioapic_entries.
  780. */
  781. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  782. {
  783. int apic, pin;
  784. if (!ioapic_entries)
  785. return -ENOMEM;
  786. for (apic = 0; apic < nr_ioapics; apic++) {
  787. if (!ioapic_entries[apic])
  788. return -ENOMEM;
  789. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  790. ioapic_write_entry(apic, pin,
  791. ioapic_entries[apic][pin]);
  792. }
  793. return 0;
  794. }
  795. void reinit_intr_remapped_IO_APIC(int intr_remapping,
  796. struct IO_APIC_route_entry **ioapic_entries)
  797. {
  798. /*
  799. * for now plain restore of previous settings.
  800. * TBD: In the case of OS enabling interrupt-remapping,
  801. * IO-APIC RTE's need to be setup to point to interrupt-remapping
  802. * table entries. for now, do a plain restore, and wait for
  803. * the setup_IO_APIC_irqs() to do proper initialization.
  804. */
  805. restore_IO_APIC_setup(ioapic_entries);
  806. }
  807. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  808. {
  809. int apic;
  810. for (apic = 0; apic < nr_ioapics; apic++)
  811. kfree(ioapic_entries[apic]);
  812. kfree(ioapic_entries);
  813. }
  814. #endif
  815. /*
  816. * Find the IRQ entry number of a certain pin.
  817. */
  818. static int find_irq_entry(int apic, int pin, int type)
  819. {
  820. int i;
  821. for (i = 0; i < mp_irq_entries; i++)
  822. if (mp_irqs[i].irqtype == type &&
  823. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  824. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  825. mp_irqs[i].dstirq == pin)
  826. return i;
  827. return -1;
  828. }
  829. /*
  830. * Find the pin to which IRQ[irq] (ISA) is connected
  831. */
  832. static int __init find_isa_irq_pin(int irq, int type)
  833. {
  834. int i;
  835. for (i = 0; i < mp_irq_entries; i++) {
  836. int lbus = mp_irqs[i].srcbus;
  837. if (test_bit(lbus, mp_bus_not_pci) &&
  838. (mp_irqs[i].irqtype == type) &&
  839. (mp_irqs[i].srcbusirq == irq))
  840. return mp_irqs[i].dstirq;
  841. }
  842. return -1;
  843. }
  844. static int __init find_isa_irq_apic(int irq, int type)
  845. {
  846. int i;
  847. for (i = 0; i < mp_irq_entries; i++) {
  848. int lbus = mp_irqs[i].srcbus;
  849. if (test_bit(lbus, mp_bus_not_pci) &&
  850. (mp_irqs[i].irqtype == type) &&
  851. (mp_irqs[i].srcbusirq == irq))
  852. break;
  853. }
  854. if (i < mp_irq_entries) {
  855. int apic;
  856. for(apic = 0; apic < nr_ioapics; apic++) {
  857. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  858. return apic;
  859. }
  860. }
  861. return -1;
  862. }
  863. /*
  864. * Find a specific PCI IRQ entry.
  865. * Not an __init, possibly needed by modules
  866. */
  867. static int pin_2_irq(int idx, int apic, int pin);
  868. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  869. {
  870. int apic, i, best_guess = -1;
  871. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  872. bus, slot, pin);
  873. if (test_bit(bus, mp_bus_not_pci)) {
  874. apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  875. return -1;
  876. }
  877. for (i = 0; i < mp_irq_entries; i++) {
  878. int lbus = mp_irqs[i].srcbus;
  879. for (apic = 0; apic < nr_ioapics; apic++)
  880. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  881. mp_irqs[i].dstapic == MP_APIC_ALL)
  882. break;
  883. if (!test_bit(lbus, mp_bus_not_pci) &&
  884. !mp_irqs[i].irqtype &&
  885. (bus == lbus) &&
  886. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  887. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  888. if (!(apic || IO_APIC_IRQ(irq)))
  889. continue;
  890. if (pin == (mp_irqs[i].srcbusirq & 3))
  891. return irq;
  892. /*
  893. * Use the first all-but-pin matching entry as a
  894. * best-guess fuzzy result for broken mptables.
  895. */
  896. if (best_guess < 0)
  897. best_guess = irq;
  898. }
  899. }
  900. return best_guess;
  901. }
  902. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  903. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  904. /*
  905. * EISA Edge/Level control register, ELCR
  906. */
  907. static int EISA_ELCR(unsigned int irq)
  908. {
  909. if (irq < NR_IRQS_LEGACY) {
  910. unsigned int port = 0x4d0 + (irq >> 3);
  911. return (inb(port) >> (irq & 7)) & 1;
  912. }
  913. apic_printk(APIC_VERBOSE, KERN_INFO
  914. "Broken MPtable reports ISA irq %d\n", irq);
  915. return 0;
  916. }
  917. #endif
  918. /* ISA interrupts are always polarity zero edge triggered,
  919. * when listed as conforming in the MP table. */
  920. #define default_ISA_trigger(idx) (0)
  921. #define default_ISA_polarity(idx) (0)
  922. /* EISA interrupts are always polarity zero and can be edge or level
  923. * trigger depending on the ELCR value. If an interrupt is listed as
  924. * EISA conforming in the MP table, that means its trigger type must
  925. * be read in from the ELCR */
  926. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  927. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  928. /* PCI interrupts are always polarity one level triggered,
  929. * when listed as conforming in the MP table. */
  930. #define default_PCI_trigger(idx) (1)
  931. #define default_PCI_polarity(idx) (1)
  932. /* MCA interrupts are always polarity zero level triggered,
  933. * when listed as conforming in the MP table. */
  934. #define default_MCA_trigger(idx) (1)
  935. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  936. static int MPBIOS_polarity(int idx)
  937. {
  938. int bus = mp_irqs[idx].srcbus;
  939. int polarity;
  940. /*
  941. * Determine IRQ line polarity (high active or low active):
  942. */
  943. switch (mp_irqs[idx].irqflag & 3)
  944. {
  945. case 0: /* conforms, ie. bus-type dependent polarity */
  946. if (test_bit(bus, mp_bus_not_pci))
  947. polarity = default_ISA_polarity(idx);
  948. else
  949. polarity = default_PCI_polarity(idx);
  950. break;
  951. case 1: /* high active */
  952. {
  953. polarity = 0;
  954. break;
  955. }
  956. case 2: /* reserved */
  957. {
  958. printk(KERN_WARNING "broken BIOS!!\n");
  959. polarity = 1;
  960. break;
  961. }
  962. case 3: /* low active */
  963. {
  964. polarity = 1;
  965. break;
  966. }
  967. default: /* invalid */
  968. {
  969. printk(KERN_WARNING "broken BIOS!!\n");
  970. polarity = 1;
  971. break;
  972. }
  973. }
  974. return polarity;
  975. }
  976. static int MPBIOS_trigger(int idx)
  977. {
  978. int bus = mp_irqs[idx].srcbus;
  979. int trigger;
  980. /*
  981. * Determine IRQ trigger mode (edge or level sensitive):
  982. */
  983. switch ((mp_irqs[idx].irqflag>>2) & 3)
  984. {
  985. case 0: /* conforms, ie. bus-type dependent */
  986. if (test_bit(bus, mp_bus_not_pci))
  987. trigger = default_ISA_trigger(idx);
  988. else
  989. trigger = default_PCI_trigger(idx);
  990. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  991. switch (mp_bus_id_to_type[bus]) {
  992. case MP_BUS_ISA: /* ISA pin */
  993. {
  994. /* set before the switch */
  995. break;
  996. }
  997. case MP_BUS_EISA: /* EISA pin */
  998. {
  999. trigger = default_EISA_trigger(idx);
  1000. break;
  1001. }
  1002. case MP_BUS_PCI: /* PCI pin */
  1003. {
  1004. /* set before the switch */
  1005. break;
  1006. }
  1007. case MP_BUS_MCA: /* MCA pin */
  1008. {
  1009. trigger = default_MCA_trigger(idx);
  1010. break;
  1011. }
  1012. default:
  1013. {
  1014. printk(KERN_WARNING "broken BIOS!!\n");
  1015. trigger = 1;
  1016. break;
  1017. }
  1018. }
  1019. #endif
  1020. break;
  1021. case 1: /* edge */
  1022. {
  1023. trigger = 0;
  1024. break;
  1025. }
  1026. case 2: /* reserved */
  1027. {
  1028. printk(KERN_WARNING "broken BIOS!!\n");
  1029. trigger = 1;
  1030. break;
  1031. }
  1032. case 3: /* level */
  1033. {
  1034. trigger = 1;
  1035. break;
  1036. }
  1037. default: /* invalid */
  1038. {
  1039. printk(KERN_WARNING "broken BIOS!!\n");
  1040. trigger = 0;
  1041. break;
  1042. }
  1043. }
  1044. return trigger;
  1045. }
  1046. static inline int irq_polarity(int idx)
  1047. {
  1048. return MPBIOS_polarity(idx);
  1049. }
  1050. static inline int irq_trigger(int idx)
  1051. {
  1052. return MPBIOS_trigger(idx);
  1053. }
  1054. int (*ioapic_renumber_irq)(int ioapic, int irq);
  1055. static int pin_2_irq(int idx, int apic, int pin)
  1056. {
  1057. int irq, i;
  1058. int bus = mp_irqs[idx].srcbus;
  1059. /*
  1060. * Debugging check, we are in big trouble if this message pops up!
  1061. */
  1062. if (mp_irqs[idx].dstirq != pin)
  1063. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  1064. if (test_bit(bus, mp_bus_not_pci)) {
  1065. irq = mp_irqs[idx].srcbusirq;
  1066. } else {
  1067. /*
  1068. * PCI IRQs are mapped in order
  1069. */
  1070. i = irq = 0;
  1071. while (i < apic)
  1072. irq += nr_ioapic_registers[i++];
  1073. irq += pin;
  1074. /*
  1075. * For MPS mode, so far only needed by ES7000 platform
  1076. */
  1077. if (ioapic_renumber_irq)
  1078. irq = ioapic_renumber_irq(apic, irq);
  1079. }
  1080. #ifdef CONFIG_X86_32
  1081. /*
  1082. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  1083. */
  1084. if ((pin >= 16) && (pin <= 23)) {
  1085. if (pirq_entries[pin-16] != -1) {
  1086. if (!pirq_entries[pin-16]) {
  1087. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1088. "disabling PIRQ%d\n", pin-16);
  1089. } else {
  1090. irq = pirq_entries[pin-16];
  1091. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1092. "using PIRQ%d -> IRQ %d\n",
  1093. pin-16, irq);
  1094. }
  1095. }
  1096. }
  1097. #endif
  1098. return irq;
  1099. }
  1100. void lock_vector_lock(void)
  1101. {
  1102. /* Used to the online set of cpus does not change
  1103. * during assign_irq_vector.
  1104. */
  1105. spin_lock(&vector_lock);
  1106. }
  1107. void unlock_vector_lock(void)
  1108. {
  1109. spin_unlock(&vector_lock);
  1110. }
  1111. static int
  1112. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1113. {
  1114. /*
  1115. * NOTE! The local APIC isn't very good at handling
  1116. * multiple interrupts at the same interrupt level.
  1117. * As the interrupt level is determined by taking the
  1118. * vector number and shifting that right by 4, we
  1119. * want to spread these out a bit so that they don't
  1120. * all fall in the same interrupt level.
  1121. *
  1122. * Also, we've got to be careful not to trash gate
  1123. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1124. */
  1125. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  1126. unsigned int old_vector;
  1127. int cpu, err;
  1128. cpumask_var_t tmp_mask;
  1129. if ((cfg->move_in_progress) || cfg->move_cleanup_count)
  1130. return -EBUSY;
  1131. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  1132. return -ENOMEM;
  1133. old_vector = cfg->vector;
  1134. if (old_vector) {
  1135. cpumask_and(tmp_mask, mask, cpu_online_mask);
  1136. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  1137. if (!cpumask_empty(tmp_mask)) {
  1138. free_cpumask_var(tmp_mask);
  1139. return 0;
  1140. }
  1141. }
  1142. /* Only try and allocate irqs on cpus that are present */
  1143. err = -ENOSPC;
  1144. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  1145. int new_cpu;
  1146. int vector, offset;
  1147. apic->vector_allocation_domain(cpu, tmp_mask);
  1148. vector = current_vector;
  1149. offset = current_offset;
  1150. next:
  1151. vector += 8;
  1152. if (vector >= first_system_vector) {
  1153. /* If out of vectors on large boxen, must share them. */
  1154. offset = (offset + 1) % 8;
  1155. vector = FIRST_DEVICE_VECTOR + offset;
  1156. }
  1157. if (unlikely(current_vector == vector))
  1158. continue;
  1159. if (test_bit(vector, used_vectors))
  1160. goto next;
  1161. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1162. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1163. goto next;
  1164. /* Found one! */
  1165. current_vector = vector;
  1166. current_offset = offset;
  1167. if (old_vector) {
  1168. cfg->move_in_progress = 1;
  1169. cpumask_copy(cfg->old_domain, cfg->domain);
  1170. }
  1171. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1172. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1173. cfg->vector = vector;
  1174. cpumask_copy(cfg->domain, tmp_mask);
  1175. err = 0;
  1176. break;
  1177. }
  1178. free_cpumask_var(tmp_mask);
  1179. return err;
  1180. }
  1181. static int
  1182. assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1183. {
  1184. int err;
  1185. unsigned long flags;
  1186. spin_lock_irqsave(&vector_lock, flags);
  1187. err = __assign_irq_vector(irq, cfg, mask);
  1188. spin_unlock_irqrestore(&vector_lock, flags);
  1189. return err;
  1190. }
  1191. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1192. {
  1193. int cpu, vector;
  1194. BUG_ON(!cfg->vector);
  1195. vector = cfg->vector;
  1196. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1197. per_cpu(vector_irq, cpu)[vector] = -1;
  1198. cfg->vector = 0;
  1199. cpumask_clear(cfg->domain);
  1200. if (likely(!cfg->move_in_progress))
  1201. return;
  1202. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1203. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1204. vector++) {
  1205. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1206. continue;
  1207. per_cpu(vector_irq, cpu)[vector] = -1;
  1208. break;
  1209. }
  1210. }
  1211. cfg->move_in_progress = 0;
  1212. }
  1213. void __setup_vector_irq(int cpu)
  1214. {
  1215. /* Initialize vector_irq on a new cpu */
  1216. /* This function must be called with vector_lock held */
  1217. int irq, vector;
  1218. struct irq_cfg *cfg;
  1219. struct irq_desc *desc;
  1220. /* Mark the inuse vectors */
  1221. for_each_irq_desc(irq, desc) {
  1222. cfg = desc->chip_data;
  1223. if (!cpumask_test_cpu(cpu, cfg->domain))
  1224. continue;
  1225. vector = cfg->vector;
  1226. per_cpu(vector_irq, cpu)[vector] = irq;
  1227. }
  1228. /* Mark the free vectors */
  1229. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1230. irq = per_cpu(vector_irq, cpu)[vector];
  1231. if (irq < 0)
  1232. continue;
  1233. cfg = irq_cfg(irq);
  1234. if (!cpumask_test_cpu(cpu, cfg->domain))
  1235. per_cpu(vector_irq, cpu)[vector] = -1;
  1236. }
  1237. }
  1238. static struct irq_chip ioapic_chip;
  1239. static struct irq_chip ir_ioapic_chip;
  1240. #define IOAPIC_AUTO -1
  1241. #define IOAPIC_EDGE 0
  1242. #define IOAPIC_LEVEL 1
  1243. #ifdef CONFIG_X86_32
  1244. static inline int IO_APIC_irq_trigger(int irq)
  1245. {
  1246. int apic, idx, pin;
  1247. for (apic = 0; apic < nr_ioapics; apic++) {
  1248. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1249. idx = find_irq_entry(apic, pin, mp_INT);
  1250. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1251. return irq_trigger(idx);
  1252. }
  1253. }
  1254. /*
  1255. * nonexistent IRQs are edge default
  1256. */
  1257. return 0;
  1258. }
  1259. #else
  1260. static inline int IO_APIC_irq_trigger(int irq)
  1261. {
  1262. return 1;
  1263. }
  1264. #endif
  1265. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1266. {
  1267. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1268. trigger == IOAPIC_LEVEL)
  1269. desc->status |= IRQ_LEVEL;
  1270. else
  1271. desc->status &= ~IRQ_LEVEL;
  1272. if (irq_remapped(irq)) {
  1273. desc->status |= IRQ_MOVE_PCNTXT;
  1274. if (trigger)
  1275. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1276. handle_fasteoi_irq,
  1277. "fasteoi");
  1278. else
  1279. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1280. handle_edge_irq, "edge");
  1281. return;
  1282. }
  1283. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1284. trigger == IOAPIC_LEVEL)
  1285. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1286. handle_fasteoi_irq,
  1287. "fasteoi");
  1288. else
  1289. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1290. handle_edge_irq, "edge");
  1291. }
  1292. int setup_ioapic_entry(int apic_id, int irq,
  1293. struct IO_APIC_route_entry *entry,
  1294. unsigned int destination, int trigger,
  1295. int polarity, int vector, int pin)
  1296. {
  1297. /*
  1298. * add it to the IO-APIC irq-routing table:
  1299. */
  1300. memset(entry,0,sizeof(*entry));
  1301. if (intr_remapping_enabled) {
  1302. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1303. struct irte irte;
  1304. struct IR_IO_APIC_route_entry *ir_entry =
  1305. (struct IR_IO_APIC_route_entry *) entry;
  1306. int index;
  1307. if (!iommu)
  1308. panic("No mapping iommu for ioapic %d\n", apic_id);
  1309. index = alloc_irte(iommu, irq, 1);
  1310. if (index < 0)
  1311. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1312. memset(&irte, 0, sizeof(irte));
  1313. irte.present = 1;
  1314. irte.dst_mode = apic->irq_dest_mode;
  1315. /*
  1316. * Trigger mode in the IRTE will always be edge, and the
  1317. * actual level or edge trigger will be setup in the IO-APIC
  1318. * RTE. This will help simplify level triggered irq migration.
  1319. * For more details, see the comments above explainig IO-APIC
  1320. * irq migration in the presence of interrupt-remapping.
  1321. */
  1322. irte.trigger_mode = 0;
  1323. irte.dlvry_mode = apic->irq_delivery_mode;
  1324. irte.vector = vector;
  1325. irte.dest_id = IRTE_DEST(destination);
  1326. modify_irte(irq, &irte);
  1327. ir_entry->index2 = (index >> 15) & 0x1;
  1328. ir_entry->zero = 0;
  1329. ir_entry->format = 1;
  1330. ir_entry->index = (index & 0x7fff);
  1331. /*
  1332. * IO-APIC RTE will be configured with virtual vector.
  1333. * irq handler will do the explicit EOI to the io-apic.
  1334. */
  1335. ir_entry->vector = pin;
  1336. } else {
  1337. entry->delivery_mode = apic->irq_delivery_mode;
  1338. entry->dest_mode = apic->irq_dest_mode;
  1339. entry->dest = destination;
  1340. entry->vector = vector;
  1341. }
  1342. entry->mask = 0; /* enable IRQ */
  1343. entry->trigger = trigger;
  1344. entry->polarity = polarity;
  1345. /* Mask level triggered irqs.
  1346. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1347. */
  1348. if (trigger)
  1349. entry->mask = 1;
  1350. return 0;
  1351. }
  1352. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1353. int trigger, int polarity)
  1354. {
  1355. struct irq_cfg *cfg;
  1356. struct IO_APIC_route_entry entry;
  1357. unsigned int dest;
  1358. if (!IO_APIC_IRQ(irq))
  1359. return;
  1360. cfg = desc->chip_data;
  1361. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1362. return;
  1363. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1364. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1365. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1366. "IRQ %d Mode:%i Active:%i)\n",
  1367. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1368. irq, trigger, polarity);
  1369. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1370. dest, trigger, polarity, cfg->vector, pin)) {
  1371. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1372. mp_ioapics[apic_id].apicid, pin);
  1373. __clear_irq_vector(irq, cfg);
  1374. return;
  1375. }
  1376. ioapic_register_intr(irq, desc, trigger);
  1377. if (irq < NR_IRQS_LEGACY)
  1378. disable_8259A_irq(irq);
  1379. ioapic_write_entry(apic_id, pin, entry);
  1380. }
  1381. static void __init setup_IO_APIC_irqs(void)
  1382. {
  1383. int apic_id, pin, idx, irq;
  1384. int notcon = 0;
  1385. struct irq_desc *desc;
  1386. struct irq_cfg *cfg;
  1387. int cpu = boot_cpu_id;
  1388. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1389. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1390. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1391. idx = find_irq_entry(apic_id, pin, mp_INT);
  1392. if (idx == -1) {
  1393. if (!notcon) {
  1394. notcon = 1;
  1395. apic_printk(APIC_VERBOSE,
  1396. KERN_DEBUG " %d-%d",
  1397. mp_ioapics[apic_id].apicid, pin);
  1398. } else
  1399. apic_printk(APIC_VERBOSE, " %d-%d",
  1400. mp_ioapics[apic_id].apicid, pin);
  1401. continue;
  1402. }
  1403. if (notcon) {
  1404. apic_printk(APIC_VERBOSE,
  1405. " (apicid-pin) not connected\n");
  1406. notcon = 0;
  1407. }
  1408. irq = pin_2_irq(idx, apic_id, pin);
  1409. /*
  1410. * Skip the timer IRQ if there's a quirk handler
  1411. * installed and if it returns 1:
  1412. */
  1413. if (apic->multi_timer_check &&
  1414. apic->multi_timer_check(apic_id, irq))
  1415. continue;
  1416. desc = irq_to_desc_alloc_cpu(irq, cpu);
  1417. if (!desc) {
  1418. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1419. continue;
  1420. }
  1421. cfg = desc->chip_data;
  1422. add_pin_to_irq_cpu(cfg, cpu, apic_id, pin);
  1423. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1424. irq_trigger(idx), irq_polarity(idx));
  1425. }
  1426. }
  1427. if (notcon)
  1428. apic_printk(APIC_VERBOSE,
  1429. " (apicid-pin) not connected\n");
  1430. }
  1431. /*
  1432. * Set up the timer pin, possibly with the 8259A-master behind.
  1433. */
  1434. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1435. int vector)
  1436. {
  1437. struct IO_APIC_route_entry entry;
  1438. if (intr_remapping_enabled)
  1439. return;
  1440. memset(&entry, 0, sizeof(entry));
  1441. /*
  1442. * We use logical delivery to get the timer IRQ
  1443. * to the first CPU.
  1444. */
  1445. entry.dest_mode = apic->irq_dest_mode;
  1446. entry.mask = 0; /* don't mask IRQ for edge */
  1447. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1448. entry.delivery_mode = apic->irq_delivery_mode;
  1449. entry.polarity = 0;
  1450. entry.trigger = 0;
  1451. entry.vector = vector;
  1452. /*
  1453. * The timer IRQ doesn't have to know that behind the
  1454. * scene we may have a 8259A-master in AEOI mode ...
  1455. */
  1456. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1457. /*
  1458. * Add it to the IO-APIC irq-routing table:
  1459. */
  1460. ioapic_write_entry(apic_id, pin, entry);
  1461. }
  1462. __apicdebuginit(void) print_IO_APIC(void)
  1463. {
  1464. int apic, i;
  1465. union IO_APIC_reg_00 reg_00;
  1466. union IO_APIC_reg_01 reg_01;
  1467. union IO_APIC_reg_02 reg_02;
  1468. union IO_APIC_reg_03 reg_03;
  1469. unsigned long flags;
  1470. struct irq_cfg *cfg;
  1471. struct irq_desc *desc;
  1472. unsigned int irq;
  1473. if (apic_verbosity == APIC_QUIET)
  1474. return;
  1475. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1476. for (i = 0; i < nr_ioapics; i++)
  1477. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1478. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1479. /*
  1480. * We are a bit conservative about what we expect. We have to
  1481. * know about every hardware change ASAP.
  1482. */
  1483. printk(KERN_INFO "testing the IO APIC.......................\n");
  1484. for (apic = 0; apic < nr_ioapics; apic++) {
  1485. spin_lock_irqsave(&ioapic_lock, flags);
  1486. reg_00.raw = io_apic_read(apic, 0);
  1487. reg_01.raw = io_apic_read(apic, 1);
  1488. if (reg_01.bits.version >= 0x10)
  1489. reg_02.raw = io_apic_read(apic, 2);
  1490. if (reg_01.bits.version >= 0x20)
  1491. reg_03.raw = io_apic_read(apic, 3);
  1492. spin_unlock_irqrestore(&ioapic_lock, flags);
  1493. printk("\n");
  1494. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1495. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1496. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1497. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1498. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1499. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1500. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1501. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1502. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1503. /*
  1504. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1505. * but the value of reg_02 is read as the previous read register
  1506. * value, so ignore it if reg_02 == reg_01.
  1507. */
  1508. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1509. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1510. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1511. }
  1512. /*
  1513. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1514. * or reg_03, but the value of reg_0[23] is read as the previous read
  1515. * register value, so ignore it if reg_03 == reg_0[12].
  1516. */
  1517. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1518. reg_03.raw != reg_01.raw) {
  1519. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1520. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1521. }
  1522. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1523. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1524. " Stat Dmod Deli Vect: \n");
  1525. for (i = 0; i <= reg_01.bits.entries; i++) {
  1526. struct IO_APIC_route_entry entry;
  1527. entry = ioapic_read_entry(apic, i);
  1528. printk(KERN_DEBUG " %02x %03X ",
  1529. i,
  1530. entry.dest
  1531. );
  1532. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1533. entry.mask,
  1534. entry.trigger,
  1535. entry.irr,
  1536. entry.polarity,
  1537. entry.delivery_status,
  1538. entry.dest_mode,
  1539. entry.delivery_mode,
  1540. entry.vector
  1541. );
  1542. }
  1543. }
  1544. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1545. for_each_irq_desc(irq, desc) {
  1546. struct irq_pin_list *entry;
  1547. cfg = desc->chip_data;
  1548. entry = cfg->irq_2_pin;
  1549. if (!entry)
  1550. continue;
  1551. printk(KERN_DEBUG "IRQ%d ", irq);
  1552. for (;;) {
  1553. printk("-> %d:%d", entry->apic, entry->pin);
  1554. if (!entry->next)
  1555. break;
  1556. entry = entry->next;
  1557. }
  1558. printk("\n");
  1559. }
  1560. printk(KERN_INFO ".................................... done.\n");
  1561. return;
  1562. }
  1563. __apicdebuginit(void) print_APIC_bitfield(int base)
  1564. {
  1565. unsigned int v;
  1566. int i, j;
  1567. if (apic_verbosity == APIC_QUIET)
  1568. return;
  1569. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  1570. for (i = 0; i < 8; i++) {
  1571. v = apic_read(base + i*0x10);
  1572. for (j = 0; j < 32; j++) {
  1573. if (v & (1<<j))
  1574. printk("1");
  1575. else
  1576. printk("0");
  1577. }
  1578. printk("\n");
  1579. }
  1580. }
  1581. __apicdebuginit(void) print_local_APIC(void *dummy)
  1582. {
  1583. unsigned int v, ver, maxlvt;
  1584. u64 icr;
  1585. if (apic_verbosity == APIC_QUIET)
  1586. return;
  1587. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1588. smp_processor_id(), hard_smp_processor_id());
  1589. v = apic_read(APIC_ID);
  1590. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1591. v = apic_read(APIC_LVR);
  1592. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1593. ver = GET_APIC_VERSION(v);
  1594. maxlvt = lapic_get_maxlvt();
  1595. v = apic_read(APIC_TASKPRI);
  1596. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1597. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1598. if (!APIC_XAPIC(ver)) {
  1599. v = apic_read(APIC_ARBPRI);
  1600. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1601. v & APIC_ARBPRI_MASK);
  1602. }
  1603. v = apic_read(APIC_PROCPRI);
  1604. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1605. }
  1606. /*
  1607. * Remote read supported only in the 82489DX and local APIC for
  1608. * Pentium processors.
  1609. */
  1610. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1611. v = apic_read(APIC_RRR);
  1612. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1613. }
  1614. v = apic_read(APIC_LDR);
  1615. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1616. if (!x2apic_enabled()) {
  1617. v = apic_read(APIC_DFR);
  1618. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1619. }
  1620. v = apic_read(APIC_SPIV);
  1621. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1622. printk(KERN_DEBUG "... APIC ISR field:\n");
  1623. print_APIC_bitfield(APIC_ISR);
  1624. printk(KERN_DEBUG "... APIC TMR field:\n");
  1625. print_APIC_bitfield(APIC_TMR);
  1626. printk(KERN_DEBUG "... APIC IRR field:\n");
  1627. print_APIC_bitfield(APIC_IRR);
  1628. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1629. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1630. apic_write(APIC_ESR, 0);
  1631. v = apic_read(APIC_ESR);
  1632. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1633. }
  1634. icr = apic_icr_read();
  1635. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1636. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1637. v = apic_read(APIC_LVTT);
  1638. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1639. if (maxlvt > 3) { /* PC is LVT#4. */
  1640. v = apic_read(APIC_LVTPC);
  1641. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1642. }
  1643. v = apic_read(APIC_LVT0);
  1644. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1645. v = apic_read(APIC_LVT1);
  1646. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1647. if (maxlvt > 2) { /* ERR is LVT#3. */
  1648. v = apic_read(APIC_LVTERR);
  1649. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1650. }
  1651. v = apic_read(APIC_TMICT);
  1652. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1653. v = apic_read(APIC_TMCCT);
  1654. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1655. v = apic_read(APIC_TDCR);
  1656. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1657. printk("\n");
  1658. }
  1659. __apicdebuginit(void) print_all_local_APICs(void)
  1660. {
  1661. int cpu;
  1662. preempt_disable();
  1663. for_each_online_cpu(cpu)
  1664. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1665. preempt_enable();
  1666. }
  1667. __apicdebuginit(void) print_PIC(void)
  1668. {
  1669. unsigned int v;
  1670. unsigned long flags;
  1671. if (apic_verbosity == APIC_QUIET)
  1672. return;
  1673. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1674. spin_lock_irqsave(&i8259A_lock, flags);
  1675. v = inb(0xa1) << 8 | inb(0x21);
  1676. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1677. v = inb(0xa0) << 8 | inb(0x20);
  1678. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1679. outb(0x0b,0xa0);
  1680. outb(0x0b,0x20);
  1681. v = inb(0xa0) << 8 | inb(0x20);
  1682. outb(0x0a,0xa0);
  1683. outb(0x0a,0x20);
  1684. spin_unlock_irqrestore(&i8259A_lock, flags);
  1685. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1686. v = inb(0x4d1) << 8 | inb(0x4d0);
  1687. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1688. }
  1689. __apicdebuginit(int) print_all_ICs(void)
  1690. {
  1691. print_PIC();
  1692. print_all_local_APICs();
  1693. print_IO_APIC();
  1694. return 0;
  1695. }
  1696. fs_initcall(print_all_ICs);
  1697. /* Where if anywhere is the i8259 connect in external int mode */
  1698. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1699. void __init enable_IO_APIC(void)
  1700. {
  1701. union IO_APIC_reg_01 reg_01;
  1702. int i8259_apic, i8259_pin;
  1703. int apic;
  1704. unsigned long flags;
  1705. /*
  1706. * The number of IO-APIC IRQ registers (== #pins):
  1707. */
  1708. for (apic = 0; apic < nr_ioapics; apic++) {
  1709. spin_lock_irqsave(&ioapic_lock, flags);
  1710. reg_01.raw = io_apic_read(apic, 1);
  1711. spin_unlock_irqrestore(&ioapic_lock, flags);
  1712. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1713. }
  1714. for(apic = 0; apic < nr_ioapics; apic++) {
  1715. int pin;
  1716. /* See if any of the pins is in ExtINT mode */
  1717. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1718. struct IO_APIC_route_entry entry;
  1719. entry = ioapic_read_entry(apic, pin);
  1720. /* If the interrupt line is enabled and in ExtInt mode
  1721. * I have found the pin where the i8259 is connected.
  1722. */
  1723. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1724. ioapic_i8259.apic = apic;
  1725. ioapic_i8259.pin = pin;
  1726. goto found_i8259;
  1727. }
  1728. }
  1729. }
  1730. found_i8259:
  1731. /* Look to see what if the MP table has reported the ExtINT */
  1732. /* If we could not find the appropriate pin by looking at the ioapic
  1733. * the i8259 probably is not connected the ioapic but give the
  1734. * mptable a chance anyway.
  1735. */
  1736. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1737. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1738. /* Trust the MP table if nothing is setup in the hardware */
  1739. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1740. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1741. ioapic_i8259.pin = i8259_pin;
  1742. ioapic_i8259.apic = i8259_apic;
  1743. }
  1744. /* Complain if the MP table and the hardware disagree */
  1745. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1746. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1747. {
  1748. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1749. }
  1750. /*
  1751. * Do not trust the IO-APIC being empty at bootup
  1752. */
  1753. clear_IO_APIC();
  1754. }
  1755. /*
  1756. * Not an __init, needed by the reboot code
  1757. */
  1758. void disable_IO_APIC(void)
  1759. {
  1760. /*
  1761. * Clear the IO-APIC before rebooting:
  1762. */
  1763. clear_IO_APIC();
  1764. /*
  1765. * If the i8259 is routed through an IOAPIC
  1766. * Put that IOAPIC in virtual wire mode
  1767. * so legacy interrupts can be delivered.
  1768. *
  1769. * With interrupt-remapping, for now we will use virtual wire A mode,
  1770. * as virtual wire B is little complex (need to configure both
  1771. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1772. * As this gets called during crash dump, keep this simple for now.
  1773. */
  1774. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1775. struct IO_APIC_route_entry entry;
  1776. memset(&entry, 0, sizeof(entry));
  1777. entry.mask = 0; /* Enabled */
  1778. entry.trigger = 0; /* Edge */
  1779. entry.irr = 0;
  1780. entry.polarity = 0; /* High */
  1781. entry.delivery_status = 0;
  1782. entry.dest_mode = 0; /* Physical */
  1783. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1784. entry.vector = 0;
  1785. entry.dest = read_apic_id();
  1786. /*
  1787. * Add it to the IO-APIC irq-routing table:
  1788. */
  1789. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1790. }
  1791. /*
  1792. * Use virtual wire A mode when interrupt remapping is enabled.
  1793. */
  1794. disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
  1795. }
  1796. #ifdef CONFIG_X86_32
  1797. /*
  1798. * function to set the IO-APIC physical IDs based on the
  1799. * values stored in the MPC table.
  1800. *
  1801. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1802. */
  1803. static void __init setup_ioapic_ids_from_mpc(void)
  1804. {
  1805. union IO_APIC_reg_00 reg_00;
  1806. physid_mask_t phys_id_present_map;
  1807. int apic_id;
  1808. int i;
  1809. unsigned char old_id;
  1810. unsigned long flags;
  1811. if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
  1812. return;
  1813. /*
  1814. * Don't check I/O APIC IDs for xAPIC systems. They have
  1815. * no meaning without the serial APIC bus.
  1816. */
  1817. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1818. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1819. return;
  1820. /*
  1821. * This is broken; anything with a real cpu count has to
  1822. * circumvent this idiocy regardless.
  1823. */
  1824. phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
  1825. /*
  1826. * Set the IOAPIC ID to the value stored in the MPC table.
  1827. */
  1828. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1829. /* Read the register 0 value */
  1830. spin_lock_irqsave(&ioapic_lock, flags);
  1831. reg_00.raw = io_apic_read(apic_id, 0);
  1832. spin_unlock_irqrestore(&ioapic_lock, flags);
  1833. old_id = mp_ioapics[apic_id].apicid;
  1834. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1835. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1836. apic_id, mp_ioapics[apic_id].apicid);
  1837. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1838. reg_00.bits.ID);
  1839. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1840. }
  1841. /*
  1842. * Sanity check, is the ID really free? Every APIC in a
  1843. * system must have a unique ID or we get lots of nice
  1844. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1845. */
  1846. if (apic->check_apicid_used(phys_id_present_map,
  1847. mp_ioapics[apic_id].apicid)) {
  1848. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1849. apic_id, mp_ioapics[apic_id].apicid);
  1850. for (i = 0; i < get_physical_broadcast(); i++)
  1851. if (!physid_isset(i, phys_id_present_map))
  1852. break;
  1853. if (i >= get_physical_broadcast())
  1854. panic("Max APIC ID exceeded!\n");
  1855. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1856. i);
  1857. physid_set(i, phys_id_present_map);
  1858. mp_ioapics[apic_id].apicid = i;
  1859. } else {
  1860. physid_mask_t tmp;
  1861. tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
  1862. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1863. "phys_id_present_map\n",
  1864. mp_ioapics[apic_id].apicid);
  1865. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1866. }
  1867. /*
  1868. * We need to adjust the IRQ routing table
  1869. * if the ID changed.
  1870. */
  1871. if (old_id != mp_ioapics[apic_id].apicid)
  1872. for (i = 0; i < mp_irq_entries; i++)
  1873. if (mp_irqs[i].dstapic == old_id)
  1874. mp_irqs[i].dstapic
  1875. = mp_ioapics[apic_id].apicid;
  1876. /*
  1877. * Read the right value from the MPC table and
  1878. * write it into the ID register.
  1879. */
  1880. apic_printk(APIC_VERBOSE, KERN_INFO
  1881. "...changing IO-APIC physical APIC ID to %d ...",
  1882. mp_ioapics[apic_id].apicid);
  1883. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1884. spin_lock_irqsave(&ioapic_lock, flags);
  1885. io_apic_write(apic_id, 0, reg_00.raw);
  1886. spin_unlock_irqrestore(&ioapic_lock, flags);
  1887. /*
  1888. * Sanity check
  1889. */
  1890. spin_lock_irqsave(&ioapic_lock, flags);
  1891. reg_00.raw = io_apic_read(apic_id, 0);
  1892. spin_unlock_irqrestore(&ioapic_lock, flags);
  1893. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1894. printk("could not set ID!\n");
  1895. else
  1896. apic_printk(APIC_VERBOSE, " ok.\n");
  1897. }
  1898. }
  1899. #endif
  1900. int no_timer_check __initdata;
  1901. static int __init notimercheck(char *s)
  1902. {
  1903. no_timer_check = 1;
  1904. return 1;
  1905. }
  1906. __setup("no_timer_check", notimercheck);
  1907. /*
  1908. * There is a nasty bug in some older SMP boards, their mptable lies
  1909. * about the timer IRQ. We do the following to work around the situation:
  1910. *
  1911. * - timer IRQ defaults to IO-APIC IRQ
  1912. * - if this function detects that timer IRQs are defunct, then we fall
  1913. * back to ISA timer IRQs
  1914. */
  1915. static int __init timer_irq_works(void)
  1916. {
  1917. unsigned long t1 = jiffies;
  1918. unsigned long flags;
  1919. if (no_timer_check)
  1920. return 1;
  1921. local_save_flags(flags);
  1922. local_irq_enable();
  1923. /* Let ten ticks pass... */
  1924. mdelay((10 * 1000) / HZ);
  1925. local_irq_restore(flags);
  1926. /*
  1927. * Expect a few ticks at least, to be sure some possible
  1928. * glue logic does not lock up after one or two first
  1929. * ticks in a non-ExtINT mode. Also the local APIC
  1930. * might have cached one ExtINT interrupt. Finally, at
  1931. * least one tick may be lost due to delays.
  1932. */
  1933. /* jiffies wrap? */
  1934. if (time_after(jiffies, t1 + 4))
  1935. return 1;
  1936. return 0;
  1937. }
  1938. /*
  1939. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1940. * number of pending IRQ events unhandled. These cases are very rare,
  1941. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1942. * better to do it this way as thus we do not have to be aware of
  1943. * 'pending' interrupts in the IRQ path, except at this point.
  1944. */
  1945. /*
  1946. * Edge triggered needs to resend any interrupt
  1947. * that was delayed but this is now handled in the device
  1948. * independent code.
  1949. */
  1950. /*
  1951. * Starting up a edge-triggered IO-APIC interrupt is
  1952. * nasty - we need to make sure that we get the edge.
  1953. * If it is already asserted for some reason, we need
  1954. * return 1 to indicate that is was pending.
  1955. *
  1956. * This is not complete - we should be able to fake
  1957. * an edge even if it isn't on the 8259A...
  1958. */
  1959. static unsigned int startup_ioapic_irq(unsigned int irq)
  1960. {
  1961. int was_pending = 0;
  1962. unsigned long flags;
  1963. struct irq_cfg *cfg;
  1964. spin_lock_irqsave(&ioapic_lock, flags);
  1965. if (irq < NR_IRQS_LEGACY) {
  1966. disable_8259A_irq(irq);
  1967. if (i8259A_irq_pending(irq))
  1968. was_pending = 1;
  1969. }
  1970. cfg = irq_cfg(irq);
  1971. __unmask_IO_APIC_irq(cfg);
  1972. spin_unlock_irqrestore(&ioapic_lock, flags);
  1973. return was_pending;
  1974. }
  1975. #ifdef CONFIG_X86_64
  1976. static int ioapic_retrigger_irq(unsigned int irq)
  1977. {
  1978. struct irq_cfg *cfg = irq_cfg(irq);
  1979. unsigned long flags;
  1980. spin_lock_irqsave(&vector_lock, flags);
  1981. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1982. spin_unlock_irqrestore(&vector_lock, flags);
  1983. return 1;
  1984. }
  1985. #else
  1986. static int ioapic_retrigger_irq(unsigned int irq)
  1987. {
  1988. apic->send_IPI_self(irq_cfg(irq)->vector);
  1989. return 1;
  1990. }
  1991. #endif
  1992. /*
  1993. * Level and edge triggered IO-APIC interrupts need different handling,
  1994. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1995. * handled with the level-triggered descriptor, but that one has slightly
  1996. * more overhead. Level-triggered interrupts cannot be handled with the
  1997. * edge-triggered handler, without risking IRQ storms and other ugly
  1998. * races.
  1999. */
  2000. #ifdef CONFIG_SMP
  2001. #ifdef CONFIG_INTR_REMAP
  2002. /*
  2003. * Migrate the IO-APIC irq in the presence of intr-remapping.
  2004. *
  2005. * For both level and edge triggered, irq migration is a simple atomic
  2006. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  2007. *
  2008. * For level triggered, we eliminate the io-apic RTE modification (with the
  2009. * updated vector information), by using a virtual vector (io-apic pin number).
  2010. * Real vector that is used for interrupting cpu will be coming from
  2011. * the interrupt-remapping table entry.
  2012. */
  2013. static void
  2014. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  2015. {
  2016. struct irq_cfg *cfg;
  2017. struct irte irte;
  2018. unsigned int dest;
  2019. unsigned int irq;
  2020. if (!cpumask_intersects(mask, cpu_online_mask))
  2021. return;
  2022. irq = desc->irq;
  2023. if (get_irte(irq, &irte))
  2024. return;
  2025. cfg = desc->chip_data;
  2026. if (assign_irq_vector(irq, cfg, mask))
  2027. return;
  2028. set_extra_move_desc(desc, mask);
  2029. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  2030. irte.vector = cfg->vector;
  2031. irte.dest_id = IRTE_DEST(dest);
  2032. /*
  2033. * Modified the IRTE and flushes the Interrupt entry cache.
  2034. */
  2035. modify_irte(irq, &irte);
  2036. if (cfg->move_in_progress)
  2037. send_cleanup_vector(cfg);
  2038. cpumask_copy(desc->affinity, mask);
  2039. }
  2040. /*
  2041. * Migrates the IRQ destination in the process context.
  2042. */
  2043. static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2044. const struct cpumask *mask)
  2045. {
  2046. migrate_ioapic_irq_desc(desc, mask);
  2047. }
  2048. static void set_ir_ioapic_affinity_irq(unsigned int irq,
  2049. const struct cpumask *mask)
  2050. {
  2051. struct irq_desc *desc = irq_to_desc(irq);
  2052. set_ir_ioapic_affinity_irq_desc(desc, mask);
  2053. }
  2054. #else
  2055. static inline void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2056. const struct cpumask *mask)
  2057. {
  2058. }
  2059. #endif
  2060. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2061. {
  2062. unsigned vector, me;
  2063. ack_APIC_irq();
  2064. exit_idle();
  2065. irq_enter();
  2066. me = smp_processor_id();
  2067. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2068. unsigned int irq;
  2069. unsigned int irr;
  2070. struct irq_desc *desc;
  2071. struct irq_cfg *cfg;
  2072. irq = __get_cpu_var(vector_irq)[vector];
  2073. if (irq == -1)
  2074. continue;
  2075. desc = irq_to_desc(irq);
  2076. if (!desc)
  2077. continue;
  2078. cfg = irq_cfg(irq);
  2079. spin_lock(&desc->lock);
  2080. if (!cfg->move_cleanup_count)
  2081. goto unlock;
  2082. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2083. goto unlock;
  2084. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2085. /*
  2086. * Check if the vector that needs to be cleanedup is
  2087. * registered at the cpu's IRR. If so, then this is not
  2088. * the best time to clean it up. Lets clean it up in the
  2089. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2090. * to myself.
  2091. */
  2092. if (irr & (1 << (vector % 32))) {
  2093. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2094. goto unlock;
  2095. }
  2096. __get_cpu_var(vector_irq)[vector] = -1;
  2097. cfg->move_cleanup_count--;
  2098. unlock:
  2099. spin_unlock(&desc->lock);
  2100. }
  2101. irq_exit();
  2102. }
  2103. static void irq_complete_move(struct irq_desc **descp)
  2104. {
  2105. struct irq_desc *desc = *descp;
  2106. struct irq_cfg *cfg = desc->chip_data;
  2107. unsigned vector, me;
  2108. if (likely(!cfg->move_in_progress)) {
  2109. #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
  2110. if (likely(!cfg->move_desc_pending))
  2111. return;
  2112. /* domain has not changed, but affinity did */
  2113. me = smp_processor_id();
  2114. if (cpumask_test_cpu(me, desc->affinity)) {
  2115. *descp = desc = move_irq_desc(desc, me);
  2116. /* get the new one */
  2117. cfg = desc->chip_data;
  2118. cfg->move_desc_pending = 0;
  2119. }
  2120. #endif
  2121. return;
  2122. }
  2123. vector = ~get_irq_regs()->orig_ax;
  2124. me = smp_processor_id();
  2125. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain)) {
  2126. #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
  2127. *descp = desc = move_irq_desc(desc, me);
  2128. /* get the new one */
  2129. cfg = desc->chip_data;
  2130. #endif
  2131. send_cleanup_vector(cfg);
  2132. }
  2133. }
  2134. #else
  2135. static inline void irq_complete_move(struct irq_desc **descp) {}
  2136. #endif
  2137. #ifdef CONFIG_X86_X2APIC
  2138. static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2139. {
  2140. int apic, pin;
  2141. struct irq_pin_list *entry;
  2142. entry = cfg->irq_2_pin;
  2143. for (;;) {
  2144. if (!entry)
  2145. break;
  2146. apic = entry->apic;
  2147. pin = entry->pin;
  2148. io_apic_eoi(apic, pin);
  2149. entry = entry->next;
  2150. }
  2151. }
  2152. static void
  2153. eoi_ioapic_irq(struct irq_desc *desc)
  2154. {
  2155. struct irq_cfg *cfg;
  2156. unsigned long flags;
  2157. unsigned int irq;
  2158. irq = desc->irq;
  2159. cfg = desc->chip_data;
  2160. spin_lock_irqsave(&ioapic_lock, flags);
  2161. __eoi_ioapic_irq(irq, cfg);
  2162. spin_unlock_irqrestore(&ioapic_lock, flags);
  2163. }
  2164. static void ack_x2apic_level(unsigned int irq)
  2165. {
  2166. struct irq_desc *desc = irq_to_desc(irq);
  2167. ack_x2APIC_irq();
  2168. eoi_ioapic_irq(desc);
  2169. }
  2170. static void ack_x2apic_edge(unsigned int irq)
  2171. {
  2172. ack_x2APIC_irq();
  2173. }
  2174. #endif
  2175. static void ack_apic_edge(unsigned int irq)
  2176. {
  2177. struct irq_desc *desc = irq_to_desc(irq);
  2178. irq_complete_move(&desc);
  2179. move_native_irq(irq);
  2180. ack_APIC_irq();
  2181. }
  2182. atomic_t irq_mis_count;
  2183. static void ack_apic_level(unsigned int irq)
  2184. {
  2185. struct irq_desc *desc = irq_to_desc(irq);
  2186. #ifdef CONFIG_X86_32
  2187. unsigned long v;
  2188. int i;
  2189. #endif
  2190. struct irq_cfg *cfg;
  2191. int do_unmask_irq = 0;
  2192. irq_complete_move(&desc);
  2193. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2194. /* If we are moving the irq we need to mask it */
  2195. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2196. do_unmask_irq = 1;
  2197. mask_IO_APIC_irq_desc(desc);
  2198. }
  2199. #endif
  2200. #ifdef CONFIG_X86_32
  2201. /*
  2202. * It appears there is an erratum which affects at least version 0x11
  2203. * of I/O APIC (that's the 82093AA and cores integrated into various
  2204. * chipsets). Under certain conditions a level-triggered interrupt is
  2205. * erroneously delivered as edge-triggered one but the respective IRR
  2206. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2207. * message but it will never arrive and further interrupts are blocked
  2208. * from the source. The exact reason is so far unknown, but the
  2209. * phenomenon was observed when two consecutive interrupt requests
  2210. * from a given source get delivered to the same CPU and the source is
  2211. * temporarily disabled in between.
  2212. *
  2213. * A workaround is to simulate an EOI message manually. We achieve it
  2214. * by setting the trigger mode to edge and then to level when the edge
  2215. * trigger mode gets detected in the TMR of a local APIC for a
  2216. * level-triggered interrupt. We mask the source for the time of the
  2217. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2218. * The idea is from Manfred Spraul. --macro
  2219. */
  2220. cfg = desc->chip_data;
  2221. i = cfg->vector;
  2222. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2223. #endif
  2224. /*
  2225. * We must acknowledge the irq before we move it or the acknowledge will
  2226. * not propagate properly.
  2227. */
  2228. ack_APIC_irq();
  2229. /* Now we can move and renable the irq */
  2230. if (unlikely(do_unmask_irq)) {
  2231. /* Only migrate the irq if the ack has been received.
  2232. *
  2233. * On rare occasions the broadcast level triggered ack gets
  2234. * delayed going to ioapics, and if we reprogram the
  2235. * vector while Remote IRR is still set the irq will never
  2236. * fire again.
  2237. *
  2238. * To prevent this scenario we read the Remote IRR bit
  2239. * of the ioapic. This has two effects.
  2240. * - On any sane system the read of the ioapic will
  2241. * flush writes (and acks) going to the ioapic from
  2242. * this cpu.
  2243. * - We get to see if the ACK has actually been delivered.
  2244. *
  2245. * Based on failed experiments of reprogramming the
  2246. * ioapic entry from outside of irq context starting
  2247. * with masking the ioapic entry and then polling until
  2248. * Remote IRR was clear before reprogramming the
  2249. * ioapic I don't trust the Remote IRR bit to be
  2250. * completey accurate.
  2251. *
  2252. * However there appears to be no other way to plug
  2253. * this race, so if the Remote IRR bit is not
  2254. * accurate and is causing problems then it is a hardware bug
  2255. * and you can go talk to the chipset vendor about it.
  2256. */
  2257. cfg = desc->chip_data;
  2258. if (!io_apic_level_ack_pending(cfg))
  2259. move_masked_irq(irq);
  2260. unmask_IO_APIC_irq_desc(desc);
  2261. }
  2262. #ifdef CONFIG_X86_32
  2263. if (!(v & (1 << (i & 0x1f)))) {
  2264. atomic_inc(&irq_mis_count);
  2265. spin_lock(&ioapic_lock);
  2266. __mask_and_edge_IO_APIC_irq(cfg);
  2267. __unmask_and_level_IO_APIC_irq(cfg);
  2268. spin_unlock(&ioapic_lock);
  2269. }
  2270. #endif
  2271. }
  2272. #ifdef CONFIG_INTR_REMAP
  2273. static void ir_ack_apic_edge(unsigned int irq)
  2274. {
  2275. #ifdef CONFIG_X86_X2APIC
  2276. if (x2apic_enabled())
  2277. return ack_x2apic_edge(irq);
  2278. #endif
  2279. return ack_apic_edge(irq);
  2280. }
  2281. static void ir_ack_apic_level(unsigned int irq)
  2282. {
  2283. #ifdef CONFIG_X86_X2APIC
  2284. if (x2apic_enabled())
  2285. return ack_x2apic_level(irq);
  2286. #endif
  2287. return ack_apic_level(irq);
  2288. }
  2289. #endif /* CONFIG_INTR_REMAP */
  2290. static struct irq_chip ioapic_chip __read_mostly = {
  2291. .name = "IO-APIC",
  2292. .startup = startup_ioapic_irq,
  2293. .mask = mask_IO_APIC_irq,
  2294. .unmask = unmask_IO_APIC_irq,
  2295. .ack = ack_apic_edge,
  2296. .eoi = ack_apic_level,
  2297. #ifdef CONFIG_SMP
  2298. .set_affinity = set_ioapic_affinity_irq,
  2299. #endif
  2300. .retrigger = ioapic_retrigger_irq,
  2301. };
  2302. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2303. .name = "IR-IO-APIC",
  2304. .startup = startup_ioapic_irq,
  2305. .mask = mask_IO_APIC_irq,
  2306. .unmask = unmask_IO_APIC_irq,
  2307. #ifdef CONFIG_INTR_REMAP
  2308. .ack = ir_ack_apic_edge,
  2309. .eoi = ir_ack_apic_level,
  2310. #ifdef CONFIG_SMP
  2311. .set_affinity = set_ir_ioapic_affinity_irq,
  2312. #endif
  2313. #endif
  2314. .retrigger = ioapic_retrigger_irq,
  2315. };
  2316. static inline void init_IO_APIC_traps(void)
  2317. {
  2318. int irq;
  2319. struct irq_desc *desc;
  2320. struct irq_cfg *cfg;
  2321. /*
  2322. * NOTE! The local APIC isn't very good at handling
  2323. * multiple interrupts at the same interrupt level.
  2324. * As the interrupt level is determined by taking the
  2325. * vector number and shifting that right by 4, we
  2326. * want to spread these out a bit so that they don't
  2327. * all fall in the same interrupt level.
  2328. *
  2329. * Also, we've got to be careful not to trash gate
  2330. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2331. */
  2332. for_each_irq_desc(irq, desc) {
  2333. cfg = desc->chip_data;
  2334. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2335. /*
  2336. * Hmm.. We don't have an entry for this,
  2337. * so default to an old-fashioned 8259
  2338. * interrupt if we can..
  2339. */
  2340. if (irq < NR_IRQS_LEGACY)
  2341. make_8259A_irq(irq);
  2342. else
  2343. /* Strange. Oh, well.. */
  2344. desc->chip = &no_irq_chip;
  2345. }
  2346. }
  2347. }
  2348. /*
  2349. * The local APIC irq-chip implementation:
  2350. */
  2351. static void mask_lapic_irq(unsigned int irq)
  2352. {
  2353. unsigned long v;
  2354. v = apic_read(APIC_LVT0);
  2355. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2356. }
  2357. static void unmask_lapic_irq(unsigned int irq)
  2358. {
  2359. unsigned long v;
  2360. v = apic_read(APIC_LVT0);
  2361. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2362. }
  2363. static void ack_lapic_irq(unsigned int irq)
  2364. {
  2365. ack_APIC_irq();
  2366. }
  2367. static struct irq_chip lapic_chip __read_mostly = {
  2368. .name = "local-APIC",
  2369. .mask = mask_lapic_irq,
  2370. .unmask = unmask_lapic_irq,
  2371. .ack = ack_lapic_irq,
  2372. };
  2373. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2374. {
  2375. desc->status &= ~IRQ_LEVEL;
  2376. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2377. "edge");
  2378. }
  2379. static void __init setup_nmi(void)
  2380. {
  2381. /*
  2382. * Dirty trick to enable the NMI watchdog ...
  2383. * We put the 8259A master into AEOI mode and
  2384. * unmask on all local APICs LVT0 as NMI.
  2385. *
  2386. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2387. * is from Maciej W. Rozycki - so we do not have to EOI from
  2388. * the NMI handler or the timer interrupt.
  2389. */
  2390. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2391. enable_NMI_through_LVT0();
  2392. apic_printk(APIC_VERBOSE, " done.\n");
  2393. }
  2394. /*
  2395. * This looks a bit hackish but it's about the only one way of sending
  2396. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2397. * not support the ExtINT mode, unfortunately. We need to send these
  2398. * cycles as some i82489DX-based boards have glue logic that keeps the
  2399. * 8259A interrupt line asserted until INTA. --macro
  2400. */
  2401. static inline void __init unlock_ExtINT_logic(void)
  2402. {
  2403. int apic, pin, i;
  2404. struct IO_APIC_route_entry entry0, entry1;
  2405. unsigned char save_control, save_freq_select;
  2406. pin = find_isa_irq_pin(8, mp_INT);
  2407. if (pin == -1) {
  2408. WARN_ON_ONCE(1);
  2409. return;
  2410. }
  2411. apic = find_isa_irq_apic(8, mp_INT);
  2412. if (apic == -1) {
  2413. WARN_ON_ONCE(1);
  2414. return;
  2415. }
  2416. entry0 = ioapic_read_entry(apic, pin);
  2417. clear_IO_APIC_pin(apic, pin);
  2418. memset(&entry1, 0, sizeof(entry1));
  2419. entry1.dest_mode = 0; /* physical delivery */
  2420. entry1.mask = 0; /* unmask IRQ now */
  2421. entry1.dest = hard_smp_processor_id();
  2422. entry1.delivery_mode = dest_ExtINT;
  2423. entry1.polarity = entry0.polarity;
  2424. entry1.trigger = 0;
  2425. entry1.vector = 0;
  2426. ioapic_write_entry(apic, pin, entry1);
  2427. save_control = CMOS_READ(RTC_CONTROL);
  2428. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2429. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2430. RTC_FREQ_SELECT);
  2431. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2432. i = 100;
  2433. while (i-- > 0) {
  2434. mdelay(10);
  2435. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2436. i -= 10;
  2437. }
  2438. CMOS_WRITE(save_control, RTC_CONTROL);
  2439. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2440. clear_IO_APIC_pin(apic, pin);
  2441. ioapic_write_entry(apic, pin, entry0);
  2442. }
  2443. static int disable_timer_pin_1 __initdata;
  2444. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2445. static int __init disable_timer_pin_setup(char *arg)
  2446. {
  2447. disable_timer_pin_1 = 1;
  2448. return 0;
  2449. }
  2450. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2451. int timer_through_8259 __initdata;
  2452. /*
  2453. * This code may look a bit paranoid, but it's supposed to cooperate with
  2454. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2455. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2456. * fanatically on his truly buggy board.
  2457. *
  2458. * FIXME: really need to revamp this for all platforms.
  2459. */
  2460. static inline void __init check_timer(void)
  2461. {
  2462. struct irq_desc *desc = irq_to_desc(0);
  2463. struct irq_cfg *cfg = desc->chip_data;
  2464. int cpu = boot_cpu_id;
  2465. int apic1, pin1, apic2, pin2;
  2466. unsigned long flags;
  2467. int no_pin1 = 0;
  2468. local_irq_save(flags);
  2469. /*
  2470. * get/set the timer IRQ vector:
  2471. */
  2472. disable_8259A_irq(0);
  2473. assign_irq_vector(0, cfg, apic->target_cpus());
  2474. /*
  2475. * As IRQ0 is to be enabled in the 8259A, the virtual
  2476. * wire has to be disabled in the local APIC. Also
  2477. * timer interrupts need to be acknowledged manually in
  2478. * the 8259A for the i82489DX when using the NMI
  2479. * watchdog as that APIC treats NMIs as level-triggered.
  2480. * The AEOI mode will finish them in the 8259A
  2481. * automatically.
  2482. */
  2483. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2484. init_8259A(1);
  2485. #ifdef CONFIG_X86_32
  2486. {
  2487. unsigned int ver;
  2488. ver = apic_read(APIC_LVR);
  2489. ver = GET_APIC_VERSION(ver);
  2490. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2491. }
  2492. #endif
  2493. pin1 = find_isa_irq_pin(0, mp_INT);
  2494. apic1 = find_isa_irq_apic(0, mp_INT);
  2495. pin2 = ioapic_i8259.pin;
  2496. apic2 = ioapic_i8259.apic;
  2497. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2498. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2499. cfg->vector, apic1, pin1, apic2, pin2);
  2500. /*
  2501. * Some BIOS writers are clueless and report the ExtINTA
  2502. * I/O APIC input from the cascaded 8259A as the timer
  2503. * interrupt input. So just in case, if only one pin
  2504. * was found above, try it both directly and through the
  2505. * 8259A.
  2506. */
  2507. if (pin1 == -1) {
  2508. if (intr_remapping_enabled)
  2509. panic("BIOS bug: timer not connected to IO-APIC");
  2510. pin1 = pin2;
  2511. apic1 = apic2;
  2512. no_pin1 = 1;
  2513. } else if (pin2 == -1) {
  2514. pin2 = pin1;
  2515. apic2 = apic1;
  2516. }
  2517. if (pin1 != -1) {
  2518. /*
  2519. * Ok, does IRQ0 through the IOAPIC work?
  2520. */
  2521. if (no_pin1) {
  2522. add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
  2523. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2524. } else {
  2525. /* for edge trigger, setup_IO_APIC_irq already
  2526. * leave it unmasked.
  2527. * so only need to unmask if it is level-trigger
  2528. * do we really have level trigger timer?
  2529. */
  2530. int idx;
  2531. idx = find_irq_entry(apic1, pin1, mp_INT);
  2532. if (idx != -1 && irq_trigger(idx))
  2533. unmask_IO_APIC_irq_desc(desc);
  2534. }
  2535. if (timer_irq_works()) {
  2536. if (nmi_watchdog == NMI_IO_APIC) {
  2537. setup_nmi();
  2538. enable_8259A_irq(0);
  2539. }
  2540. if (disable_timer_pin_1 > 0)
  2541. clear_IO_APIC_pin(0, pin1);
  2542. goto out;
  2543. }
  2544. if (intr_remapping_enabled)
  2545. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2546. local_irq_disable();
  2547. clear_IO_APIC_pin(apic1, pin1);
  2548. if (!no_pin1)
  2549. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2550. "8254 timer not connected to IO-APIC\n");
  2551. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2552. "(IRQ0) through the 8259A ...\n");
  2553. apic_printk(APIC_QUIET, KERN_INFO
  2554. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2555. /*
  2556. * legacy devices should be connected to IO APIC #0
  2557. */
  2558. replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
  2559. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2560. enable_8259A_irq(0);
  2561. if (timer_irq_works()) {
  2562. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2563. timer_through_8259 = 1;
  2564. if (nmi_watchdog == NMI_IO_APIC) {
  2565. disable_8259A_irq(0);
  2566. setup_nmi();
  2567. enable_8259A_irq(0);
  2568. }
  2569. goto out;
  2570. }
  2571. /*
  2572. * Cleanup, just in case ...
  2573. */
  2574. local_irq_disable();
  2575. disable_8259A_irq(0);
  2576. clear_IO_APIC_pin(apic2, pin2);
  2577. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2578. }
  2579. if (nmi_watchdog == NMI_IO_APIC) {
  2580. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2581. "through the IO-APIC - disabling NMI Watchdog!\n");
  2582. nmi_watchdog = NMI_NONE;
  2583. }
  2584. #ifdef CONFIG_X86_32
  2585. timer_ack = 0;
  2586. #endif
  2587. apic_printk(APIC_QUIET, KERN_INFO
  2588. "...trying to set up timer as Virtual Wire IRQ...\n");
  2589. lapic_register_intr(0, desc);
  2590. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2591. enable_8259A_irq(0);
  2592. if (timer_irq_works()) {
  2593. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2594. goto out;
  2595. }
  2596. local_irq_disable();
  2597. disable_8259A_irq(0);
  2598. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2599. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2600. apic_printk(APIC_QUIET, KERN_INFO
  2601. "...trying to set up timer as ExtINT IRQ...\n");
  2602. init_8259A(0);
  2603. make_8259A_irq(0);
  2604. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2605. unlock_ExtINT_logic();
  2606. if (timer_irq_works()) {
  2607. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2608. goto out;
  2609. }
  2610. local_irq_disable();
  2611. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2612. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2613. "report. Then try booting with the 'noapic' option.\n");
  2614. out:
  2615. local_irq_restore(flags);
  2616. }
  2617. /*
  2618. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2619. * to devices. However there may be an I/O APIC pin available for
  2620. * this interrupt regardless. The pin may be left unconnected, but
  2621. * typically it will be reused as an ExtINT cascade interrupt for
  2622. * the master 8259A. In the MPS case such a pin will normally be
  2623. * reported as an ExtINT interrupt in the MP table. With ACPI
  2624. * there is no provision for ExtINT interrupts, and in the absence
  2625. * of an override it would be treated as an ordinary ISA I/O APIC
  2626. * interrupt, that is edge-triggered and unmasked by default. We
  2627. * used to do this, but it caused problems on some systems because
  2628. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2629. * the same ExtINT cascade interrupt to drive the local APIC of the
  2630. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2631. * the I/O APIC in all cases now. No actual device should request
  2632. * it anyway. --macro
  2633. */
  2634. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  2635. void __init setup_IO_APIC(void)
  2636. {
  2637. /*
  2638. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2639. */
  2640. io_apic_irqs = ~PIC_IRQS;
  2641. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2642. /*
  2643. * Set up IO-APIC IRQ routing.
  2644. */
  2645. #ifdef CONFIG_X86_32
  2646. if (!acpi_ioapic)
  2647. setup_ioapic_ids_from_mpc();
  2648. #endif
  2649. sync_Arb_IDs();
  2650. setup_IO_APIC_irqs();
  2651. init_IO_APIC_traps();
  2652. check_timer();
  2653. }
  2654. /*
  2655. * Called after all the initialization is done. If we didnt find any
  2656. * APIC bugs then we can allow the modify fast path
  2657. */
  2658. static int __init io_apic_bug_finalize(void)
  2659. {
  2660. if (sis_apic_bug == -1)
  2661. sis_apic_bug = 0;
  2662. return 0;
  2663. }
  2664. late_initcall(io_apic_bug_finalize);
  2665. struct sysfs_ioapic_data {
  2666. struct sys_device dev;
  2667. struct IO_APIC_route_entry entry[0];
  2668. };
  2669. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2670. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2671. {
  2672. struct IO_APIC_route_entry *entry;
  2673. struct sysfs_ioapic_data *data;
  2674. int i;
  2675. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2676. entry = data->entry;
  2677. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2678. *entry = ioapic_read_entry(dev->id, i);
  2679. return 0;
  2680. }
  2681. static int ioapic_resume(struct sys_device *dev)
  2682. {
  2683. struct IO_APIC_route_entry *entry;
  2684. struct sysfs_ioapic_data *data;
  2685. unsigned long flags;
  2686. union IO_APIC_reg_00 reg_00;
  2687. int i;
  2688. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2689. entry = data->entry;
  2690. spin_lock_irqsave(&ioapic_lock, flags);
  2691. reg_00.raw = io_apic_read(dev->id, 0);
  2692. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2693. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2694. io_apic_write(dev->id, 0, reg_00.raw);
  2695. }
  2696. spin_unlock_irqrestore(&ioapic_lock, flags);
  2697. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2698. ioapic_write_entry(dev->id, i, entry[i]);
  2699. return 0;
  2700. }
  2701. static struct sysdev_class ioapic_sysdev_class = {
  2702. .name = "ioapic",
  2703. .suspend = ioapic_suspend,
  2704. .resume = ioapic_resume,
  2705. };
  2706. static int __init ioapic_init_sysfs(void)
  2707. {
  2708. struct sys_device * dev;
  2709. int i, size, error;
  2710. error = sysdev_class_register(&ioapic_sysdev_class);
  2711. if (error)
  2712. return error;
  2713. for (i = 0; i < nr_ioapics; i++ ) {
  2714. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2715. * sizeof(struct IO_APIC_route_entry);
  2716. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2717. if (!mp_ioapic_data[i]) {
  2718. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2719. continue;
  2720. }
  2721. dev = &mp_ioapic_data[i]->dev;
  2722. dev->id = i;
  2723. dev->cls = &ioapic_sysdev_class;
  2724. error = sysdev_register(dev);
  2725. if (error) {
  2726. kfree(mp_ioapic_data[i]);
  2727. mp_ioapic_data[i] = NULL;
  2728. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2729. continue;
  2730. }
  2731. }
  2732. return 0;
  2733. }
  2734. device_initcall(ioapic_init_sysfs);
  2735. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  2736. /*
  2737. * Dynamic irq allocate and deallocation
  2738. */
  2739. unsigned int create_irq_nr(unsigned int irq_want)
  2740. {
  2741. /* Allocate an unused irq */
  2742. unsigned int irq;
  2743. unsigned int new;
  2744. unsigned long flags;
  2745. struct irq_cfg *cfg_new = NULL;
  2746. int cpu = boot_cpu_id;
  2747. struct irq_desc *desc_new = NULL;
  2748. irq = 0;
  2749. if (irq_want < nr_irqs_gsi)
  2750. irq_want = nr_irqs_gsi;
  2751. spin_lock_irqsave(&vector_lock, flags);
  2752. for (new = irq_want; new < nr_irqs; new++) {
  2753. desc_new = irq_to_desc_alloc_cpu(new, cpu);
  2754. if (!desc_new) {
  2755. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2756. continue;
  2757. }
  2758. cfg_new = desc_new->chip_data;
  2759. if (cfg_new->vector != 0)
  2760. continue;
  2761. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2762. irq = new;
  2763. break;
  2764. }
  2765. spin_unlock_irqrestore(&vector_lock, flags);
  2766. if (irq > 0) {
  2767. dynamic_irq_init(irq);
  2768. /* restore it, in case dynamic_irq_init clear it */
  2769. if (desc_new)
  2770. desc_new->chip_data = cfg_new;
  2771. }
  2772. return irq;
  2773. }
  2774. int create_irq(void)
  2775. {
  2776. unsigned int irq_want;
  2777. int irq;
  2778. irq_want = nr_irqs_gsi;
  2779. irq = create_irq_nr(irq_want);
  2780. if (irq == 0)
  2781. irq = -1;
  2782. return irq;
  2783. }
  2784. void destroy_irq(unsigned int irq)
  2785. {
  2786. unsigned long flags;
  2787. struct irq_cfg *cfg;
  2788. struct irq_desc *desc;
  2789. /* store it, in case dynamic_irq_cleanup clear it */
  2790. desc = irq_to_desc(irq);
  2791. cfg = desc->chip_data;
  2792. dynamic_irq_cleanup(irq);
  2793. /* connect back irq_cfg */
  2794. if (desc)
  2795. desc->chip_data = cfg;
  2796. free_irte(irq);
  2797. spin_lock_irqsave(&vector_lock, flags);
  2798. __clear_irq_vector(irq, cfg);
  2799. spin_unlock_irqrestore(&vector_lock, flags);
  2800. }
  2801. /*
  2802. * MSI message composition
  2803. */
  2804. #ifdef CONFIG_PCI_MSI
  2805. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2806. {
  2807. struct irq_cfg *cfg;
  2808. int err;
  2809. unsigned dest;
  2810. if (disable_apic)
  2811. return -ENXIO;
  2812. cfg = irq_cfg(irq);
  2813. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2814. if (err)
  2815. return err;
  2816. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2817. if (irq_remapped(irq)) {
  2818. struct irte irte;
  2819. int ir_index;
  2820. u16 sub_handle;
  2821. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2822. BUG_ON(ir_index == -1);
  2823. memset (&irte, 0, sizeof(irte));
  2824. irte.present = 1;
  2825. irte.dst_mode = apic->irq_dest_mode;
  2826. irte.trigger_mode = 0; /* edge */
  2827. irte.dlvry_mode = apic->irq_delivery_mode;
  2828. irte.vector = cfg->vector;
  2829. irte.dest_id = IRTE_DEST(dest);
  2830. modify_irte(irq, &irte);
  2831. msg->address_hi = MSI_ADDR_BASE_HI;
  2832. msg->data = sub_handle;
  2833. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2834. MSI_ADDR_IR_SHV |
  2835. MSI_ADDR_IR_INDEX1(ir_index) |
  2836. MSI_ADDR_IR_INDEX2(ir_index);
  2837. } else {
  2838. if (x2apic_enabled())
  2839. msg->address_hi = MSI_ADDR_BASE_HI |
  2840. MSI_ADDR_EXT_DEST_ID(dest);
  2841. else
  2842. msg->address_hi = MSI_ADDR_BASE_HI;
  2843. msg->address_lo =
  2844. MSI_ADDR_BASE_LO |
  2845. ((apic->irq_dest_mode == 0) ?
  2846. MSI_ADDR_DEST_MODE_PHYSICAL:
  2847. MSI_ADDR_DEST_MODE_LOGICAL) |
  2848. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2849. MSI_ADDR_REDIRECTION_CPU:
  2850. MSI_ADDR_REDIRECTION_LOWPRI) |
  2851. MSI_ADDR_DEST_ID(dest);
  2852. msg->data =
  2853. MSI_DATA_TRIGGER_EDGE |
  2854. MSI_DATA_LEVEL_ASSERT |
  2855. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2856. MSI_DATA_DELIVERY_FIXED:
  2857. MSI_DATA_DELIVERY_LOWPRI) |
  2858. MSI_DATA_VECTOR(cfg->vector);
  2859. }
  2860. return err;
  2861. }
  2862. #ifdef CONFIG_SMP
  2863. static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2864. {
  2865. struct irq_desc *desc = irq_to_desc(irq);
  2866. struct irq_cfg *cfg;
  2867. struct msi_msg msg;
  2868. unsigned int dest;
  2869. dest = set_desc_affinity(desc, mask);
  2870. if (dest == BAD_APICID)
  2871. return;
  2872. cfg = desc->chip_data;
  2873. read_msi_msg_desc(desc, &msg);
  2874. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2875. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2876. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2877. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2878. write_msi_msg_desc(desc, &msg);
  2879. }
  2880. #ifdef CONFIG_INTR_REMAP
  2881. /*
  2882. * Migrate the MSI irq to another cpumask. This migration is
  2883. * done in the process context using interrupt-remapping hardware.
  2884. */
  2885. static void
  2886. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2887. {
  2888. struct irq_desc *desc = irq_to_desc(irq);
  2889. struct irq_cfg *cfg = desc->chip_data;
  2890. unsigned int dest;
  2891. struct irte irte;
  2892. if (get_irte(irq, &irte))
  2893. return;
  2894. dest = set_desc_affinity(desc, mask);
  2895. if (dest == BAD_APICID)
  2896. return;
  2897. irte.vector = cfg->vector;
  2898. irte.dest_id = IRTE_DEST(dest);
  2899. /*
  2900. * atomically update the IRTE with the new destination and vector.
  2901. */
  2902. modify_irte(irq, &irte);
  2903. /*
  2904. * After this point, all the interrupts will start arriving
  2905. * at the new destination. So, time to cleanup the previous
  2906. * vector allocation.
  2907. */
  2908. if (cfg->move_in_progress)
  2909. send_cleanup_vector(cfg);
  2910. }
  2911. #endif
  2912. #endif /* CONFIG_SMP */
  2913. /*
  2914. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2915. * which implement the MSI or MSI-X Capability Structure.
  2916. */
  2917. static struct irq_chip msi_chip = {
  2918. .name = "PCI-MSI",
  2919. .unmask = unmask_msi_irq,
  2920. .mask = mask_msi_irq,
  2921. .ack = ack_apic_edge,
  2922. #ifdef CONFIG_SMP
  2923. .set_affinity = set_msi_irq_affinity,
  2924. #endif
  2925. .retrigger = ioapic_retrigger_irq,
  2926. };
  2927. static struct irq_chip msi_ir_chip = {
  2928. .name = "IR-PCI-MSI",
  2929. .unmask = unmask_msi_irq,
  2930. .mask = mask_msi_irq,
  2931. #ifdef CONFIG_INTR_REMAP
  2932. .ack = ir_ack_apic_edge,
  2933. #ifdef CONFIG_SMP
  2934. .set_affinity = ir_set_msi_irq_affinity,
  2935. #endif
  2936. #endif
  2937. .retrigger = ioapic_retrigger_irq,
  2938. };
  2939. /*
  2940. * Map the PCI dev to the corresponding remapping hardware unit
  2941. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2942. * in it.
  2943. */
  2944. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2945. {
  2946. struct intel_iommu *iommu;
  2947. int index;
  2948. iommu = map_dev_to_ir(dev);
  2949. if (!iommu) {
  2950. printk(KERN_ERR
  2951. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2952. return -ENOENT;
  2953. }
  2954. index = alloc_irte(iommu, irq, nvec);
  2955. if (index < 0) {
  2956. printk(KERN_ERR
  2957. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2958. pci_name(dev));
  2959. return -ENOSPC;
  2960. }
  2961. return index;
  2962. }
  2963. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2964. {
  2965. int ret;
  2966. struct msi_msg msg;
  2967. ret = msi_compose_msg(dev, irq, &msg);
  2968. if (ret < 0)
  2969. return ret;
  2970. set_irq_msi(irq, msidesc);
  2971. write_msi_msg(irq, &msg);
  2972. if (irq_remapped(irq)) {
  2973. struct irq_desc *desc = irq_to_desc(irq);
  2974. /*
  2975. * irq migration in process context
  2976. */
  2977. desc->status |= IRQ_MOVE_PCNTXT;
  2978. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2979. } else
  2980. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2981. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2982. return 0;
  2983. }
  2984. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2985. {
  2986. unsigned int irq;
  2987. int ret, sub_handle;
  2988. struct msi_desc *msidesc;
  2989. unsigned int irq_want;
  2990. struct intel_iommu *iommu = NULL;
  2991. int index = 0;
  2992. /* x86 doesn't support multiple MSI yet */
  2993. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2994. return 1;
  2995. irq_want = nr_irqs_gsi;
  2996. sub_handle = 0;
  2997. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2998. irq = create_irq_nr(irq_want);
  2999. if (irq == 0)
  3000. return -1;
  3001. irq_want = irq + 1;
  3002. if (!intr_remapping_enabled)
  3003. goto no_ir;
  3004. if (!sub_handle) {
  3005. /*
  3006. * allocate the consecutive block of IRTE's
  3007. * for 'nvec'
  3008. */
  3009. index = msi_alloc_irte(dev, irq, nvec);
  3010. if (index < 0) {
  3011. ret = index;
  3012. goto error;
  3013. }
  3014. } else {
  3015. iommu = map_dev_to_ir(dev);
  3016. if (!iommu) {
  3017. ret = -ENOENT;
  3018. goto error;
  3019. }
  3020. /*
  3021. * setup the mapping between the irq and the IRTE
  3022. * base index, the sub_handle pointing to the
  3023. * appropriate interrupt remap table entry.
  3024. */
  3025. set_irte_irq(irq, iommu, index, sub_handle);
  3026. }
  3027. no_ir:
  3028. ret = setup_msi_irq(dev, msidesc, irq);
  3029. if (ret < 0)
  3030. goto error;
  3031. sub_handle++;
  3032. }
  3033. return 0;
  3034. error:
  3035. destroy_irq(irq);
  3036. return ret;
  3037. }
  3038. void arch_teardown_msi_irq(unsigned int irq)
  3039. {
  3040. destroy_irq(irq);
  3041. }
  3042. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  3043. #ifdef CONFIG_SMP
  3044. static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3045. {
  3046. struct irq_desc *desc = irq_to_desc(irq);
  3047. struct irq_cfg *cfg;
  3048. struct msi_msg msg;
  3049. unsigned int dest;
  3050. dest = set_desc_affinity(desc, mask);
  3051. if (dest == BAD_APICID)
  3052. return;
  3053. cfg = desc->chip_data;
  3054. dmar_msi_read(irq, &msg);
  3055. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3056. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3057. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3058. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3059. dmar_msi_write(irq, &msg);
  3060. }
  3061. #endif /* CONFIG_SMP */
  3062. struct irq_chip dmar_msi_type = {
  3063. .name = "DMAR_MSI",
  3064. .unmask = dmar_msi_unmask,
  3065. .mask = dmar_msi_mask,
  3066. .ack = ack_apic_edge,
  3067. #ifdef CONFIG_SMP
  3068. .set_affinity = dmar_msi_set_affinity,
  3069. #endif
  3070. .retrigger = ioapic_retrigger_irq,
  3071. };
  3072. int arch_setup_dmar_msi(unsigned int irq)
  3073. {
  3074. int ret;
  3075. struct msi_msg msg;
  3076. ret = msi_compose_msg(NULL, irq, &msg);
  3077. if (ret < 0)
  3078. return ret;
  3079. dmar_msi_write(irq, &msg);
  3080. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3081. "edge");
  3082. return 0;
  3083. }
  3084. #endif
  3085. #ifdef CONFIG_HPET_TIMER
  3086. #ifdef CONFIG_SMP
  3087. static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3088. {
  3089. struct irq_desc *desc = irq_to_desc(irq);
  3090. struct irq_cfg *cfg;
  3091. struct msi_msg msg;
  3092. unsigned int dest;
  3093. dest = set_desc_affinity(desc, mask);
  3094. if (dest == BAD_APICID)
  3095. return;
  3096. cfg = desc->chip_data;
  3097. hpet_msi_read(irq, &msg);
  3098. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3099. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3100. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3101. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3102. hpet_msi_write(irq, &msg);
  3103. }
  3104. #endif /* CONFIG_SMP */
  3105. static struct irq_chip hpet_msi_type = {
  3106. .name = "HPET_MSI",
  3107. .unmask = hpet_msi_unmask,
  3108. .mask = hpet_msi_mask,
  3109. .ack = ack_apic_edge,
  3110. #ifdef CONFIG_SMP
  3111. .set_affinity = hpet_msi_set_affinity,
  3112. #endif
  3113. .retrigger = ioapic_retrigger_irq,
  3114. };
  3115. int arch_setup_hpet_msi(unsigned int irq)
  3116. {
  3117. int ret;
  3118. struct msi_msg msg;
  3119. ret = msi_compose_msg(NULL, irq, &msg);
  3120. if (ret < 0)
  3121. return ret;
  3122. hpet_msi_write(irq, &msg);
  3123. set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
  3124. "edge");
  3125. return 0;
  3126. }
  3127. #endif
  3128. #endif /* CONFIG_PCI_MSI */
  3129. /*
  3130. * Hypertransport interrupt support
  3131. */
  3132. #ifdef CONFIG_HT_IRQ
  3133. #ifdef CONFIG_SMP
  3134. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3135. {
  3136. struct ht_irq_msg msg;
  3137. fetch_ht_irq_msg(irq, &msg);
  3138. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3139. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3140. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3141. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3142. write_ht_irq_msg(irq, &msg);
  3143. }
  3144. static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3145. {
  3146. struct irq_desc *desc = irq_to_desc(irq);
  3147. struct irq_cfg *cfg;
  3148. unsigned int dest;
  3149. dest = set_desc_affinity(desc, mask);
  3150. if (dest == BAD_APICID)
  3151. return;
  3152. cfg = desc->chip_data;
  3153. target_ht_irq(irq, dest, cfg->vector);
  3154. }
  3155. #endif
  3156. static struct irq_chip ht_irq_chip = {
  3157. .name = "PCI-HT",
  3158. .mask = mask_ht_irq,
  3159. .unmask = unmask_ht_irq,
  3160. .ack = ack_apic_edge,
  3161. #ifdef CONFIG_SMP
  3162. .set_affinity = set_ht_irq_affinity,
  3163. #endif
  3164. .retrigger = ioapic_retrigger_irq,
  3165. };
  3166. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3167. {
  3168. struct irq_cfg *cfg;
  3169. int err;
  3170. if (disable_apic)
  3171. return -ENXIO;
  3172. cfg = irq_cfg(irq);
  3173. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3174. if (!err) {
  3175. struct ht_irq_msg msg;
  3176. unsigned dest;
  3177. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3178. apic->target_cpus());
  3179. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3180. msg.address_lo =
  3181. HT_IRQ_LOW_BASE |
  3182. HT_IRQ_LOW_DEST_ID(dest) |
  3183. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3184. ((apic->irq_dest_mode == 0) ?
  3185. HT_IRQ_LOW_DM_PHYSICAL :
  3186. HT_IRQ_LOW_DM_LOGICAL) |
  3187. HT_IRQ_LOW_RQEOI_EDGE |
  3188. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3189. HT_IRQ_LOW_MT_FIXED :
  3190. HT_IRQ_LOW_MT_ARBITRATED) |
  3191. HT_IRQ_LOW_IRQ_MASKED;
  3192. write_ht_irq_msg(irq, &msg);
  3193. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3194. handle_edge_irq, "edge");
  3195. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3196. }
  3197. return err;
  3198. }
  3199. #endif /* CONFIG_HT_IRQ */
  3200. #ifdef CONFIG_X86_UV
  3201. /*
  3202. * Re-target the irq to the specified CPU and enable the specified MMR located
  3203. * on the specified blade to allow the sending of MSIs to the specified CPU.
  3204. */
  3205. int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
  3206. unsigned long mmr_offset)
  3207. {
  3208. const struct cpumask *eligible_cpu = cpumask_of(cpu);
  3209. struct irq_cfg *cfg;
  3210. int mmr_pnode;
  3211. unsigned long mmr_value;
  3212. struct uv_IO_APIC_route_entry *entry;
  3213. unsigned long flags;
  3214. int err;
  3215. cfg = irq_cfg(irq);
  3216. err = assign_irq_vector(irq, cfg, eligible_cpu);
  3217. if (err != 0)
  3218. return err;
  3219. spin_lock_irqsave(&vector_lock, flags);
  3220. set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
  3221. irq_name);
  3222. spin_unlock_irqrestore(&vector_lock, flags);
  3223. mmr_value = 0;
  3224. entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
  3225. BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
  3226. entry->vector = cfg->vector;
  3227. entry->delivery_mode = apic->irq_delivery_mode;
  3228. entry->dest_mode = apic->irq_dest_mode;
  3229. entry->polarity = 0;
  3230. entry->trigger = 0;
  3231. entry->mask = 0;
  3232. entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
  3233. mmr_pnode = uv_blade_to_pnode(mmr_blade);
  3234. uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
  3235. return irq;
  3236. }
  3237. /*
  3238. * Disable the specified MMR located on the specified blade so that MSIs are
  3239. * longer allowed to be sent.
  3240. */
  3241. void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
  3242. {
  3243. unsigned long mmr_value;
  3244. struct uv_IO_APIC_route_entry *entry;
  3245. int mmr_pnode;
  3246. mmr_value = 0;
  3247. entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
  3248. BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
  3249. entry->mask = 1;
  3250. mmr_pnode = uv_blade_to_pnode(mmr_blade);
  3251. uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
  3252. }
  3253. #endif /* CONFIG_X86_64 */
  3254. int __init io_apic_get_redir_entries (int ioapic)
  3255. {
  3256. union IO_APIC_reg_01 reg_01;
  3257. unsigned long flags;
  3258. spin_lock_irqsave(&ioapic_lock, flags);
  3259. reg_01.raw = io_apic_read(ioapic, 1);
  3260. spin_unlock_irqrestore(&ioapic_lock, flags);
  3261. return reg_01.bits.entries;
  3262. }
  3263. void __init probe_nr_irqs_gsi(void)
  3264. {
  3265. int nr = 0;
  3266. nr = acpi_probe_gsi();
  3267. if (nr > nr_irqs_gsi) {
  3268. nr_irqs_gsi = nr;
  3269. } else {
  3270. /* for acpi=off or acpi is not compiled in */
  3271. int idx;
  3272. nr = 0;
  3273. for (idx = 0; idx < nr_ioapics; idx++)
  3274. nr += io_apic_get_redir_entries(idx) + 1;
  3275. if (nr > nr_irqs_gsi)
  3276. nr_irqs_gsi = nr;
  3277. }
  3278. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3279. }
  3280. #ifdef CONFIG_SPARSE_IRQ
  3281. int __init arch_probe_nr_irqs(void)
  3282. {
  3283. int nr;
  3284. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3285. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3286. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3287. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3288. /*
  3289. * for MSI and HT dyn irq
  3290. */
  3291. nr += nr_irqs_gsi * 16;
  3292. #endif
  3293. if (nr < nr_irqs)
  3294. nr_irqs = nr;
  3295. return 0;
  3296. }
  3297. #endif
  3298. /* --------------------------------------------------------------------------
  3299. ACPI-based IOAPIC Configuration
  3300. -------------------------------------------------------------------------- */
  3301. #ifdef CONFIG_ACPI
  3302. #ifdef CONFIG_X86_32
  3303. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3304. {
  3305. union IO_APIC_reg_00 reg_00;
  3306. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3307. physid_mask_t tmp;
  3308. unsigned long flags;
  3309. int i = 0;
  3310. /*
  3311. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3312. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3313. * supports up to 16 on one shared APIC bus.
  3314. *
  3315. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3316. * advantage of new APIC bus architecture.
  3317. */
  3318. if (physids_empty(apic_id_map))
  3319. apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
  3320. spin_lock_irqsave(&ioapic_lock, flags);
  3321. reg_00.raw = io_apic_read(ioapic, 0);
  3322. spin_unlock_irqrestore(&ioapic_lock, flags);
  3323. if (apic_id >= get_physical_broadcast()) {
  3324. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3325. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3326. apic_id = reg_00.bits.ID;
  3327. }
  3328. /*
  3329. * Every APIC in a system must have a unique ID or we get lots of nice
  3330. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3331. */
  3332. if (apic->check_apicid_used(apic_id_map, apic_id)) {
  3333. for (i = 0; i < get_physical_broadcast(); i++) {
  3334. if (!apic->check_apicid_used(apic_id_map, i))
  3335. break;
  3336. }
  3337. if (i == get_physical_broadcast())
  3338. panic("Max apic_id exceeded!\n");
  3339. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3340. "trying %d\n", ioapic, apic_id, i);
  3341. apic_id = i;
  3342. }
  3343. tmp = apic->apicid_to_cpu_present(apic_id);
  3344. physids_or(apic_id_map, apic_id_map, tmp);
  3345. if (reg_00.bits.ID != apic_id) {
  3346. reg_00.bits.ID = apic_id;
  3347. spin_lock_irqsave(&ioapic_lock, flags);
  3348. io_apic_write(ioapic, 0, reg_00.raw);
  3349. reg_00.raw = io_apic_read(ioapic, 0);
  3350. spin_unlock_irqrestore(&ioapic_lock, flags);
  3351. /* Sanity check */
  3352. if (reg_00.bits.ID != apic_id) {
  3353. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3354. return -1;
  3355. }
  3356. }
  3357. apic_printk(APIC_VERBOSE, KERN_INFO
  3358. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3359. return apic_id;
  3360. }
  3361. int __init io_apic_get_version(int ioapic)
  3362. {
  3363. union IO_APIC_reg_01 reg_01;
  3364. unsigned long flags;
  3365. spin_lock_irqsave(&ioapic_lock, flags);
  3366. reg_01.raw = io_apic_read(ioapic, 1);
  3367. spin_unlock_irqrestore(&ioapic_lock, flags);
  3368. return reg_01.bits.version;
  3369. }
  3370. #endif
  3371. int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
  3372. {
  3373. struct irq_desc *desc;
  3374. struct irq_cfg *cfg;
  3375. int cpu = boot_cpu_id;
  3376. if (!IO_APIC_IRQ(irq)) {
  3377. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3378. ioapic);
  3379. return -EINVAL;
  3380. }
  3381. desc = irq_to_desc_alloc_cpu(irq, cpu);
  3382. if (!desc) {
  3383. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3384. return 0;
  3385. }
  3386. /*
  3387. * IRQs < 16 are already in the irq_2_pin[] map
  3388. */
  3389. if (irq >= NR_IRQS_LEGACY) {
  3390. cfg = desc->chip_data;
  3391. add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
  3392. }
  3393. setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
  3394. return 0;
  3395. }
  3396. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  3397. {
  3398. int i;
  3399. if (skip_ioapic_setup)
  3400. return -1;
  3401. for (i = 0; i < mp_irq_entries; i++)
  3402. if (mp_irqs[i].irqtype == mp_INT &&
  3403. mp_irqs[i].srcbusirq == bus_irq)
  3404. break;
  3405. if (i >= mp_irq_entries)
  3406. return -1;
  3407. *trigger = irq_trigger(i);
  3408. *polarity = irq_polarity(i);
  3409. return 0;
  3410. }
  3411. #endif /* CONFIG_ACPI */
  3412. /*
  3413. * This function currently is only a helper for the i386 smp boot process where
  3414. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3415. * so mask in all cases should simply be apic->target_cpus()
  3416. */
  3417. #ifdef CONFIG_SMP
  3418. void __init setup_ioapic_dest(void)
  3419. {
  3420. int pin, ioapic, irq, irq_entry;
  3421. struct irq_desc *desc;
  3422. struct irq_cfg *cfg;
  3423. const struct cpumask *mask;
  3424. if (skip_ioapic_setup == 1)
  3425. return;
  3426. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  3427. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3428. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3429. if (irq_entry == -1)
  3430. continue;
  3431. irq = pin_2_irq(irq_entry, ioapic, pin);
  3432. /* setup_IO_APIC_irqs could fail to get vector for some device
  3433. * when you have too many devices, because at that time only boot
  3434. * cpu is online.
  3435. */
  3436. desc = irq_to_desc(irq);
  3437. cfg = desc->chip_data;
  3438. if (!cfg->vector) {
  3439. setup_IO_APIC_irq(ioapic, pin, irq, desc,
  3440. irq_trigger(irq_entry),
  3441. irq_polarity(irq_entry));
  3442. continue;
  3443. }
  3444. /*
  3445. * Honour affinities which have been set in early boot
  3446. */
  3447. if (desc->status &
  3448. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3449. mask = desc->affinity;
  3450. else
  3451. mask = apic->target_cpus();
  3452. if (intr_remapping_enabled)
  3453. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3454. else
  3455. set_ioapic_affinity_irq_desc(desc, mask);
  3456. }
  3457. }
  3458. }
  3459. #endif
  3460. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3461. static struct resource *ioapic_resources;
  3462. static struct resource * __init ioapic_setup_resources(void)
  3463. {
  3464. unsigned long n;
  3465. struct resource *res;
  3466. char *mem;
  3467. int i;
  3468. if (nr_ioapics <= 0)
  3469. return NULL;
  3470. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3471. n *= nr_ioapics;
  3472. mem = alloc_bootmem(n);
  3473. res = (void *)mem;
  3474. if (mem != NULL) {
  3475. mem += sizeof(struct resource) * nr_ioapics;
  3476. for (i = 0; i < nr_ioapics; i++) {
  3477. res[i].name = mem;
  3478. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3479. sprintf(mem, "IOAPIC %u", i);
  3480. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3481. }
  3482. }
  3483. ioapic_resources = res;
  3484. return res;
  3485. }
  3486. void __init ioapic_init_mappings(void)
  3487. {
  3488. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3489. struct resource *ioapic_res;
  3490. int i;
  3491. ioapic_res = ioapic_setup_resources();
  3492. for (i = 0; i < nr_ioapics; i++) {
  3493. if (smp_found_config) {
  3494. ioapic_phys = mp_ioapics[i].apicaddr;
  3495. #ifdef CONFIG_X86_32
  3496. if (!ioapic_phys) {
  3497. printk(KERN_ERR
  3498. "WARNING: bogus zero IO-APIC "
  3499. "address found in MPTABLE, "
  3500. "disabling IO/APIC support!\n");
  3501. smp_found_config = 0;
  3502. skip_ioapic_setup = 1;
  3503. goto fake_ioapic_page;
  3504. }
  3505. #endif
  3506. } else {
  3507. #ifdef CONFIG_X86_32
  3508. fake_ioapic_page:
  3509. #endif
  3510. ioapic_phys = (unsigned long)
  3511. alloc_bootmem_pages(PAGE_SIZE);
  3512. ioapic_phys = __pa(ioapic_phys);
  3513. }
  3514. set_fixmap_nocache(idx, ioapic_phys);
  3515. apic_printk(APIC_VERBOSE,
  3516. "mapped IOAPIC to %08lx (%08lx)\n",
  3517. __fix_to_virt(idx), ioapic_phys);
  3518. idx++;
  3519. if (ioapic_res != NULL) {
  3520. ioapic_res->start = ioapic_phys;
  3521. ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
  3522. ioapic_res++;
  3523. }
  3524. }
  3525. }
  3526. static int __init ioapic_insert_resources(void)
  3527. {
  3528. int i;
  3529. struct resource *r = ioapic_resources;
  3530. if (!r) {
  3531. if (nr_ioapics > 0) {
  3532. printk(KERN_ERR
  3533. "IO APIC resources couldn't be allocated.\n");
  3534. return -1;
  3535. }
  3536. return 0;
  3537. }
  3538. for (i = 0; i < nr_ioapics; i++) {
  3539. insert_resource(&iomem_resource, r);
  3540. r++;
  3541. }
  3542. return 0;
  3543. }
  3544. /* Insert the IO APIC resources after PCI initialization has occured to handle
  3545. * IO APICS that are mapped in on a BAR in PCI space. */
  3546. late_initcall(ioapic_insert_resources);