integrator_cp.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_cp.c
  3. *
  4. * Copyright (C) 2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/list.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/slab.h>
  17. #include <linux/string.h>
  18. #include <linux/sysdev.h>
  19. #include <linux/amba/bus.h>
  20. #include <linux/amba/kmi.h>
  21. #include <linux/amba/clcd.h>
  22. #include <linux/amba/mmci.h>
  23. #include <linux/io.h>
  24. #include <asm/clkdev.h>
  25. #include <mach/clkdev.h>
  26. #include <mach/hardware.h>
  27. #include <mach/platform.h>
  28. #include <asm/irq.h>
  29. #include <asm/setup.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/hardware/arm_timer.h>
  32. #include <asm/hardware/icst.h>
  33. #include <mach/cm.h>
  34. #include <mach/lm.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/mach/flash.h>
  37. #include <asm/mach/irq.h>
  38. #include <asm/mach/map.h>
  39. #include <asm/mach/time.h>
  40. #include <plat/timer-sp.h>
  41. #define INTCP_PA_FLASH_BASE 0x24000000
  42. #define INTCP_FLASH_SIZE SZ_32M
  43. #define INTCP_PA_CLCD_BASE 0xc0000000
  44. #define INTCP_VA_CIC_BASE IO_ADDRESS(INTEGRATOR_HDR_BASE + 0x40)
  45. #define INTCP_VA_PIC_BASE IO_ADDRESS(INTEGRATOR_IC_BASE)
  46. #define INTCP_VA_SIC_BASE IO_ADDRESS(INTEGRATOR_CP_SIC_BASE)
  47. #define INTCP_ETH_SIZE 0x10
  48. #define INTCP_VA_CTRL_BASE IO_ADDRESS(INTEGRATOR_CP_CTL_BASE)
  49. #define INTCP_FLASHPROG 0x04
  50. #define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0)
  51. #define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1)
  52. /*
  53. * Logical Physical
  54. * f1000000 10000000 Core module registers
  55. * f1100000 11000000 System controller registers
  56. * f1200000 12000000 EBI registers
  57. * f1300000 13000000 Counter/Timer
  58. * f1400000 14000000 Interrupt controller
  59. * f1600000 16000000 UART 0
  60. * f1700000 17000000 UART 1
  61. * f1a00000 1a000000 Debug LEDs
  62. * fc900000 c9000000 GPIO
  63. * fca00000 ca000000 SIC
  64. * fcb00000 cb000000 CP system control
  65. */
  66. static struct map_desc intcp_io_desc[] __initdata = {
  67. {
  68. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  69. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  70. .length = SZ_4K,
  71. .type = MT_DEVICE
  72. }, {
  73. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  74. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  75. .length = SZ_4K,
  76. .type = MT_DEVICE
  77. }, {
  78. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  79. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  80. .length = SZ_4K,
  81. .type = MT_DEVICE
  82. }, {
  83. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  84. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  85. .length = SZ_4K,
  86. .type = MT_DEVICE
  87. }, {
  88. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  89. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  90. .length = SZ_4K,
  91. .type = MT_DEVICE
  92. }, {
  93. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  94. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  95. .length = SZ_4K,
  96. .type = MT_DEVICE
  97. }, {
  98. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  99. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  100. .length = SZ_4K,
  101. .type = MT_DEVICE
  102. }, {
  103. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  104. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  105. .length = SZ_4K,
  106. .type = MT_DEVICE
  107. }, {
  108. .virtual = IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE),
  109. .pfn = __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE),
  110. .length = SZ_4K,
  111. .type = MT_DEVICE
  112. }, {
  113. .virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
  114. .pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
  115. .length = SZ_4K,
  116. .type = MT_DEVICE
  117. }, {
  118. .virtual = IO_ADDRESS(INTEGRATOR_CP_CTL_BASE),
  119. .pfn = __phys_to_pfn(INTEGRATOR_CP_CTL_BASE),
  120. .length = SZ_4K,
  121. .type = MT_DEVICE
  122. }
  123. };
  124. static void __init intcp_map_io(void)
  125. {
  126. iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
  127. }
  128. #define cic_writel __raw_writel
  129. #define cic_readl __raw_readl
  130. #define pic_writel __raw_writel
  131. #define pic_readl __raw_readl
  132. #define sic_writel __raw_writel
  133. #define sic_readl __raw_readl
  134. static void cic_mask_irq(unsigned int irq)
  135. {
  136. irq -= IRQ_CIC_START;
  137. cic_writel(1 << irq, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
  138. }
  139. static void cic_unmask_irq(unsigned int irq)
  140. {
  141. irq -= IRQ_CIC_START;
  142. cic_writel(1 << irq, INTCP_VA_CIC_BASE + IRQ_ENABLE_SET);
  143. }
  144. static struct irq_chip cic_chip = {
  145. .name = "CIC",
  146. .ack = cic_mask_irq,
  147. .mask = cic_mask_irq,
  148. .unmask = cic_unmask_irq,
  149. };
  150. static void pic_mask_irq(unsigned int irq)
  151. {
  152. irq -= IRQ_PIC_START;
  153. pic_writel(1 << irq, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
  154. }
  155. static void pic_unmask_irq(unsigned int irq)
  156. {
  157. irq -= IRQ_PIC_START;
  158. pic_writel(1 << irq, INTCP_VA_PIC_BASE + IRQ_ENABLE_SET);
  159. }
  160. static struct irq_chip pic_chip = {
  161. .name = "PIC",
  162. .ack = pic_mask_irq,
  163. .mask = pic_mask_irq,
  164. .unmask = pic_unmask_irq,
  165. };
  166. static void sic_mask_irq(unsigned int irq)
  167. {
  168. irq -= IRQ_SIC_START;
  169. sic_writel(1 << irq, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
  170. }
  171. static void sic_unmask_irq(unsigned int irq)
  172. {
  173. irq -= IRQ_SIC_START;
  174. sic_writel(1 << irq, INTCP_VA_SIC_BASE + IRQ_ENABLE_SET);
  175. }
  176. static struct irq_chip sic_chip = {
  177. .name = "SIC",
  178. .ack = sic_mask_irq,
  179. .mask = sic_mask_irq,
  180. .unmask = sic_unmask_irq,
  181. };
  182. static void
  183. sic_handle_irq(unsigned int irq, struct irq_desc *desc)
  184. {
  185. unsigned long status = sic_readl(INTCP_VA_SIC_BASE + IRQ_STATUS);
  186. if (status == 0) {
  187. do_bad_IRQ(irq, desc);
  188. return;
  189. }
  190. do {
  191. irq = ffs(status) - 1;
  192. status &= ~(1 << irq);
  193. irq += IRQ_SIC_START;
  194. generic_handle_irq(irq);
  195. } while (status);
  196. }
  197. static void __init intcp_init_irq(void)
  198. {
  199. unsigned int i;
  200. /*
  201. * Disable all interrupt sources
  202. */
  203. pic_writel(0xffffffff, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
  204. pic_writel(0xffffffff, INTCP_VA_PIC_BASE + FIQ_ENABLE_CLEAR);
  205. for (i = IRQ_PIC_START; i <= IRQ_PIC_END; i++) {
  206. if (i == 11)
  207. i = 22;
  208. if (i == 29)
  209. break;
  210. set_irq_chip(i, &pic_chip);
  211. set_irq_handler(i, handle_level_irq);
  212. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  213. }
  214. cic_writel(0xffffffff, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
  215. cic_writel(0xffffffff, INTCP_VA_CIC_BASE + FIQ_ENABLE_CLEAR);
  216. for (i = IRQ_CIC_START; i <= IRQ_CIC_END; i++) {
  217. set_irq_chip(i, &cic_chip);
  218. set_irq_handler(i, handle_level_irq);
  219. set_irq_flags(i, IRQF_VALID);
  220. }
  221. sic_writel(0x00000fff, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
  222. sic_writel(0x00000fff, INTCP_VA_SIC_BASE + FIQ_ENABLE_CLEAR);
  223. for (i = IRQ_SIC_START; i <= IRQ_SIC_END; i++) {
  224. set_irq_chip(i, &sic_chip);
  225. set_irq_handler(i, handle_level_irq);
  226. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  227. }
  228. set_irq_chained_handler(IRQ_CP_CPPLDINT, sic_handle_irq);
  229. }
  230. /*
  231. * Clock handling
  232. */
  233. #define CM_LOCK IO_ADDRESS(INTEGRATOR_HDR_LOCK)
  234. #define CM_AUXOSC IO_ADDRESS(INTEGRATOR_HDR_BASE + 0x1c)
  235. static const struct icst_params cp_auxvco_params = {
  236. .ref = 24000000,
  237. .vco_max = ICST525_VCO_MAX_5V,
  238. .vco_min = ICST525_VCO_MIN,
  239. .vd_min = 8,
  240. .vd_max = 263,
  241. .rd_min = 3,
  242. .rd_max = 65,
  243. .s2div = icst525_s2div,
  244. .idx2s = icst525_idx2s,
  245. };
  246. static void cp_auxvco_set(struct clk *clk, struct icst_vco vco)
  247. {
  248. u32 val;
  249. val = readl(CM_AUXOSC) & ~0x7ffff;
  250. val |= vco.v | (vco.r << 9) | (vco.s << 16);
  251. writel(0xa05f, CM_LOCK);
  252. writel(val, CM_AUXOSC);
  253. writel(0, CM_LOCK);
  254. }
  255. static struct clk cp_auxclk = {
  256. .params = &cp_auxvco_params,
  257. .setvco = cp_auxvco_set,
  258. };
  259. static struct clk_lookup cp_lookups[] = {
  260. { /* CLCD */
  261. .dev_id = "mb:c0",
  262. .clk = &cp_auxclk,
  263. },
  264. };
  265. /*
  266. * Flash handling.
  267. */
  268. static int intcp_flash_init(void)
  269. {
  270. u32 val;
  271. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  272. val |= CINTEGRATOR_FLASHPROG_FLWREN;
  273. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  274. return 0;
  275. }
  276. static void intcp_flash_exit(void)
  277. {
  278. u32 val;
  279. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  280. val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
  281. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  282. }
  283. static void intcp_flash_set_vpp(int on)
  284. {
  285. u32 val;
  286. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  287. if (on)
  288. val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
  289. else
  290. val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
  291. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  292. }
  293. static struct flash_platform_data intcp_flash_data = {
  294. .map_name = "cfi_probe",
  295. .width = 4,
  296. .init = intcp_flash_init,
  297. .exit = intcp_flash_exit,
  298. .set_vpp = intcp_flash_set_vpp,
  299. };
  300. static struct resource intcp_flash_resource = {
  301. .start = INTCP_PA_FLASH_BASE,
  302. .end = INTCP_PA_FLASH_BASE + INTCP_FLASH_SIZE - 1,
  303. .flags = IORESOURCE_MEM,
  304. };
  305. static struct platform_device intcp_flash_device = {
  306. .name = "armflash",
  307. .id = 0,
  308. .dev = {
  309. .platform_data = &intcp_flash_data,
  310. },
  311. .num_resources = 1,
  312. .resource = &intcp_flash_resource,
  313. };
  314. static struct resource smc91x_resources[] = {
  315. [0] = {
  316. .start = INTEGRATOR_CP_ETH_BASE,
  317. .end = INTEGRATOR_CP_ETH_BASE + INTCP_ETH_SIZE - 1,
  318. .flags = IORESOURCE_MEM,
  319. },
  320. [1] = {
  321. .start = IRQ_CP_ETHINT,
  322. .end = IRQ_CP_ETHINT,
  323. .flags = IORESOURCE_IRQ,
  324. },
  325. };
  326. static struct platform_device smc91x_device = {
  327. .name = "smc91x",
  328. .id = 0,
  329. .num_resources = ARRAY_SIZE(smc91x_resources),
  330. .resource = smc91x_resources,
  331. };
  332. static struct platform_device *intcp_devs[] __initdata = {
  333. &intcp_flash_device,
  334. &smc91x_device,
  335. };
  336. /*
  337. * It seems that the card insertion interrupt remains active after
  338. * we've acknowledged it. We therefore ignore the interrupt, and
  339. * rely on reading it from the SIC. This also means that we must
  340. * clear the latched interrupt.
  341. */
  342. static unsigned int mmc_status(struct device *dev)
  343. {
  344. unsigned int status = readl(IO_ADDRESS(0xca000000 + 4));
  345. writel(8, IO_ADDRESS(INTEGRATOR_CP_CTL_BASE + 8));
  346. return status & 8;
  347. }
  348. static struct mmci_platform_data mmc_data = {
  349. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  350. .status = mmc_status,
  351. .gpio_wp = -1,
  352. .gpio_cd = -1,
  353. };
  354. static struct amba_device mmc_device = {
  355. .dev = {
  356. .init_name = "mb:1c",
  357. .platform_data = &mmc_data,
  358. },
  359. .res = {
  360. .start = INTEGRATOR_CP_MMC_BASE,
  361. .end = INTEGRATOR_CP_MMC_BASE + SZ_4K - 1,
  362. .flags = IORESOURCE_MEM,
  363. },
  364. .irq = { IRQ_CP_MMCIINT0, IRQ_CP_MMCIINT1 },
  365. .periphid = 0,
  366. };
  367. static struct amba_device aaci_device = {
  368. .dev = {
  369. .init_name = "mb:1d",
  370. },
  371. .res = {
  372. .start = INTEGRATOR_CP_AACI_BASE,
  373. .end = INTEGRATOR_CP_AACI_BASE + SZ_4K - 1,
  374. .flags = IORESOURCE_MEM,
  375. },
  376. .irq = { IRQ_CP_AACIINT, NO_IRQ },
  377. .periphid = 0,
  378. };
  379. /*
  380. * CLCD support
  381. */
  382. static struct clcd_panel vga = {
  383. .mode = {
  384. .name = "VGA",
  385. .refresh = 60,
  386. .xres = 640,
  387. .yres = 480,
  388. .pixclock = 39721,
  389. .left_margin = 40,
  390. .right_margin = 24,
  391. .upper_margin = 32,
  392. .lower_margin = 11,
  393. .hsync_len = 96,
  394. .vsync_len = 2,
  395. .sync = 0,
  396. .vmode = FB_VMODE_NONINTERLACED,
  397. },
  398. .width = -1,
  399. .height = -1,
  400. .tim2 = TIM2_BCD | TIM2_IPC,
  401. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  402. .bpp = 16,
  403. .grayscale = 0,
  404. };
  405. /*
  406. * Ensure VGA is selected.
  407. */
  408. static void cp_clcd_enable(struct clcd_fb *fb)
  409. {
  410. u32 val;
  411. if (fb->fb.var.bits_per_pixel <= 8)
  412. val = CM_CTRL_LCDMUXSEL_VGA_8421BPP;
  413. else if (fb->fb.var.bits_per_pixel <= 16)
  414. val = CM_CTRL_LCDMUXSEL_VGA_16BPP
  415. | CM_CTRL_LCDEN0 | CM_CTRL_LCDEN1
  416. | CM_CTRL_STATIC1 | CM_CTRL_STATIC2;
  417. else
  418. val = 0; /* no idea for this, don't trust the docs */
  419. cm_control(CM_CTRL_LCDMUXSEL_MASK|
  420. CM_CTRL_LCDEN0|
  421. CM_CTRL_LCDEN1|
  422. CM_CTRL_STATIC1|
  423. CM_CTRL_STATIC2|
  424. CM_CTRL_STATIC|
  425. CM_CTRL_n24BITEN, val);
  426. }
  427. static unsigned long framesize = SZ_1M;
  428. static int cp_clcd_setup(struct clcd_fb *fb)
  429. {
  430. dma_addr_t dma;
  431. fb->panel = &vga;
  432. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
  433. &dma, GFP_KERNEL);
  434. if (!fb->fb.screen_base) {
  435. printk(KERN_ERR "CLCD: unable to map framebuffer\n");
  436. return -ENOMEM;
  437. }
  438. fb->fb.fix.smem_start = dma;
  439. fb->fb.fix.smem_len = framesize;
  440. return 0;
  441. }
  442. static int cp_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  443. {
  444. return dma_mmap_writecombine(&fb->dev->dev, vma,
  445. fb->fb.screen_base,
  446. fb->fb.fix.smem_start,
  447. fb->fb.fix.smem_len);
  448. }
  449. static void cp_clcd_remove(struct clcd_fb *fb)
  450. {
  451. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  452. fb->fb.screen_base, fb->fb.fix.smem_start);
  453. }
  454. static struct clcd_board clcd_data = {
  455. .name = "Integrator/CP",
  456. .check = clcdfb_check,
  457. .decode = clcdfb_decode,
  458. .enable = cp_clcd_enable,
  459. .setup = cp_clcd_setup,
  460. .mmap = cp_clcd_mmap,
  461. .remove = cp_clcd_remove,
  462. };
  463. static struct amba_device clcd_device = {
  464. .dev = {
  465. .init_name = "mb:c0",
  466. .coherent_dma_mask = ~0,
  467. .platform_data = &clcd_data,
  468. },
  469. .res = {
  470. .start = INTCP_PA_CLCD_BASE,
  471. .end = INTCP_PA_CLCD_BASE + SZ_4K - 1,
  472. .flags = IORESOURCE_MEM,
  473. },
  474. .dma_mask = ~0,
  475. .irq = { IRQ_CP_CLCDCINT, NO_IRQ },
  476. .periphid = 0,
  477. };
  478. static struct amba_device *amba_devs[] __initdata = {
  479. &mmc_device,
  480. &aaci_device,
  481. &clcd_device,
  482. };
  483. static void __init intcp_init(void)
  484. {
  485. int i;
  486. clkdev_add_table(cp_lookups, ARRAY_SIZE(cp_lookups));
  487. platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs));
  488. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  489. struct amba_device *d = amba_devs[i];
  490. amba_device_register(d, &iomem_resource);
  491. }
  492. }
  493. #define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
  494. #define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
  495. #define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
  496. static void __init intcp_timer_init(void)
  497. {
  498. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  499. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  500. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  501. sp804_clocksource_init(TIMER2_VA_BASE);
  502. sp804_clockevents_init(TIMER1_VA_BASE, IRQ_TIMERINT1);
  503. }
  504. static struct sys_timer cp_timer = {
  505. .init = intcp_timer_init,
  506. };
  507. MACHINE_START(CINTEGRATOR, "ARM-IntegratorCP")
  508. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  509. .phys_io = 0x16000000,
  510. .io_pg_offst = ((0xf1600000) >> 18) & 0xfffc,
  511. .boot_params = 0x00000100,
  512. .map_io = intcp_map_io,
  513. .init_irq = intcp_init_irq,
  514. .timer = &cp_timer,
  515. .init_machine = intcp_init,
  516. MACHINE_END