imx6q.dtsi 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. cpus {
  29. #address-cells = <1>;
  30. #size-cells = <0>;
  31. cpu@0 {
  32. compatible = "arm,cortex-a9";
  33. reg = <0>;
  34. next-level-cache = <&L2>;
  35. };
  36. cpu@1 {
  37. compatible = "arm,cortex-a9";
  38. reg = <1>;
  39. next-level-cache = <&L2>;
  40. };
  41. cpu@2 {
  42. compatible = "arm,cortex-a9";
  43. reg = <2>;
  44. next-level-cache = <&L2>;
  45. };
  46. cpu@3 {
  47. compatible = "arm,cortex-a9";
  48. reg = <3>;
  49. next-level-cache = <&L2>;
  50. };
  51. };
  52. intc: interrupt-controller@00a01000 {
  53. compatible = "arm,cortex-a9-gic";
  54. #interrupt-cells = <3>;
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. interrupt-controller;
  58. reg = <0x00a01000 0x1000>,
  59. <0x00a00100 0x100>;
  60. };
  61. clocks {
  62. #address-cells = <1>;
  63. #size-cells = <0>;
  64. ckil {
  65. compatible = "fsl,imx-ckil", "fixed-clock";
  66. clock-frequency = <32768>;
  67. };
  68. ckih1 {
  69. compatible = "fsl,imx-ckih1", "fixed-clock";
  70. clock-frequency = <0>;
  71. };
  72. osc {
  73. compatible = "fsl,imx-osc", "fixed-clock";
  74. clock-frequency = <24000000>;
  75. };
  76. };
  77. soc {
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. compatible = "simple-bus";
  81. interrupt-parent = <&intc>;
  82. ranges;
  83. dma-apbh@00110000 {
  84. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  85. reg = <0x00110000 0x2000>;
  86. clocks = <&clks 106>;
  87. };
  88. gpmi-nand@00112000 {
  89. compatible = "fsl,imx6q-gpmi-nand";
  90. #address-cells = <1>;
  91. #size-cells = <1>;
  92. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  93. reg-names = "gpmi-nand", "bch";
  94. interrupts = <0 13 0x04>, <0 15 0x04>;
  95. interrupt-names = "gpmi-dma", "bch";
  96. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  97. <&clks 150>, <&clks 149>;
  98. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  99. "gpmi_bch_apb", "per1_bch";
  100. fsl,gpmi-dma-channel = <0>;
  101. status = "disabled";
  102. };
  103. timer@00a00600 {
  104. compatible = "arm,cortex-a9-twd-timer";
  105. reg = <0x00a00600 0x20>;
  106. interrupts = <1 13 0xf01>;
  107. };
  108. L2: l2-cache@00a02000 {
  109. compatible = "arm,pl310-cache";
  110. reg = <0x00a02000 0x1000>;
  111. interrupts = <0 92 0x04>;
  112. cache-unified;
  113. cache-level = <2>;
  114. };
  115. aips-bus@02000000 { /* AIPS1 */
  116. compatible = "fsl,aips-bus", "simple-bus";
  117. #address-cells = <1>;
  118. #size-cells = <1>;
  119. reg = <0x02000000 0x100000>;
  120. ranges;
  121. spba-bus@02000000 {
  122. compatible = "fsl,spba-bus", "simple-bus";
  123. #address-cells = <1>;
  124. #size-cells = <1>;
  125. reg = <0x02000000 0x40000>;
  126. ranges;
  127. spdif@02004000 {
  128. reg = <0x02004000 0x4000>;
  129. interrupts = <0 52 0x04>;
  130. };
  131. ecspi@02008000 { /* eCSPI1 */
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  135. reg = <0x02008000 0x4000>;
  136. interrupts = <0 31 0x04>;
  137. clocks = <&clks 112>, <&clks 112>;
  138. clock-names = "ipg", "per";
  139. status = "disabled";
  140. };
  141. ecspi@0200c000 { /* eCSPI2 */
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  145. reg = <0x0200c000 0x4000>;
  146. interrupts = <0 32 0x04>;
  147. clocks = <&clks 113>, <&clks 113>;
  148. clock-names = "ipg", "per";
  149. status = "disabled";
  150. };
  151. ecspi@02010000 { /* eCSPI3 */
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  155. reg = <0x02010000 0x4000>;
  156. interrupts = <0 33 0x04>;
  157. clocks = <&clks 114>, <&clks 114>;
  158. clock-names = "ipg", "per";
  159. status = "disabled";
  160. };
  161. ecspi@02014000 { /* eCSPI4 */
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  165. reg = <0x02014000 0x4000>;
  166. interrupts = <0 34 0x04>;
  167. clocks = <&clks 115>, <&clks 115>;
  168. clock-names = "ipg", "per";
  169. status = "disabled";
  170. };
  171. ecspi@02018000 { /* eCSPI5 */
  172. #address-cells = <1>;
  173. #size-cells = <0>;
  174. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  175. reg = <0x02018000 0x4000>;
  176. interrupts = <0 35 0x04>;
  177. clocks = <&clks 116>, <&clks 116>;
  178. clock-names = "ipg", "per";
  179. status = "disabled";
  180. };
  181. uart1: serial@02020000 {
  182. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  183. reg = <0x02020000 0x4000>;
  184. interrupts = <0 26 0x04>;
  185. clocks = <&clks 160>, <&clks 161>;
  186. clock-names = "ipg", "per";
  187. status = "disabled";
  188. };
  189. esai@02024000 {
  190. reg = <0x02024000 0x4000>;
  191. interrupts = <0 51 0x04>;
  192. };
  193. ssi1: ssi@02028000 {
  194. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  195. reg = <0x02028000 0x4000>;
  196. interrupts = <0 46 0x04>;
  197. clocks = <&clks 178>;
  198. fsl,fifo-depth = <15>;
  199. fsl,ssi-dma-events = <38 37>;
  200. status = "disabled";
  201. };
  202. ssi2: ssi@0202c000 {
  203. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  204. reg = <0x0202c000 0x4000>;
  205. interrupts = <0 47 0x04>;
  206. clocks = <&clks 179>;
  207. fsl,fifo-depth = <15>;
  208. fsl,ssi-dma-events = <42 41>;
  209. status = "disabled";
  210. };
  211. ssi3: ssi@02030000 {
  212. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  213. reg = <0x02030000 0x4000>;
  214. interrupts = <0 48 0x04>;
  215. clocks = <&clks 180>;
  216. fsl,fifo-depth = <15>;
  217. fsl,ssi-dma-events = <46 45>;
  218. status = "disabled";
  219. };
  220. asrc@02034000 {
  221. reg = <0x02034000 0x4000>;
  222. interrupts = <0 50 0x04>;
  223. };
  224. spba@0203c000 {
  225. reg = <0x0203c000 0x4000>;
  226. };
  227. };
  228. vpu@02040000 {
  229. reg = <0x02040000 0x3c000>;
  230. interrupts = <0 3 0x04 0 12 0x04>;
  231. };
  232. aipstz@0207c000 { /* AIPSTZ1 */
  233. reg = <0x0207c000 0x4000>;
  234. };
  235. pwm@02080000 { /* PWM1 */
  236. #pwm-cells = <2>;
  237. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  238. reg = <0x02080000 0x4000>;
  239. interrupts = <0 83 0x04>;
  240. clocks = <&clks 62>, <&clks 145>;
  241. clock-names = "ipg", "per";
  242. };
  243. pwm@02084000 { /* PWM2 */
  244. #pwm-cells = <2>;
  245. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  246. reg = <0x02084000 0x4000>;
  247. interrupts = <0 84 0x04>;
  248. clocks = <&clks 62>, <&clks 146>;
  249. clock-names = "ipg", "per";
  250. };
  251. pwm@02088000 { /* PWM3 */
  252. #pwm-cells = <2>;
  253. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  254. reg = <0x02088000 0x4000>;
  255. interrupts = <0 85 0x04>;
  256. clocks = <&clks 62>, <&clks 147>;
  257. clock-names = "ipg", "per";
  258. };
  259. pwm@0208c000 { /* PWM4 */
  260. #pwm-cells = <2>;
  261. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  262. reg = <0x0208c000 0x4000>;
  263. interrupts = <0 86 0x04>;
  264. clocks = <&clks 62>, <&clks 148>;
  265. clock-names = "ipg", "per";
  266. };
  267. flexcan@02090000 { /* CAN1 */
  268. reg = <0x02090000 0x4000>;
  269. interrupts = <0 110 0x04>;
  270. };
  271. flexcan@02094000 { /* CAN2 */
  272. reg = <0x02094000 0x4000>;
  273. interrupts = <0 111 0x04>;
  274. };
  275. gpt@02098000 {
  276. compatible = "fsl,imx6q-gpt";
  277. reg = <0x02098000 0x4000>;
  278. interrupts = <0 55 0x04>;
  279. };
  280. gpio1: gpio@0209c000 {
  281. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  282. reg = <0x0209c000 0x4000>;
  283. interrupts = <0 66 0x04 0 67 0x04>;
  284. gpio-controller;
  285. #gpio-cells = <2>;
  286. interrupt-controller;
  287. #interrupt-cells = <2>;
  288. };
  289. gpio2: gpio@020a0000 {
  290. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  291. reg = <0x020a0000 0x4000>;
  292. interrupts = <0 68 0x04 0 69 0x04>;
  293. gpio-controller;
  294. #gpio-cells = <2>;
  295. interrupt-controller;
  296. #interrupt-cells = <2>;
  297. };
  298. gpio3: gpio@020a4000 {
  299. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  300. reg = <0x020a4000 0x4000>;
  301. interrupts = <0 70 0x04 0 71 0x04>;
  302. gpio-controller;
  303. #gpio-cells = <2>;
  304. interrupt-controller;
  305. #interrupt-cells = <2>;
  306. };
  307. gpio4: gpio@020a8000 {
  308. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  309. reg = <0x020a8000 0x4000>;
  310. interrupts = <0 72 0x04 0 73 0x04>;
  311. gpio-controller;
  312. #gpio-cells = <2>;
  313. interrupt-controller;
  314. #interrupt-cells = <2>;
  315. };
  316. gpio5: gpio@020ac000 {
  317. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  318. reg = <0x020ac000 0x4000>;
  319. interrupts = <0 74 0x04 0 75 0x04>;
  320. gpio-controller;
  321. #gpio-cells = <2>;
  322. interrupt-controller;
  323. #interrupt-cells = <2>;
  324. };
  325. gpio6: gpio@020b0000 {
  326. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  327. reg = <0x020b0000 0x4000>;
  328. interrupts = <0 76 0x04 0 77 0x04>;
  329. gpio-controller;
  330. #gpio-cells = <2>;
  331. interrupt-controller;
  332. #interrupt-cells = <2>;
  333. };
  334. gpio7: gpio@020b4000 {
  335. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  336. reg = <0x020b4000 0x4000>;
  337. interrupts = <0 78 0x04 0 79 0x04>;
  338. gpio-controller;
  339. #gpio-cells = <2>;
  340. interrupt-controller;
  341. #interrupt-cells = <2>;
  342. };
  343. kpp@020b8000 {
  344. reg = <0x020b8000 0x4000>;
  345. interrupts = <0 82 0x04>;
  346. };
  347. wdog@020bc000 { /* WDOG1 */
  348. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  349. reg = <0x020bc000 0x4000>;
  350. interrupts = <0 80 0x04>;
  351. clocks = <&clks 0>;
  352. };
  353. wdog@020c0000 { /* WDOG2 */
  354. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  355. reg = <0x020c0000 0x4000>;
  356. interrupts = <0 81 0x04>;
  357. clocks = <&clks 0>;
  358. status = "disabled";
  359. };
  360. clks: ccm@020c4000 {
  361. compatible = "fsl,imx6q-ccm";
  362. reg = <0x020c4000 0x4000>;
  363. interrupts = <0 87 0x04 0 88 0x04>;
  364. #clock-cells = <1>;
  365. };
  366. anatop: anatop@020c8000 {
  367. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  368. reg = <0x020c8000 0x1000>;
  369. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  370. regulator-1p1@110 {
  371. compatible = "fsl,anatop-regulator";
  372. regulator-name = "vdd1p1";
  373. regulator-min-microvolt = <800000>;
  374. regulator-max-microvolt = <1375000>;
  375. regulator-always-on;
  376. anatop-reg-offset = <0x110>;
  377. anatop-vol-bit-shift = <8>;
  378. anatop-vol-bit-width = <5>;
  379. anatop-min-bit-val = <4>;
  380. anatop-min-voltage = <800000>;
  381. anatop-max-voltage = <1375000>;
  382. };
  383. regulator-3p0@120 {
  384. compatible = "fsl,anatop-regulator";
  385. regulator-name = "vdd3p0";
  386. regulator-min-microvolt = <2800000>;
  387. regulator-max-microvolt = <3150000>;
  388. regulator-always-on;
  389. anatop-reg-offset = <0x120>;
  390. anatop-vol-bit-shift = <8>;
  391. anatop-vol-bit-width = <5>;
  392. anatop-min-bit-val = <0>;
  393. anatop-min-voltage = <2625000>;
  394. anatop-max-voltage = <3400000>;
  395. };
  396. regulator-2p5@130 {
  397. compatible = "fsl,anatop-regulator";
  398. regulator-name = "vdd2p5";
  399. regulator-min-microvolt = <2000000>;
  400. regulator-max-microvolt = <2750000>;
  401. regulator-always-on;
  402. anatop-reg-offset = <0x130>;
  403. anatop-vol-bit-shift = <8>;
  404. anatop-vol-bit-width = <5>;
  405. anatop-min-bit-val = <0>;
  406. anatop-min-voltage = <2000000>;
  407. anatop-max-voltage = <2750000>;
  408. };
  409. regulator-vddcore@140 {
  410. compatible = "fsl,anatop-regulator";
  411. regulator-name = "cpu";
  412. regulator-min-microvolt = <725000>;
  413. regulator-max-microvolt = <1450000>;
  414. regulator-always-on;
  415. anatop-reg-offset = <0x140>;
  416. anatop-vol-bit-shift = <0>;
  417. anatop-vol-bit-width = <5>;
  418. anatop-min-bit-val = <1>;
  419. anatop-min-voltage = <725000>;
  420. anatop-max-voltage = <1450000>;
  421. };
  422. regulator-vddpu@140 {
  423. compatible = "fsl,anatop-regulator";
  424. regulator-name = "vddpu";
  425. regulator-min-microvolt = <725000>;
  426. regulator-max-microvolt = <1450000>;
  427. regulator-always-on;
  428. anatop-reg-offset = <0x140>;
  429. anatop-vol-bit-shift = <9>;
  430. anatop-vol-bit-width = <5>;
  431. anatop-min-bit-val = <1>;
  432. anatop-min-voltage = <725000>;
  433. anatop-max-voltage = <1450000>;
  434. };
  435. regulator-vddsoc@140 {
  436. compatible = "fsl,anatop-regulator";
  437. regulator-name = "vddsoc";
  438. regulator-min-microvolt = <725000>;
  439. regulator-max-microvolt = <1450000>;
  440. regulator-always-on;
  441. anatop-reg-offset = <0x140>;
  442. anatop-vol-bit-shift = <18>;
  443. anatop-vol-bit-width = <5>;
  444. anatop-min-bit-val = <1>;
  445. anatop-min-voltage = <725000>;
  446. anatop-max-voltage = <1450000>;
  447. };
  448. };
  449. usbphy1: usbphy@020c9000 {
  450. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  451. reg = <0x020c9000 0x1000>;
  452. interrupts = <0 44 0x04>;
  453. clocks = <&clks 182>;
  454. };
  455. usbphy2: usbphy@020ca000 {
  456. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  457. reg = <0x020ca000 0x1000>;
  458. interrupts = <0 45 0x04>;
  459. clocks = <&clks 183>;
  460. };
  461. snvs@020cc000 {
  462. reg = <0x020cc000 0x4000>;
  463. interrupts = <0 19 0x04 0 20 0x04>;
  464. };
  465. epit@020d0000 { /* EPIT1 */
  466. reg = <0x020d0000 0x4000>;
  467. interrupts = <0 56 0x04>;
  468. };
  469. epit@020d4000 { /* EPIT2 */
  470. reg = <0x020d4000 0x4000>;
  471. interrupts = <0 57 0x04>;
  472. };
  473. src@020d8000 {
  474. compatible = "fsl,imx6q-src";
  475. reg = <0x020d8000 0x4000>;
  476. interrupts = <0 91 0x04 0 96 0x04>;
  477. };
  478. gpc@020dc000 {
  479. compatible = "fsl,imx6q-gpc";
  480. reg = <0x020dc000 0x4000>;
  481. interrupts = <0 89 0x04 0 90 0x04>;
  482. };
  483. gpr: iomuxc-gpr@020e0000 {
  484. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  485. reg = <0x020e0000 0x38>;
  486. };
  487. iomuxc@020e0000 {
  488. compatible = "fsl,imx6q-iomuxc";
  489. reg = <0x020e0000 0x4000>;
  490. /* shared pinctrl settings */
  491. audmux {
  492. pinctrl_audmux_1: audmux-1 {
  493. fsl,pins = <
  494. 18 0x80000000 /* MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD */
  495. 1586 0x80000000 /* MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC */
  496. 11 0x80000000 /* MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD */
  497. 3 0x80000000 /* MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS */
  498. >;
  499. };
  500. };
  501. ecspi1 {
  502. pinctrl_ecspi1_1: ecspi1grp-1 {
  503. fsl,pins = <
  504. 101 0x100b1 /* MX6Q_PAD_EIM_D17__ECSPI1_MISO */
  505. 109 0x100b1 /* MX6Q_PAD_EIM_D18__ECSPI1_MOSI */
  506. 94 0x100b1 /* MX6Q_PAD_EIM_D16__ECSPI1_SCLK */
  507. >;
  508. };
  509. };
  510. enet {
  511. pinctrl_enet_1: enetgrp-1 {
  512. fsl,pins = <
  513. 695 0x1b0b0 /* MX6Q_PAD_ENET_MDIO__ENET_MDIO */
  514. 756 0x1b0b0 /* MX6Q_PAD_ENET_MDC__ENET_MDC */
  515. 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */
  516. 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */
  517. 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */
  518. 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */
  519. 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */
  520. 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */
  521. 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */
  522. 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */
  523. 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */
  524. 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */
  525. 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */
  526. 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */
  527. 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */
  528. 1033 0x4001b0a8 /* MX6Q_PAD_GPIO_16__ENET_ANATOP_ETHERNET_REF_OUT*/
  529. >;
  530. };
  531. pinctrl_enet_2: enetgrp-2 {
  532. fsl,pins = <
  533. 890 0x1b0b0 /* MX6Q_PAD_KEY_COL1__ENET_MDIO */
  534. 909 0x1b0b0 /* MX6Q_PAD_KEY_COL2__ENET_MDC */
  535. 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */
  536. 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */
  537. 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */
  538. 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */
  539. 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */
  540. 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */
  541. 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */
  542. 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */
  543. 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */
  544. 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */
  545. 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */
  546. 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */
  547. 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */
  548. >;
  549. };
  550. };
  551. gpmi-nand {
  552. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  553. fsl,pins = <
  554. 1328 0xb0b1 /* MX6Q_PAD_NANDF_CLE__RAWNAND_CLE */
  555. 1336 0xb0b1 /* MX6Q_PAD_NANDF_ALE__RAWNAND_ALE */
  556. 1344 0xb0b1 /* MX6Q_PAD_NANDF_WP_B__RAWNAND_RESETN */
  557. 1352 0xb000 /* MX6Q_PAD_NANDF_RB0__RAWNAND_READY0 */
  558. 1360 0xb0b1 /* MX6Q_PAD_NANDF_CS0__RAWNAND_CE0N */
  559. 1365 0xb0b1 /* MX6Q_PAD_NANDF_CS1__RAWNAND_CE1N */
  560. 1371 0xb0b1 /* MX6Q_PAD_NANDF_CS2__RAWNAND_CE2N */
  561. 1378 0xb0b1 /* MX6Q_PAD_NANDF_CS3__RAWNAND_CE3N */
  562. 1387 0xb0b1 /* MX6Q_PAD_SD4_CMD__RAWNAND_RDN */
  563. 1393 0xb0b1 /* MX6Q_PAD_SD4_CLK__RAWNAND_WRN */
  564. 1397 0xb0b1 /* MX6Q_PAD_NANDF_D0__RAWNAND_D0 */
  565. 1405 0xb0b1 /* MX6Q_PAD_NANDF_D1__RAWNAND_D1 */
  566. 1413 0xb0b1 /* MX6Q_PAD_NANDF_D2__RAWNAND_D2 */
  567. 1421 0xb0b1 /* MX6Q_PAD_NANDF_D3__RAWNAND_D3 */
  568. 1429 0xb0b1 /* MX6Q_PAD_NANDF_D4__RAWNAND_D4 */
  569. 1437 0xb0b1 /* MX6Q_PAD_NANDF_D5__RAWNAND_D5 */
  570. 1445 0xb0b1 /* MX6Q_PAD_NANDF_D6__RAWNAND_D6 */
  571. 1453 0xb0b1 /* MX6Q_PAD_NANDF_D7__RAWNAND_D7 */
  572. 1463 0x00b1 /* MX6Q_PAD_SD4_DAT0__RAWNAND_DQS */
  573. >;
  574. };
  575. };
  576. i2c1 {
  577. pinctrl_i2c1_1: i2c1grp-1 {
  578. fsl,pins = <
  579. 137 0x4001b8b1 /* MX6Q_PAD_EIM_D21__I2C1_SCL */
  580. 196 0x4001b8b1 /* MX6Q_PAD_EIM_D28__I2C1_SDA */
  581. >;
  582. };
  583. };
  584. uart1 {
  585. pinctrl_uart1_1: uart1grp-1 {
  586. fsl,pins = <
  587. 1140 0x1b0b1 /* MX6Q_PAD_CSI0_DAT10__UART1_TXD */
  588. 1148 0x1b0b1 /* MX6Q_PAD_CSI0_DAT11__UART1_RXD */
  589. >;
  590. };
  591. };
  592. uart2 {
  593. pinctrl_uart2_1: uart2grp-1 {
  594. fsl,pins = <
  595. 183 0x1b0b1 /* MX6Q_PAD_EIM_D26__UART2_TXD */
  596. 191 0x1b0b1 /* MX6Q_PAD_EIM_D27__UART2_RXD */
  597. >;
  598. };
  599. };
  600. uart4 {
  601. pinctrl_uart4_1: uart4grp-1 {
  602. fsl,pins = <
  603. 877 0x1b0b1 /* MX6Q_PAD_KEY_COL0__UART4_TXD */
  604. 885 0x1b0b1 /* MX6Q_PAD_KEY_ROW0__UART4_RXD */
  605. >;
  606. };
  607. };
  608. usbotg {
  609. pinctrl_usbotg_1: usbotggrp-1 {
  610. fsl,pins = <
  611. 1592 0x17059 /* MX6Q_PAD_GPIO_1__ANATOP_USBOTG_ID */
  612. >;
  613. };
  614. };
  615. usdhc2 {
  616. pinctrl_usdhc2_1: usdhc2grp-1 {
  617. fsl,pins = <
  618. 1577 0x17059 /* MX6Q_PAD_SD2_CMD__USDHC2_CMD */
  619. 1569 0x10059 /* MX6Q_PAD_SD2_CLK__USDHC2_CLK */
  620. 16 0x17059 /* MX6Q_PAD_SD2_DAT0__USDHC2_DAT0 */
  621. 0 0x17059 /* MX6Q_PAD_SD2_DAT1__USDHC2_DAT1 */
  622. 8 0x17059 /* MX6Q_PAD_SD2_DAT2__USDHC2_DAT2 */
  623. 1583 0x17059 /* MX6Q_PAD_SD2_DAT3__USDHC2_DAT3 */
  624. 1430 0x17059 /* MX6Q_PAD_NANDF_D4__USDHC2_DAT4 */
  625. 1438 0x17059 /* MX6Q_PAD_NANDF_D5__USDHC2_DAT5 */
  626. 1446 0x17059 /* MX6Q_PAD_NANDF_D6__USDHC2_DAT6 */
  627. 1454 0x17059 /* MX6Q_PAD_NANDF_D7__USDHC2_DAT7 */
  628. >;
  629. };
  630. };
  631. usdhc3 {
  632. pinctrl_usdhc3_1: usdhc3grp-1 {
  633. fsl,pins = <
  634. 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  635. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  636. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  637. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  638. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  639. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  640. 1265 0x17059 /* MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 */
  641. 1257 0x17059 /* MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 */
  642. 1249 0x17059 /* MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 */
  643. 1241 0x17059 /* MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 */
  644. >;
  645. };
  646. pinctrl_usdhc3_2: usdhc3grp-2 {
  647. fsl,pins = <
  648. 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  649. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  650. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  651. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  652. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  653. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  654. >;
  655. };
  656. };
  657. usdhc4 {
  658. pinctrl_usdhc4_1: usdhc4grp-1 {
  659. fsl,pins = <
  660. 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  661. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  662. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  663. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  664. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  665. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  666. 1493 0x17059 /* MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 */
  667. 1501 0x17059 /* MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 */
  668. 1509 0x17059 /* MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 */
  669. 1517 0x17059 /* MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 */
  670. >;
  671. };
  672. pinctrl_usdhc4_2: usdhc4grp-2 {
  673. fsl,pins = <
  674. 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  675. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  676. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  677. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  678. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  679. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  680. >;
  681. };
  682. };
  683. };
  684. dcic@020e4000 { /* DCIC1 */
  685. reg = <0x020e4000 0x4000>;
  686. interrupts = <0 124 0x04>;
  687. };
  688. dcic@020e8000 { /* DCIC2 */
  689. reg = <0x020e8000 0x4000>;
  690. interrupts = <0 125 0x04>;
  691. };
  692. sdma@020ec000 {
  693. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  694. reg = <0x020ec000 0x4000>;
  695. interrupts = <0 2 0x04>;
  696. clocks = <&clks 155>, <&clks 155>;
  697. clock-names = "ipg", "ahb";
  698. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q-to1.bin";
  699. };
  700. };
  701. aips-bus@02100000 { /* AIPS2 */
  702. compatible = "fsl,aips-bus", "simple-bus";
  703. #address-cells = <1>;
  704. #size-cells = <1>;
  705. reg = <0x02100000 0x100000>;
  706. ranges;
  707. caam@02100000 {
  708. reg = <0x02100000 0x40000>;
  709. interrupts = <0 105 0x04 0 106 0x04>;
  710. };
  711. aipstz@0217c000 { /* AIPSTZ2 */
  712. reg = <0x0217c000 0x4000>;
  713. };
  714. usb@02184000 { /* USB OTG */
  715. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  716. reg = <0x02184000 0x200>;
  717. interrupts = <0 43 0x04>;
  718. clocks = <&clks 162>;
  719. fsl,usbphy = <&usbphy1>;
  720. fsl,usbmisc = <&usbmisc 0>;
  721. status = "disabled";
  722. };
  723. usb@02184200 { /* USB1 */
  724. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  725. reg = <0x02184200 0x200>;
  726. interrupts = <0 40 0x04>;
  727. clocks = <&clks 162>;
  728. fsl,usbphy = <&usbphy2>;
  729. fsl,usbmisc = <&usbmisc 1>;
  730. status = "disabled";
  731. };
  732. usb@02184400 { /* USB2 */
  733. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  734. reg = <0x02184400 0x200>;
  735. interrupts = <0 41 0x04>;
  736. clocks = <&clks 162>;
  737. fsl,usbmisc = <&usbmisc 2>;
  738. status = "disabled";
  739. };
  740. usb@02184600 { /* USB3 */
  741. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  742. reg = <0x02184600 0x200>;
  743. interrupts = <0 42 0x04>;
  744. clocks = <&clks 162>;
  745. fsl,usbmisc = <&usbmisc 3>;
  746. status = "disabled";
  747. };
  748. usbmisc: usbmisc@02184800 {
  749. #index-cells = <1>;
  750. compatible = "fsl,imx6q-usbmisc";
  751. reg = <0x02184800 0x200>;
  752. clocks = <&clks 162>;
  753. };
  754. ethernet@02188000 {
  755. compatible = "fsl,imx6q-fec";
  756. reg = <0x02188000 0x4000>;
  757. interrupts = <0 118 0x04 0 119 0x04>;
  758. clocks = <&clks 117>, <&clks 117>, <&clks 177>;
  759. clock-names = "ipg", "ahb", "ptp";
  760. status = "disabled";
  761. };
  762. mlb@0218c000 {
  763. reg = <0x0218c000 0x4000>;
  764. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  765. };
  766. usdhc@02190000 { /* uSDHC1 */
  767. compatible = "fsl,imx6q-usdhc";
  768. reg = <0x02190000 0x4000>;
  769. interrupts = <0 22 0x04>;
  770. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  771. clock-names = "ipg", "ahb", "per";
  772. status = "disabled";
  773. };
  774. usdhc@02194000 { /* uSDHC2 */
  775. compatible = "fsl,imx6q-usdhc";
  776. reg = <0x02194000 0x4000>;
  777. interrupts = <0 23 0x04>;
  778. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  779. clock-names = "ipg", "ahb", "per";
  780. status = "disabled";
  781. };
  782. usdhc@02198000 { /* uSDHC3 */
  783. compatible = "fsl,imx6q-usdhc";
  784. reg = <0x02198000 0x4000>;
  785. interrupts = <0 24 0x04>;
  786. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  787. clock-names = "ipg", "ahb", "per";
  788. status = "disabled";
  789. };
  790. usdhc@0219c000 { /* uSDHC4 */
  791. compatible = "fsl,imx6q-usdhc";
  792. reg = <0x0219c000 0x4000>;
  793. interrupts = <0 25 0x04>;
  794. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  795. clock-names = "ipg", "ahb", "per";
  796. status = "disabled";
  797. };
  798. i2c@021a0000 { /* I2C1 */
  799. #address-cells = <1>;
  800. #size-cells = <0>;
  801. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  802. reg = <0x021a0000 0x4000>;
  803. interrupts = <0 36 0x04>;
  804. clocks = <&clks 125>;
  805. status = "disabled";
  806. };
  807. i2c@021a4000 { /* I2C2 */
  808. #address-cells = <1>;
  809. #size-cells = <0>;
  810. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  811. reg = <0x021a4000 0x4000>;
  812. interrupts = <0 37 0x04>;
  813. clocks = <&clks 126>;
  814. status = "disabled";
  815. };
  816. i2c@021a8000 { /* I2C3 */
  817. #address-cells = <1>;
  818. #size-cells = <0>;
  819. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  820. reg = <0x021a8000 0x4000>;
  821. interrupts = <0 38 0x04>;
  822. clocks = <&clks 127>;
  823. status = "disabled";
  824. };
  825. romcp@021ac000 {
  826. reg = <0x021ac000 0x4000>;
  827. };
  828. mmdc@021b0000 { /* MMDC0 */
  829. compatible = "fsl,imx6q-mmdc";
  830. reg = <0x021b0000 0x4000>;
  831. };
  832. mmdc@021b4000 { /* MMDC1 */
  833. reg = <0x021b4000 0x4000>;
  834. };
  835. weim@021b8000 {
  836. reg = <0x021b8000 0x4000>;
  837. interrupts = <0 14 0x04>;
  838. };
  839. ocotp@021bc000 {
  840. reg = <0x021bc000 0x4000>;
  841. };
  842. ocotp@021c0000 {
  843. reg = <0x021c0000 0x4000>;
  844. interrupts = <0 21 0x04>;
  845. };
  846. tzasc@021d0000 { /* TZASC1 */
  847. reg = <0x021d0000 0x4000>;
  848. interrupts = <0 108 0x04>;
  849. };
  850. tzasc@021d4000 { /* TZASC2 */
  851. reg = <0x021d4000 0x4000>;
  852. interrupts = <0 109 0x04>;
  853. };
  854. audmux@021d8000 {
  855. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  856. reg = <0x021d8000 0x4000>;
  857. status = "disabled";
  858. };
  859. mipi@021dc000 { /* MIPI-CSI */
  860. reg = <0x021dc000 0x4000>;
  861. };
  862. mipi@021e0000 { /* MIPI-DSI */
  863. reg = <0x021e0000 0x4000>;
  864. };
  865. vdoa@021e4000 {
  866. reg = <0x021e4000 0x4000>;
  867. interrupts = <0 18 0x04>;
  868. };
  869. uart2: serial@021e8000 {
  870. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  871. reg = <0x021e8000 0x4000>;
  872. interrupts = <0 27 0x04>;
  873. clocks = <&clks 160>, <&clks 161>;
  874. clock-names = "ipg", "per";
  875. status = "disabled";
  876. };
  877. uart3: serial@021ec000 {
  878. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  879. reg = <0x021ec000 0x4000>;
  880. interrupts = <0 28 0x04>;
  881. clocks = <&clks 160>, <&clks 161>;
  882. clock-names = "ipg", "per";
  883. status = "disabled";
  884. };
  885. uart4: serial@021f0000 {
  886. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  887. reg = <0x021f0000 0x4000>;
  888. interrupts = <0 29 0x04>;
  889. clocks = <&clks 160>, <&clks 161>;
  890. clock-names = "ipg", "per";
  891. status = "disabled";
  892. };
  893. uart5: serial@021f4000 {
  894. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  895. reg = <0x021f4000 0x4000>;
  896. interrupts = <0 30 0x04>;
  897. clocks = <&clks 160>, <&clks 161>;
  898. clock-names = "ipg", "per";
  899. status = "disabled";
  900. };
  901. };
  902. ipu1: ipu@02400000 {
  903. #crtc-cells = <1>;
  904. compatible = "fsl,imx6q-ipu";
  905. reg = <0x02400000 0x400000>;
  906. interrupts = <0 6 0x4 0 5 0x4>;
  907. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  908. clock-names = "bus", "di0", "di1";
  909. };
  910. ipu2: ipu@02800000 {
  911. #crtc-cells = <1>;
  912. compatible = "fsl,imx6q-ipu";
  913. reg = <0x02800000 0x400000>;
  914. interrupts = <0 8 0x4 0 7 0x4>;
  915. clocks = <&clks 133>, <&clks 134>, <&clks 137>;
  916. clock-names = "bus", "di0", "di1";
  917. };
  918. };
  919. };