radeon.h 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. /*
  94. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  95. * symbol;
  96. */
  97. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  98. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  99. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  100. #define RADEON_IB_POOL_SIZE 16
  101. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  102. #define RADEONFB_CONN_LIMIT 4
  103. #define RADEON_BIOS_NUM_SCRATCH 8
  104. /* max number of rings */
  105. #define RADEON_NUM_RINGS 6
  106. /* fence seq are set to this number when signaled */
  107. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  108. /* internal ring indices */
  109. /* r1xx+ has gfx CP ring */
  110. #define RADEON_RING_TYPE_GFX_INDEX 0
  111. /* cayman has 2 compute CP rings */
  112. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  113. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  114. /* R600+ has an async dma ring */
  115. #define R600_RING_TYPE_DMA_INDEX 3
  116. /* cayman add a second async dma ring */
  117. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  118. /* R600+ */
  119. #define R600_RING_TYPE_UVD_INDEX 5
  120. /* hardcode those limit for now */
  121. #define RADEON_VA_IB_OFFSET (1 << 20)
  122. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  123. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  124. /* reset flags */
  125. #define RADEON_RESET_GFX (1 << 0)
  126. #define RADEON_RESET_COMPUTE (1 << 1)
  127. #define RADEON_RESET_DMA (1 << 2)
  128. #define RADEON_RESET_CP (1 << 3)
  129. #define RADEON_RESET_GRBM (1 << 4)
  130. #define RADEON_RESET_DMA1 (1 << 5)
  131. #define RADEON_RESET_RLC (1 << 6)
  132. #define RADEON_RESET_SEM (1 << 7)
  133. #define RADEON_RESET_IH (1 << 8)
  134. #define RADEON_RESET_VMC (1 << 9)
  135. #define RADEON_RESET_MC (1 << 10)
  136. #define RADEON_RESET_DISPLAY (1 << 11)
  137. /* max cursor sizes (in pixels) */
  138. #define CURSOR_WIDTH 64
  139. #define CURSOR_HEIGHT 64
  140. #define CIK_CURSOR_WIDTH 128
  141. #define CIK_CURSOR_HEIGHT 128
  142. /*
  143. * Errata workarounds.
  144. */
  145. enum radeon_pll_errata {
  146. CHIP_ERRATA_R300_CG = 0x00000001,
  147. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  148. CHIP_ERRATA_PLL_DELAY = 0x00000004
  149. };
  150. struct radeon_device;
  151. /*
  152. * BIOS.
  153. */
  154. bool radeon_get_bios(struct radeon_device *rdev);
  155. /*
  156. * Dummy page
  157. */
  158. struct radeon_dummy_page {
  159. struct page *page;
  160. dma_addr_t addr;
  161. };
  162. int radeon_dummy_page_init(struct radeon_device *rdev);
  163. void radeon_dummy_page_fini(struct radeon_device *rdev);
  164. /*
  165. * Clocks
  166. */
  167. struct radeon_clock {
  168. struct radeon_pll p1pll;
  169. struct radeon_pll p2pll;
  170. struct radeon_pll dcpll;
  171. struct radeon_pll spll;
  172. struct radeon_pll mpll;
  173. /* 10 Khz units */
  174. uint32_t default_mclk;
  175. uint32_t default_sclk;
  176. uint32_t default_dispclk;
  177. uint32_t dp_extclk;
  178. uint32_t max_pixel_clock;
  179. };
  180. /*
  181. * Power management
  182. */
  183. int radeon_pm_init(struct radeon_device *rdev);
  184. void radeon_pm_fini(struct radeon_device *rdev);
  185. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  186. void radeon_pm_suspend(struct radeon_device *rdev);
  187. void radeon_pm_resume(struct radeon_device *rdev);
  188. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  189. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  190. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  191. u8 clock_type,
  192. u32 clock,
  193. bool strobe_mode,
  194. struct atom_clock_dividers *dividers);
  195. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  196. void rs690_pm_info(struct radeon_device *rdev);
  197. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  198. unsigned *bankh, unsigned *mtaspect,
  199. unsigned *tile_split);
  200. /*
  201. * Fences.
  202. */
  203. struct radeon_fence_driver {
  204. uint32_t scratch_reg;
  205. uint64_t gpu_addr;
  206. volatile uint32_t *cpu_addr;
  207. /* sync_seq is protected by ring emission lock */
  208. uint64_t sync_seq[RADEON_NUM_RINGS];
  209. atomic64_t last_seq;
  210. unsigned long last_activity;
  211. bool initialized;
  212. };
  213. struct radeon_fence {
  214. struct radeon_device *rdev;
  215. struct kref kref;
  216. /* protected by radeon_fence.lock */
  217. uint64_t seq;
  218. /* RB, DMA, etc. */
  219. unsigned ring;
  220. };
  221. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  222. int radeon_fence_driver_init(struct radeon_device *rdev);
  223. void radeon_fence_driver_fini(struct radeon_device *rdev);
  224. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  225. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  226. void radeon_fence_process(struct radeon_device *rdev, int ring);
  227. bool radeon_fence_signaled(struct radeon_fence *fence);
  228. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  229. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  230. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  231. int radeon_fence_wait_any(struct radeon_device *rdev,
  232. struct radeon_fence **fences,
  233. bool intr);
  234. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  235. void radeon_fence_unref(struct radeon_fence **fence);
  236. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  237. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  238. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  239. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  240. struct radeon_fence *b)
  241. {
  242. if (!a) {
  243. return b;
  244. }
  245. if (!b) {
  246. return a;
  247. }
  248. BUG_ON(a->ring != b->ring);
  249. if (a->seq > b->seq) {
  250. return a;
  251. } else {
  252. return b;
  253. }
  254. }
  255. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  256. struct radeon_fence *b)
  257. {
  258. if (!a) {
  259. return false;
  260. }
  261. if (!b) {
  262. return true;
  263. }
  264. BUG_ON(a->ring != b->ring);
  265. return a->seq < b->seq;
  266. }
  267. /*
  268. * Tiling registers
  269. */
  270. struct radeon_surface_reg {
  271. struct radeon_bo *bo;
  272. };
  273. #define RADEON_GEM_MAX_SURFACES 8
  274. /*
  275. * TTM.
  276. */
  277. struct radeon_mman {
  278. struct ttm_bo_global_ref bo_global_ref;
  279. struct drm_global_reference mem_global_ref;
  280. struct ttm_bo_device bdev;
  281. bool mem_global_referenced;
  282. bool initialized;
  283. };
  284. /* bo virtual address in a specific vm */
  285. struct radeon_bo_va {
  286. /* protected by bo being reserved */
  287. struct list_head bo_list;
  288. uint64_t soffset;
  289. uint64_t eoffset;
  290. uint32_t flags;
  291. bool valid;
  292. unsigned ref_count;
  293. /* protected by vm mutex */
  294. struct list_head vm_list;
  295. /* constant after initialization */
  296. struct radeon_vm *vm;
  297. struct radeon_bo *bo;
  298. };
  299. struct radeon_bo {
  300. /* Protected by gem.mutex */
  301. struct list_head list;
  302. /* Protected by tbo.reserved */
  303. u32 placements[3];
  304. struct ttm_placement placement;
  305. struct ttm_buffer_object tbo;
  306. struct ttm_bo_kmap_obj kmap;
  307. unsigned pin_count;
  308. void *kptr;
  309. u32 tiling_flags;
  310. u32 pitch;
  311. int surface_reg;
  312. /* list of all virtual address to which this bo
  313. * is associated to
  314. */
  315. struct list_head va;
  316. /* Constant after initialization */
  317. struct radeon_device *rdev;
  318. struct drm_gem_object gem_base;
  319. struct ttm_bo_kmap_obj dma_buf_vmap;
  320. pid_t pid;
  321. };
  322. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  323. struct radeon_bo_list {
  324. struct ttm_validate_buffer tv;
  325. struct radeon_bo *bo;
  326. uint64_t gpu_offset;
  327. bool written;
  328. unsigned domain;
  329. unsigned alt_domain;
  330. u32 tiling_flags;
  331. };
  332. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  333. /* sub-allocation manager, it has to be protected by another lock.
  334. * By conception this is an helper for other part of the driver
  335. * like the indirect buffer or semaphore, which both have their
  336. * locking.
  337. *
  338. * Principe is simple, we keep a list of sub allocation in offset
  339. * order (first entry has offset == 0, last entry has the highest
  340. * offset).
  341. *
  342. * When allocating new object we first check if there is room at
  343. * the end total_size - (last_object_offset + last_object_size) >=
  344. * alloc_size. If so we allocate new object there.
  345. *
  346. * When there is not enough room at the end, we start waiting for
  347. * each sub object until we reach object_offset+object_size >=
  348. * alloc_size, this object then become the sub object we return.
  349. *
  350. * Alignment can't be bigger than page size.
  351. *
  352. * Hole are not considered for allocation to keep things simple.
  353. * Assumption is that there won't be hole (all object on same
  354. * alignment).
  355. */
  356. struct radeon_sa_manager {
  357. wait_queue_head_t wq;
  358. struct radeon_bo *bo;
  359. struct list_head *hole;
  360. struct list_head flist[RADEON_NUM_RINGS];
  361. struct list_head olist;
  362. unsigned size;
  363. uint64_t gpu_addr;
  364. void *cpu_ptr;
  365. uint32_t domain;
  366. };
  367. struct radeon_sa_bo;
  368. /* sub-allocation buffer */
  369. struct radeon_sa_bo {
  370. struct list_head olist;
  371. struct list_head flist;
  372. struct radeon_sa_manager *manager;
  373. unsigned soffset;
  374. unsigned eoffset;
  375. struct radeon_fence *fence;
  376. };
  377. /*
  378. * GEM objects.
  379. */
  380. struct radeon_gem {
  381. struct mutex mutex;
  382. struct list_head objects;
  383. };
  384. int radeon_gem_init(struct radeon_device *rdev);
  385. void radeon_gem_fini(struct radeon_device *rdev);
  386. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  387. int alignment, int initial_domain,
  388. bool discardable, bool kernel,
  389. struct drm_gem_object **obj);
  390. int radeon_mode_dumb_create(struct drm_file *file_priv,
  391. struct drm_device *dev,
  392. struct drm_mode_create_dumb *args);
  393. int radeon_mode_dumb_mmap(struct drm_file *filp,
  394. struct drm_device *dev,
  395. uint32_t handle, uint64_t *offset_p);
  396. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  397. struct drm_device *dev,
  398. uint32_t handle);
  399. /*
  400. * Semaphores.
  401. */
  402. /* everything here is constant */
  403. struct radeon_semaphore {
  404. struct radeon_sa_bo *sa_bo;
  405. signed waiters;
  406. uint64_t gpu_addr;
  407. };
  408. int radeon_semaphore_create(struct radeon_device *rdev,
  409. struct radeon_semaphore **semaphore);
  410. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  411. struct radeon_semaphore *semaphore);
  412. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  413. struct radeon_semaphore *semaphore);
  414. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  415. struct radeon_semaphore *semaphore,
  416. int signaler, int waiter);
  417. void radeon_semaphore_free(struct radeon_device *rdev,
  418. struct radeon_semaphore **semaphore,
  419. struct radeon_fence *fence);
  420. /*
  421. * GART structures, functions & helpers
  422. */
  423. struct radeon_mc;
  424. #define RADEON_GPU_PAGE_SIZE 4096
  425. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  426. #define RADEON_GPU_PAGE_SHIFT 12
  427. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  428. struct radeon_gart {
  429. dma_addr_t table_addr;
  430. struct radeon_bo *robj;
  431. void *ptr;
  432. unsigned num_gpu_pages;
  433. unsigned num_cpu_pages;
  434. unsigned table_size;
  435. struct page **pages;
  436. dma_addr_t *pages_addr;
  437. bool ready;
  438. };
  439. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  440. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  441. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  442. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  443. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  444. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  445. int radeon_gart_init(struct radeon_device *rdev);
  446. void radeon_gart_fini(struct radeon_device *rdev);
  447. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  448. int pages);
  449. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  450. int pages, struct page **pagelist,
  451. dma_addr_t *dma_addr);
  452. void radeon_gart_restore(struct radeon_device *rdev);
  453. /*
  454. * GPU MC structures, functions & helpers
  455. */
  456. struct radeon_mc {
  457. resource_size_t aper_size;
  458. resource_size_t aper_base;
  459. resource_size_t agp_base;
  460. /* for some chips with <= 32MB we need to lie
  461. * about vram size near mc fb location */
  462. u64 mc_vram_size;
  463. u64 visible_vram_size;
  464. u64 gtt_size;
  465. u64 gtt_start;
  466. u64 gtt_end;
  467. u64 vram_start;
  468. u64 vram_end;
  469. unsigned vram_width;
  470. u64 real_vram_size;
  471. int vram_mtrr;
  472. bool vram_is_ddr;
  473. bool igp_sideport_enabled;
  474. u64 gtt_base_align;
  475. u64 mc_mask;
  476. };
  477. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  478. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  479. /*
  480. * GPU scratch registers structures, functions & helpers
  481. */
  482. struct radeon_scratch {
  483. unsigned num_reg;
  484. uint32_t reg_base;
  485. bool free[32];
  486. uint32_t reg[32];
  487. };
  488. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  489. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  490. /*
  491. * GPU doorbell structures, functions & helpers
  492. */
  493. struct radeon_doorbell {
  494. u32 num_pages;
  495. bool free[1024];
  496. /* doorbell mmio */
  497. resource_size_t base;
  498. resource_size_t size;
  499. void __iomem *ptr;
  500. };
  501. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  502. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  503. /*
  504. * IRQS.
  505. */
  506. struct radeon_unpin_work {
  507. struct work_struct work;
  508. struct radeon_device *rdev;
  509. int crtc_id;
  510. struct radeon_fence *fence;
  511. struct drm_pending_vblank_event *event;
  512. struct radeon_bo *old_rbo;
  513. u64 new_crtc_base;
  514. };
  515. struct r500_irq_stat_regs {
  516. u32 disp_int;
  517. u32 hdmi0_status;
  518. };
  519. struct r600_irq_stat_regs {
  520. u32 disp_int;
  521. u32 disp_int_cont;
  522. u32 disp_int_cont2;
  523. u32 d1grph_int;
  524. u32 d2grph_int;
  525. u32 hdmi0_status;
  526. u32 hdmi1_status;
  527. };
  528. struct evergreen_irq_stat_regs {
  529. u32 disp_int;
  530. u32 disp_int_cont;
  531. u32 disp_int_cont2;
  532. u32 disp_int_cont3;
  533. u32 disp_int_cont4;
  534. u32 disp_int_cont5;
  535. u32 d1grph_int;
  536. u32 d2grph_int;
  537. u32 d3grph_int;
  538. u32 d4grph_int;
  539. u32 d5grph_int;
  540. u32 d6grph_int;
  541. u32 afmt_status1;
  542. u32 afmt_status2;
  543. u32 afmt_status3;
  544. u32 afmt_status4;
  545. u32 afmt_status5;
  546. u32 afmt_status6;
  547. };
  548. struct cik_irq_stat_regs {
  549. u32 disp_int;
  550. u32 disp_int_cont;
  551. u32 disp_int_cont2;
  552. u32 disp_int_cont3;
  553. u32 disp_int_cont4;
  554. u32 disp_int_cont5;
  555. u32 disp_int_cont6;
  556. };
  557. union radeon_irq_stat_regs {
  558. struct r500_irq_stat_regs r500;
  559. struct r600_irq_stat_regs r600;
  560. struct evergreen_irq_stat_regs evergreen;
  561. struct cik_irq_stat_regs cik;
  562. };
  563. #define RADEON_MAX_HPD_PINS 6
  564. #define RADEON_MAX_CRTCS 6
  565. #define RADEON_MAX_AFMT_BLOCKS 6
  566. struct radeon_irq {
  567. bool installed;
  568. spinlock_t lock;
  569. atomic_t ring_int[RADEON_NUM_RINGS];
  570. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  571. atomic_t pflip[RADEON_MAX_CRTCS];
  572. wait_queue_head_t vblank_queue;
  573. bool hpd[RADEON_MAX_HPD_PINS];
  574. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  575. union radeon_irq_stat_regs stat_regs;
  576. };
  577. int radeon_irq_kms_init(struct radeon_device *rdev);
  578. void radeon_irq_kms_fini(struct radeon_device *rdev);
  579. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  580. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  581. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  582. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  583. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  584. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  585. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  586. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  587. /*
  588. * CP & rings.
  589. */
  590. struct radeon_ib {
  591. struct radeon_sa_bo *sa_bo;
  592. uint32_t length_dw;
  593. uint64_t gpu_addr;
  594. uint32_t *ptr;
  595. int ring;
  596. struct radeon_fence *fence;
  597. struct radeon_vm *vm;
  598. bool is_const_ib;
  599. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  600. struct radeon_semaphore *semaphore;
  601. };
  602. struct radeon_ring {
  603. struct radeon_bo *ring_obj;
  604. volatile uint32_t *ring;
  605. unsigned rptr;
  606. unsigned rptr_offs;
  607. unsigned rptr_reg;
  608. unsigned rptr_save_reg;
  609. u64 next_rptr_gpu_addr;
  610. volatile u32 *next_rptr_cpu_addr;
  611. unsigned wptr;
  612. unsigned wptr_old;
  613. unsigned wptr_reg;
  614. unsigned ring_size;
  615. unsigned ring_free_dw;
  616. int count_dw;
  617. unsigned long last_activity;
  618. unsigned last_rptr;
  619. uint64_t gpu_addr;
  620. uint32_t align_mask;
  621. uint32_t ptr_mask;
  622. bool ready;
  623. u32 ptr_reg_shift;
  624. u32 ptr_reg_mask;
  625. u32 nop;
  626. u32 idx;
  627. u64 last_semaphore_signal_addr;
  628. u64 last_semaphore_wait_addr;
  629. /* for CIK queues */
  630. u32 me;
  631. u32 pipe;
  632. u32 queue;
  633. struct radeon_bo *mqd_obj;
  634. u32 doorbell_page_num;
  635. u32 doorbell_offset;
  636. unsigned wptr_offs;
  637. };
  638. struct radeon_mec {
  639. struct radeon_bo *hpd_eop_obj;
  640. u64 hpd_eop_gpu_addr;
  641. u32 num_pipe;
  642. u32 num_mec;
  643. u32 num_queue;
  644. };
  645. /*
  646. * VM
  647. */
  648. /* maximum number of VMIDs */
  649. #define RADEON_NUM_VM 16
  650. /* defines number of bits in page table versus page directory,
  651. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  652. * table and the remaining 19 bits are in the page directory */
  653. #define RADEON_VM_BLOCK_SIZE 9
  654. /* number of entries in page table */
  655. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  656. struct radeon_vm {
  657. struct list_head list;
  658. struct list_head va;
  659. unsigned id;
  660. /* contains the page directory */
  661. struct radeon_sa_bo *page_directory;
  662. uint64_t pd_gpu_addr;
  663. /* array of page tables, one for each page directory entry */
  664. struct radeon_sa_bo **page_tables;
  665. struct mutex mutex;
  666. /* last fence for cs using this vm */
  667. struct radeon_fence *fence;
  668. /* last flush or NULL if we still need to flush */
  669. struct radeon_fence *last_flush;
  670. };
  671. struct radeon_vm_manager {
  672. struct mutex lock;
  673. struct list_head lru_vm;
  674. struct radeon_fence *active[RADEON_NUM_VM];
  675. struct radeon_sa_manager sa_manager;
  676. uint32_t max_pfn;
  677. /* number of VMIDs */
  678. unsigned nvm;
  679. /* vram base address for page table entry */
  680. u64 vram_base_offset;
  681. /* is vm enabled? */
  682. bool enabled;
  683. };
  684. /*
  685. * file private structure
  686. */
  687. struct radeon_fpriv {
  688. struct radeon_vm vm;
  689. };
  690. /*
  691. * R6xx+ IH ring
  692. */
  693. struct r600_ih {
  694. struct radeon_bo *ring_obj;
  695. volatile uint32_t *ring;
  696. unsigned rptr;
  697. unsigned ring_size;
  698. uint64_t gpu_addr;
  699. uint32_t ptr_mask;
  700. atomic_t lock;
  701. bool enabled;
  702. };
  703. struct r600_blit_cp_primitives {
  704. void (*set_render_target)(struct radeon_device *rdev, int format,
  705. int w, int h, u64 gpu_addr);
  706. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  707. u32 sync_type, u32 size,
  708. u64 mc_addr);
  709. void (*set_shaders)(struct radeon_device *rdev);
  710. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  711. void (*set_tex_resource)(struct radeon_device *rdev,
  712. int format, int w, int h, int pitch,
  713. u64 gpu_addr, u32 size);
  714. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  715. int x2, int y2);
  716. void (*draw_auto)(struct radeon_device *rdev);
  717. void (*set_default_state)(struct radeon_device *rdev);
  718. };
  719. struct r600_blit {
  720. struct radeon_bo *shader_obj;
  721. struct r600_blit_cp_primitives primitives;
  722. int max_dim;
  723. int ring_size_common;
  724. int ring_size_per_loop;
  725. u64 shader_gpu_addr;
  726. u32 vs_offset, ps_offset;
  727. u32 state_offset;
  728. u32 state_len;
  729. };
  730. /*
  731. * SI RLC stuff
  732. */
  733. struct si_rlc {
  734. /* for power gating */
  735. struct radeon_bo *save_restore_obj;
  736. uint64_t save_restore_gpu_addr;
  737. /* for clear state */
  738. struct radeon_bo *clear_state_obj;
  739. uint64_t clear_state_gpu_addr;
  740. };
  741. int radeon_ib_get(struct radeon_device *rdev, int ring,
  742. struct radeon_ib *ib, struct radeon_vm *vm,
  743. unsigned size);
  744. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  745. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  746. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  747. struct radeon_ib *const_ib);
  748. int radeon_ib_pool_init(struct radeon_device *rdev);
  749. void radeon_ib_pool_fini(struct radeon_device *rdev);
  750. int radeon_ib_ring_tests(struct radeon_device *rdev);
  751. /* Ring access between begin & end cannot sleep */
  752. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  753. struct radeon_ring *ring);
  754. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  755. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  756. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  757. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  758. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  759. void radeon_ring_undo(struct radeon_ring *ring);
  760. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  761. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  762. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  763. void radeon_ring_lockup_update(struct radeon_ring *ring);
  764. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  765. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  766. uint32_t **data);
  767. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  768. unsigned size, uint32_t *data);
  769. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  770. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  771. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  772. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  773. /* r600 async dma */
  774. void r600_dma_stop(struct radeon_device *rdev);
  775. int r600_dma_resume(struct radeon_device *rdev);
  776. void r600_dma_fini(struct radeon_device *rdev);
  777. void cayman_dma_stop(struct radeon_device *rdev);
  778. int cayman_dma_resume(struct radeon_device *rdev);
  779. void cayman_dma_fini(struct radeon_device *rdev);
  780. /*
  781. * CS.
  782. */
  783. struct radeon_cs_reloc {
  784. struct drm_gem_object *gobj;
  785. struct radeon_bo *robj;
  786. struct radeon_bo_list lobj;
  787. uint32_t handle;
  788. uint32_t flags;
  789. };
  790. struct radeon_cs_chunk {
  791. uint32_t chunk_id;
  792. uint32_t length_dw;
  793. int kpage_idx[2];
  794. uint32_t *kpage[2];
  795. uint32_t *kdata;
  796. void __user *user_ptr;
  797. int last_copied_page;
  798. int last_page_index;
  799. };
  800. struct radeon_cs_parser {
  801. struct device *dev;
  802. struct radeon_device *rdev;
  803. struct drm_file *filp;
  804. /* chunks */
  805. unsigned nchunks;
  806. struct radeon_cs_chunk *chunks;
  807. uint64_t *chunks_array;
  808. /* IB */
  809. unsigned idx;
  810. /* relocations */
  811. unsigned nrelocs;
  812. struct radeon_cs_reloc *relocs;
  813. struct radeon_cs_reloc **relocs_ptr;
  814. struct list_head validated;
  815. unsigned dma_reloc_idx;
  816. /* indices of various chunks */
  817. int chunk_ib_idx;
  818. int chunk_relocs_idx;
  819. int chunk_flags_idx;
  820. int chunk_const_ib_idx;
  821. struct radeon_ib ib;
  822. struct radeon_ib const_ib;
  823. void *track;
  824. unsigned family;
  825. int parser_error;
  826. u32 cs_flags;
  827. u32 ring;
  828. s32 priority;
  829. };
  830. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  831. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  832. struct radeon_cs_packet {
  833. unsigned idx;
  834. unsigned type;
  835. unsigned reg;
  836. unsigned opcode;
  837. int count;
  838. unsigned one_reg_wr;
  839. };
  840. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  841. struct radeon_cs_packet *pkt,
  842. unsigned idx, unsigned reg);
  843. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  844. struct radeon_cs_packet *pkt);
  845. /*
  846. * AGP
  847. */
  848. int radeon_agp_init(struct radeon_device *rdev);
  849. void radeon_agp_resume(struct radeon_device *rdev);
  850. void radeon_agp_suspend(struct radeon_device *rdev);
  851. void radeon_agp_fini(struct radeon_device *rdev);
  852. /*
  853. * Writeback
  854. */
  855. struct radeon_wb {
  856. struct radeon_bo *wb_obj;
  857. volatile uint32_t *wb;
  858. uint64_t gpu_addr;
  859. bool enabled;
  860. bool use_event;
  861. };
  862. #define RADEON_WB_SCRATCH_OFFSET 0
  863. #define RADEON_WB_RING0_NEXT_RPTR 256
  864. #define RADEON_WB_CP_RPTR_OFFSET 1024
  865. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  866. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  867. #define R600_WB_DMA_RPTR_OFFSET 1792
  868. #define R600_WB_IH_WPTR_OFFSET 2048
  869. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  870. #define R600_WB_UVD_RPTR_OFFSET 2560
  871. #define R600_WB_EVENT_OFFSET 3072
  872. #define CIK_WB_CP1_WPTR_OFFSET 3328
  873. #define CIK_WB_CP2_WPTR_OFFSET 3584
  874. /**
  875. * struct radeon_pm - power management datas
  876. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  877. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  878. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  879. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  880. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  881. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  882. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  883. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  884. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  885. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  886. * @needed_bandwidth: current bandwidth needs
  887. *
  888. * It keeps track of various data needed to take powermanagement decision.
  889. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  890. * Equation between gpu/memory clock and available bandwidth is hw dependent
  891. * (type of memory, bus size, efficiency, ...)
  892. */
  893. enum radeon_pm_method {
  894. PM_METHOD_PROFILE,
  895. PM_METHOD_DYNPM,
  896. };
  897. enum radeon_dynpm_state {
  898. DYNPM_STATE_DISABLED,
  899. DYNPM_STATE_MINIMUM,
  900. DYNPM_STATE_PAUSED,
  901. DYNPM_STATE_ACTIVE,
  902. DYNPM_STATE_SUSPENDED,
  903. };
  904. enum radeon_dynpm_action {
  905. DYNPM_ACTION_NONE,
  906. DYNPM_ACTION_MINIMUM,
  907. DYNPM_ACTION_DOWNCLOCK,
  908. DYNPM_ACTION_UPCLOCK,
  909. DYNPM_ACTION_DEFAULT
  910. };
  911. enum radeon_voltage_type {
  912. VOLTAGE_NONE = 0,
  913. VOLTAGE_GPIO,
  914. VOLTAGE_VDDC,
  915. VOLTAGE_SW
  916. };
  917. enum radeon_pm_state_type {
  918. POWER_STATE_TYPE_DEFAULT,
  919. POWER_STATE_TYPE_POWERSAVE,
  920. POWER_STATE_TYPE_BATTERY,
  921. POWER_STATE_TYPE_BALANCED,
  922. POWER_STATE_TYPE_PERFORMANCE,
  923. };
  924. enum radeon_pm_profile_type {
  925. PM_PROFILE_DEFAULT,
  926. PM_PROFILE_AUTO,
  927. PM_PROFILE_LOW,
  928. PM_PROFILE_MID,
  929. PM_PROFILE_HIGH,
  930. };
  931. #define PM_PROFILE_DEFAULT_IDX 0
  932. #define PM_PROFILE_LOW_SH_IDX 1
  933. #define PM_PROFILE_MID_SH_IDX 2
  934. #define PM_PROFILE_HIGH_SH_IDX 3
  935. #define PM_PROFILE_LOW_MH_IDX 4
  936. #define PM_PROFILE_MID_MH_IDX 5
  937. #define PM_PROFILE_HIGH_MH_IDX 6
  938. #define PM_PROFILE_MAX 7
  939. struct radeon_pm_profile {
  940. int dpms_off_ps_idx;
  941. int dpms_on_ps_idx;
  942. int dpms_off_cm_idx;
  943. int dpms_on_cm_idx;
  944. };
  945. enum radeon_int_thermal_type {
  946. THERMAL_TYPE_NONE,
  947. THERMAL_TYPE_RV6XX,
  948. THERMAL_TYPE_RV770,
  949. THERMAL_TYPE_EVERGREEN,
  950. THERMAL_TYPE_SUMO,
  951. THERMAL_TYPE_NI,
  952. THERMAL_TYPE_SI,
  953. THERMAL_TYPE_CI,
  954. };
  955. struct radeon_voltage {
  956. enum radeon_voltage_type type;
  957. /* gpio voltage */
  958. struct radeon_gpio_rec gpio;
  959. u32 delay; /* delay in usec from voltage drop to sclk change */
  960. bool active_high; /* voltage drop is active when bit is high */
  961. /* VDDC voltage */
  962. u8 vddc_id; /* index into vddc voltage table */
  963. u8 vddci_id; /* index into vddci voltage table */
  964. bool vddci_enabled;
  965. /* r6xx+ sw */
  966. u16 voltage;
  967. /* evergreen+ vddci */
  968. u16 vddci;
  969. };
  970. /* clock mode flags */
  971. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  972. struct radeon_pm_clock_info {
  973. /* memory clock */
  974. u32 mclk;
  975. /* engine clock */
  976. u32 sclk;
  977. /* voltage info */
  978. struct radeon_voltage voltage;
  979. /* standardized clock flags */
  980. u32 flags;
  981. };
  982. /* state flags */
  983. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  984. struct radeon_power_state {
  985. enum radeon_pm_state_type type;
  986. struct radeon_pm_clock_info *clock_info;
  987. /* number of valid clock modes in this power state */
  988. int num_clock_modes;
  989. struct radeon_pm_clock_info *default_clock_mode;
  990. /* standardized state flags */
  991. u32 flags;
  992. u32 misc; /* vbios specific flags */
  993. u32 misc2; /* vbios specific flags */
  994. int pcie_lanes; /* pcie lanes */
  995. };
  996. /*
  997. * Some modes are overclocked by very low value, accept them
  998. */
  999. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1000. struct radeon_pm {
  1001. struct mutex mutex;
  1002. /* write locked while reprogramming mclk */
  1003. struct rw_semaphore mclk_lock;
  1004. u32 active_crtcs;
  1005. int active_crtc_count;
  1006. int req_vblank;
  1007. bool vblank_sync;
  1008. fixed20_12 max_bandwidth;
  1009. fixed20_12 igp_sideport_mclk;
  1010. fixed20_12 igp_system_mclk;
  1011. fixed20_12 igp_ht_link_clk;
  1012. fixed20_12 igp_ht_link_width;
  1013. fixed20_12 k8_bandwidth;
  1014. fixed20_12 sideport_bandwidth;
  1015. fixed20_12 ht_bandwidth;
  1016. fixed20_12 core_bandwidth;
  1017. fixed20_12 sclk;
  1018. fixed20_12 mclk;
  1019. fixed20_12 needed_bandwidth;
  1020. struct radeon_power_state *power_state;
  1021. /* number of valid power states */
  1022. int num_power_states;
  1023. int current_power_state_index;
  1024. int current_clock_mode_index;
  1025. int requested_power_state_index;
  1026. int requested_clock_mode_index;
  1027. int default_power_state_index;
  1028. u32 current_sclk;
  1029. u32 current_mclk;
  1030. u16 current_vddc;
  1031. u16 current_vddci;
  1032. u32 default_sclk;
  1033. u32 default_mclk;
  1034. u16 default_vddc;
  1035. u16 default_vddci;
  1036. struct radeon_i2c_chan *i2c_bus;
  1037. /* selected pm method */
  1038. enum radeon_pm_method pm_method;
  1039. /* dynpm power management */
  1040. struct delayed_work dynpm_idle_work;
  1041. enum radeon_dynpm_state dynpm_state;
  1042. enum radeon_dynpm_action dynpm_planned_action;
  1043. unsigned long dynpm_action_timeout;
  1044. bool dynpm_can_upclock;
  1045. bool dynpm_can_downclock;
  1046. /* profile-based power management */
  1047. enum radeon_pm_profile_type profile;
  1048. int profile_index;
  1049. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1050. /* internal thermal controller on rv6xx+ */
  1051. enum radeon_int_thermal_type int_thermal_type;
  1052. struct device *int_hwmon_dev;
  1053. };
  1054. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1055. enum radeon_pm_state_type ps_type,
  1056. int instance);
  1057. /*
  1058. * UVD
  1059. */
  1060. #define RADEON_MAX_UVD_HANDLES 10
  1061. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1062. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1063. struct radeon_uvd {
  1064. struct radeon_bo *vcpu_bo;
  1065. void *cpu_addr;
  1066. uint64_t gpu_addr;
  1067. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1068. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1069. struct delayed_work idle_work;
  1070. };
  1071. int radeon_uvd_init(struct radeon_device *rdev);
  1072. void radeon_uvd_fini(struct radeon_device *rdev);
  1073. int radeon_uvd_suspend(struct radeon_device *rdev);
  1074. int radeon_uvd_resume(struct radeon_device *rdev);
  1075. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1076. uint32_t handle, struct radeon_fence **fence);
  1077. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1078. uint32_t handle, struct radeon_fence **fence);
  1079. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1080. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1081. struct drm_file *filp);
  1082. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1083. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1084. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1085. unsigned vclk, unsigned dclk,
  1086. unsigned vco_min, unsigned vco_max,
  1087. unsigned fb_factor, unsigned fb_mask,
  1088. unsigned pd_min, unsigned pd_max,
  1089. unsigned pd_even,
  1090. unsigned *optimal_fb_div,
  1091. unsigned *optimal_vclk_div,
  1092. unsigned *optimal_dclk_div);
  1093. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1094. unsigned cg_upll_func_cntl);
  1095. struct r600_audio {
  1096. int channels;
  1097. int rate;
  1098. int bits_per_sample;
  1099. u8 status_bits;
  1100. u8 category_code;
  1101. };
  1102. /*
  1103. * Benchmarking
  1104. */
  1105. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1106. /*
  1107. * Testing
  1108. */
  1109. void radeon_test_moves(struct radeon_device *rdev);
  1110. void radeon_test_ring_sync(struct radeon_device *rdev,
  1111. struct radeon_ring *cpA,
  1112. struct radeon_ring *cpB);
  1113. void radeon_test_syncing(struct radeon_device *rdev);
  1114. /*
  1115. * Debugfs
  1116. */
  1117. struct radeon_debugfs {
  1118. struct drm_info_list *files;
  1119. unsigned num_files;
  1120. };
  1121. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1122. struct drm_info_list *files,
  1123. unsigned nfiles);
  1124. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1125. /*
  1126. * ASIC specific functions.
  1127. */
  1128. struct radeon_asic {
  1129. int (*init)(struct radeon_device *rdev);
  1130. void (*fini)(struct radeon_device *rdev);
  1131. int (*resume)(struct radeon_device *rdev);
  1132. int (*suspend)(struct radeon_device *rdev);
  1133. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1134. int (*asic_reset)(struct radeon_device *rdev);
  1135. /* ioctl hw specific callback. Some hw might want to perform special
  1136. * operation on specific ioctl. For instance on wait idle some hw
  1137. * might want to perform and HDP flush through MMIO as it seems that
  1138. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1139. * through ring.
  1140. */
  1141. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1142. /* check if 3D engine is idle */
  1143. bool (*gui_idle)(struct radeon_device *rdev);
  1144. /* wait for mc_idle */
  1145. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1146. /* get the reference clock */
  1147. u32 (*get_xclk)(struct radeon_device *rdev);
  1148. /* get the gpu clock counter */
  1149. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1150. /* gart */
  1151. struct {
  1152. void (*tlb_flush)(struct radeon_device *rdev);
  1153. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1154. } gart;
  1155. struct {
  1156. int (*init)(struct radeon_device *rdev);
  1157. void (*fini)(struct radeon_device *rdev);
  1158. u32 pt_ring_index;
  1159. void (*set_page)(struct radeon_device *rdev,
  1160. struct radeon_ib *ib,
  1161. uint64_t pe,
  1162. uint64_t addr, unsigned count,
  1163. uint32_t incr, uint32_t flags);
  1164. } vm;
  1165. /* ring specific callbacks */
  1166. struct {
  1167. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1168. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1169. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1170. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1171. struct radeon_semaphore *semaphore, bool emit_wait);
  1172. int (*cs_parse)(struct radeon_cs_parser *p);
  1173. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1174. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1175. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1176. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1177. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1178. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1179. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1180. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1181. } ring[RADEON_NUM_RINGS];
  1182. /* irqs */
  1183. struct {
  1184. int (*set)(struct radeon_device *rdev);
  1185. int (*process)(struct radeon_device *rdev);
  1186. } irq;
  1187. /* displays */
  1188. struct {
  1189. /* display watermarks */
  1190. void (*bandwidth_update)(struct radeon_device *rdev);
  1191. /* get frame count */
  1192. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1193. /* wait for vblank */
  1194. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1195. /* set backlight level */
  1196. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1197. /* get backlight level */
  1198. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1199. /* audio callbacks */
  1200. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1201. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1202. } display;
  1203. /* copy functions for bo handling */
  1204. struct {
  1205. int (*blit)(struct radeon_device *rdev,
  1206. uint64_t src_offset,
  1207. uint64_t dst_offset,
  1208. unsigned num_gpu_pages,
  1209. struct radeon_fence **fence);
  1210. u32 blit_ring_index;
  1211. int (*dma)(struct radeon_device *rdev,
  1212. uint64_t src_offset,
  1213. uint64_t dst_offset,
  1214. unsigned num_gpu_pages,
  1215. struct radeon_fence **fence);
  1216. u32 dma_ring_index;
  1217. /* method used for bo copy */
  1218. int (*copy)(struct radeon_device *rdev,
  1219. uint64_t src_offset,
  1220. uint64_t dst_offset,
  1221. unsigned num_gpu_pages,
  1222. struct radeon_fence **fence);
  1223. /* ring used for bo copies */
  1224. u32 copy_ring_index;
  1225. } copy;
  1226. /* surfaces */
  1227. struct {
  1228. int (*set_reg)(struct radeon_device *rdev, int reg,
  1229. uint32_t tiling_flags, uint32_t pitch,
  1230. uint32_t offset, uint32_t obj_size);
  1231. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1232. } surface;
  1233. /* hotplug detect */
  1234. struct {
  1235. void (*init)(struct radeon_device *rdev);
  1236. void (*fini)(struct radeon_device *rdev);
  1237. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1238. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1239. } hpd;
  1240. /* power management */
  1241. struct {
  1242. void (*misc)(struct radeon_device *rdev);
  1243. void (*prepare)(struct radeon_device *rdev);
  1244. void (*finish)(struct radeon_device *rdev);
  1245. void (*init_profile)(struct radeon_device *rdev);
  1246. void (*get_dynpm_state)(struct radeon_device *rdev);
  1247. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1248. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1249. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1250. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1251. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1252. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1253. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1254. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1255. int (*get_temperature)(struct radeon_device *rdev);
  1256. } pm;
  1257. /* pageflipping */
  1258. struct {
  1259. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1260. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1261. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1262. } pflip;
  1263. };
  1264. /*
  1265. * Asic structures
  1266. */
  1267. struct r100_asic {
  1268. const unsigned *reg_safe_bm;
  1269. unsigned reg_safe_bm_size;
  1270. u32 hdp_cntl;
  1271. };
  1272. struct r300_asic {
  1273. const unsigned *reg_safe_bm;
  1274. unsigned reg_safe_bm_size;
  1275. u32 resync_scratch;
  1276. u32 hdp_cntl;
  1277. };
  1278. struct r600_asic {
  1279. unsigned max_pipes;
  1280. unsigned max_tile_pipes;
  1281. unsigned max_simds;
  1282. unsigned max_backends;
  1283. unsigned max_gprs;
  1284. unsigned max_threads;
  1285. unsigned max_stack_entries;
  1286. unsigned max_hw_contexts;
  1287. unsigned max_gs_threads;
  1288. unsigned sx_max_export_size;
  1289. unsigned sx_max_export_pos_size;
  1290. unsigned sx_max_export_smx_size;
  1291. unsigned sq_num_cf_insts;
  1292. unsigned tiling_nbanks;
  1293. unsigned tiling_npipes;
  1294. unsigned tiling_group_size;
  1295. unsigned tile_config;
  1296. unsigned backend_map;
  1297. };
  1298. struct rv770_asic {
  1299. unsigned max_pipes;
  1300. unsigned max_tile_pipes;
  1301. unsigned max_simds;
  1302. unsigned max_backends;
  1303. unsigned max_gprs;
  1304. unsigned max_threads;
  1305. unsigned max_stack_entries;
  1306. unsigned max_hw_contexts;
  1307. unsigned max_gs_threads;
  1308. unsigned sx_max_export_size;
  1309. unsigned sx_max_export_pos_size;
  1310. unsigned sx_max_export_smx_size;
  1311. unsigned sq_num_cf_insts;
  1312. unsigned sx_num_of_sets;
  1313. unsigned sc_prim_fifo_size;
  1314. unsigned sc_hiz_tile_fifo_size;
  1315. unsigned sc_earlyz_tile_fifo_fize;
  1316. unsigned tiling_nbanks;
  1317. unsigned tiling_npipes;
  1318. unsigned tiling_group_size;
  1319. unsigned tile_config;
  1320. unsigned backend_map;
  1321. };
  1322. struct evergreen_asic {
  1323. unsigned num_ses;
  1324. unsigned max_pipes;
  1325. unsigned max_tile_pipes;
  1326. unsigned max_simds;
  1327. unsigned max_backends;
  1328. unsigned max_gprs;
  1329. unsigned max_threads;
  1330. unsigned max_stack_entries;
  1331. unsigned max_hw_contexts;
  1332. unsigned max_gs_threads;
  1333. unsigned sx_max_export_size;
  1334. unsigned sx_max_export_pos_size;
  1335. unsigned sx_max_export_smx_size;
  1336. unsigned sq_num_cf_insts;
  1337. unsigned sx_num_of_sets;
  1338. unsigned sc_prim_fifo_size;
  1339. unsigned sc_hiz_tile_fifo_size;
  1340. unsigned sc_earlyz_tile_fifo_size;
  1341. unsigned tiling_nbanks;
  1342. unsigned tiling_npipes;
  1343. unsigned tiling_group_size;
  1344. unsigned tile_config;
  1345. unsigned backend_map;
  1346. };
  1347. struct cayman_asic {
  1348. unsigned max_shader_engines;
  1349. unsigned max_pipes_per_simd;
  1350. unsigned max_tile_pipes;
  1351. unsigned max_simds_per_se;
  1352. unsigned max_backends_per_se;
  1353. unsigned max_texture_channel_caches;
  1354. unsigned max_gprs;
  1355. unsigned max_threads;
  1356. unsigned max_gs_threads;
  1357. unsigned max_stack_entries;
  1358. unsigned sx_num_of_sets;
  1359. unsigned sx_max_export_size;
  1360. unsigned sx_max_export_pos_size;
  1361. unsigned sx_max_export_smx_size;
  1362. unsigned max_hw_contexts;
  1363. unsigned sq_num_cf_insts;
  1364. unsigned sc_prim_fifo_size;
  1365. unsigned sc_hiz_tile_fifo_size;
  1366. unsigned sc_earlyz_tile_fifo_size;
  1367. unsigned num_shader_engines;
  1368. unsigned num_shader_pipes_per_simd;
  1369. unsigned num_tile_pipes;
  1370. unsigned num_simds_per_se;
  1371. unsigned num_backends_per_se;
  1372. unsigned backend_disable_mask_per_asic;
  1373. unsigned backend_map;
  1374. unsigned num_texture_channel_caches;
  1375. unsigned mem_max_burst_length_bytes;
  1376. unsigned mem_row_size_in_kb;
  1377. unsigned shader_engine_tile_size;
  1378. unsigned num_gpus;
  1379. unsigned multi_gpu_tile_size;
  1380. unsigned tile_config;
  1381. };
  1382. struct si_asic {
  1383. unsigned max_shader_engines;
  1384. unsigned max_tile_pipes;
  1385. unsigned max_cu_per_sh;
  1386. unsigned max_sh_per_se;
  1387. unsigned max_backends_per_se;
  1388. unsigned max_texture_channel_caches;
  1389. unsigned max_gprs;
  1390. unsigned max_gs_threads;
  1391. unsigned max_hw_contexts;
  1392. unsigned sc_prim_fifo_size_frontend;
  1393. unsigned sc_prim_fifo_size_backend;
  1394. unsigned sc_hiz_tile_fifo_size;
  1395. unsigned sc_earlyz_tile_fifo_size;
  1396. unsigned num_tile_pipes;
  1397. unsigned num_backends_per_se;
  1398. unsigned backend_disable_mask_per_asic;
  1399. unsigned backend_map;
  1400. unsigned num_texture_channel_caches;
  1401. unsigned mem_max_burst_length_bytes;
  1402. unsigned mem_row_size_in_kb;
  1403. unsigned shader_engine_tile_size;
  1404. unsigned num_gpus;
  1405. unsigned multi_gpu_tile_size;
  1406. unsigned tile_config;
  1407. uint32_t tile_mode_array[32];
  1408. };
  1409. struct cik_asic {
  1410. unsigned max_shader_engines;
  1411. unsigned max_tile_pipes;
  1412. unsigned max_cu_per_sh;
  1413. unsigned max_sh_per_se;
  1414. unsigned max_backends_per_se;
  1415. unsigned max_texture_channel_caches;
  1416. unsigned max_gprs;
  1417. unsigned max_gs_threads;
  1418. unsigned max_hw_contexts;
  1419. unsigned sc_prim_fifo_size_frontend;
  1420. unsigned sc_prim_fifo_size_backend;
  1421. unsigned sc_hiz_tile_fifo_size;
  1422. unsigned sc_earlyz_tile_fifo_size;
  1423. unsigned num_tile_pipes;
  1424. unsigned num_backends_per_se;
  1425. unsigned backend_disable_mask_per_asic;
  1426. unsigned backend_map;
  1427. unsigned num_texture_channel_caches;
  1428. unsigned mem_max_burst_length_bytes;
  1429. unsigned mem_row_size_in_kb;
  1430. unsigned shader_engine_tile_size;
  1431. unsigned num_gpus;
  1432. unsigned multi_gpu_tile_size;
  1433. unsigned tile_config;
  1434. uint32_t tile_mode_array[32];
  1435. };
  1436. union radeon_asic_config {
  1437. struct r300_asic r300;
  1438. struct r100_asic r100;
  1439. struct r600_asic r600;
  1440. struct rv770_asic rv770;
  1441. struct evergreen_asic evergreen;
  1442. struct cayman_asic cayman;
  1443. struct si_asic si;
  1444. struct cik_asic cik;
  1445. };
  1446. /*
  1447. * asic initizalization from radeon_asic.c
  1448. */
  1449. void radeon_agp_disable(struct radeon_device *rdev);
  1450. int radeon_asic_init(struct radeon_device *rdev);
  1451. /*
  1452. * IOCTL.
  1453. */
  1454. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1455. struct drm_file *filp);
  1456. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1457. struct drm_file *filp);
  1458. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1459. struct drm_file *file_priv);
  1460. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1461. struct drm_file *file_priv);
  1462. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1463. struct drm_file *file_priv);
  1464. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1465. struct drm_file *file_priv);
  1466. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1467. struct drm_file *filp);
  1468. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1469. struct drm_file *filp);
  1470. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1471. struct drm_file *filp);
  1472. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1473. struct drm_file *filp);
  1474. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1475. struct drm_file *filp);
  1476. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1477. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1478. struct drm_file *filp);
  1479. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1480. struct drm_file *filp);
  1481. /* VRAM scratch page for HDP bug, default vram page */
  1482. struct r600_vram_scratch {
  1483. struct radeon_bo *robj;
  1484. volatile uint32_t *ptr;
  1485. u64 gpu_addr;
  1486. };
  1487. /*
  1488. * ACPI
  1489. */
  1490. struct radeon_atif_notification_cfg {
  1491. bool enabled;
  1492. int command_code;
  1493. };
  1494. struct radeon_atif_notifications {
  1495. bool display_switch;
  1496. bool expansion_mode_change;
  1497. bool thermal_state;
  1498. bool forced_power_state;
  1499. bool system_power_state;
  1500. bool display_conf_change;
  1501. bool px_gfx_switch;
  1502. bool brightness_change;
  1503. bool dgpu_display_event;
  1504. };
  1505. struct radeon_atif_functions {
  1506. bool system_params;
  1507. bool sbios_requests;
  1508. bool select_active_disp;
  1509. bool lid_state;
  1510. bool get_tv_standard;
  1511. bool set_tv_standard;
  1512. bool get_panel_expansion_mode;
  1513. bool set_panel_expansion_mode;
  1514. bool temperature_change;
  1515. bool graphics_device_types;
  1516. };
  1517. struct radeon_atif {
  1518. struct radeon_atif_notifications notifications;
  1519. struct radeon_atif_functions functions;
  1520. struct radeon_atif_notification_cfg notification_cfg;
  1521. struct radeon_encoder *encoder_for_bl;
  1522. };
  1523. struct radeon_atcs_functions {
  1524. bool get_ext_state;
  1525. bool pcie_perf_req;
  1526. bool pcie_dev_rdy;
  1527. bool pcie_bus_width;
  1528. };
  1529. struct radeon_atcs {
  1530. struct radeon_atcs_functions functions;
  1531. };
  1532. /*
  1533. * Core structure, functions and helpers.
  1534. */
  1535. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1536. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1537. struct radeon_device {
  1538. struct device *dev;
  1539. struct drm_device *ddev;
  1540. struct pci_dev *pdev;
  1541. struct rw_semaphore exclusive_lock;
  1542. /* ASIC */
  1543. union radeon_asic_config config;
  1544. enum radeon_family family;
  1545. unsigned long flags;
  1546. int usec_timeout;
  1547. enum radeon_pll_errata pll_errata;
  1548. int num_gb_pipes;
  1549. int num_z_pipes;
  1550. int disp_priority;
  1551. /* BIOS */
  1552. uint8_t *bios;
  1553. bool is_atom_bios;
  1554. uint16_t bios_header_start;
  1555. struct radeon_bo *stollen_vga_memory;
  1556. /* Register mmio */
  1557. resource_size_t rmmio_base;
  1558. resource_size_t rmmio_size;
  1559. /* protects concurrent MM_INDEX/DATA based register access */
  1560. spinlock_t mmio_idx_lock;
  1561. void __iomem *rmmio;
  1562. radeon_rreg_t mc_rreg;
  1563. radeon_wreg_t mc_wreg;
  1564. radeon_rreg_t pll_rreg;
  1565. radeon_wreg_t pll_wreg;
  1566. uint32_t pcie_reg_mask;
  1567. radeon_rreg_t pciep_rreg;
  1568. radeon_wreg_t pciep_wreg;
  1569. /* io port */
  1570. void __iomem *rio_mem;
  1571. resource_size_t rio_mem_size;
  1572. struct radeon_clock clock;
  1573. struct radeon_mc mc;
  1574. struct radeon_gart gart;
  1575. struct radeon_mode_info mode_info;
  1576. struct radeon_scratch scratch;
  1577. struct radeon_doorbell doorbell;
  1578. struct radeon_mman mman;
  1579. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1580. wait_queue_head_t fence_queue;
  1581. struct mutex ring_lock;
  1582. struct radeon_ring ring[RADEON_NUM_RINGS];
  1583. bool ib_pool_ready;
  1584. struct radeon_sa_manager ring_tmp_bo;
  1585. struct radeon_irq irq;
  1586. struct radeon_asic *asic;
  1587. struct radeon_gem gem;
  1588. struct radeon_pm pm;
  1589. struct radeon_uvd uvd;
  1590. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1591. struct radeon_wb wb;
  1592. struct radeon_dummy_page dummy_page;
  1593. bool shutdown;
  1594. bool suspend;
  1595. bool need_dma32;
  1596. bool accel_working;
  1597. bool fastfb_working; /* IGP feature*/
  1598. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1599. const struct firmware *me_fw; /* all family ME firmware */
  1600. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1601. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1602. const struct firmware *mc_fw; /* NI MC firmware */
  1603. const struct firmware *ce_fw; /* SI CE firmware */
  1604. const struct firmware *uvd_fw; /* UVD firmware */
  1605. const struct firmware *mec_fw; /* CIK MEC firmware */
  1606. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  1607. struct r600_blit r600_blit;
  1608. struct r600_vram_scratch vram_scratch;
  1609. int msi_enabled; /* msi enabled */
  1610. struct r600_ih ih; /* r6/700 interrupt ring */
  1611. struct si_rlc rlc;
  1612. struct radeon_mec mec;
  1613. struct work_struct hotplug_work;
  1614. struct work_struct audio_work;
  1615. struct work_struct reset_work;
  1616. int num_crtc; /* number of crtcs */
  1617. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1618. bool audio_enabled;
  1619. bool has_uvd;
  1620. struct r600_audio audio_status; /* audio stuff */
  1621. struct notifier_block acpi_nb;
  1622. /* only one userspace can use Hyperz features or CMASK at a time */
  1623. struct drm_file *hyperz_filp;
  1624. struct drm_file *cmask_filp;
  1625. /* i2c buses */
  1626. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1627. /* debugfs */
  1628. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1629. unsigned debugfs_count;
  1630. /* virtual memory */
  1631. struct radeon_vm_manager vm_manager;
  1632. struct mutex gpu_clock_mutex;
  1633. /* ACPI interface */
  1634. struct radeon_atif atif;
  1635. struct radeon_atcs atcs;
  1636. };
  1637. int radeon_device_init(struct radeon_device *rdev,
  1638. struct drm_device *ddev,
  1639. struct pci_dev *pdev,
  1640. uint32_t flags);
  1641. void radeon_device_fini(struct radeon_device *rdev);
  1642. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1643. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  1644. bool always_indirect);
  1645. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  1646. bool always_indirect);
  1647. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1648. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1649. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
  1650. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
  1651. /*
  1652. * Cast helper
  1653. */
  1654. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1655. /*
  1656. * Registers read & write functions.
  1657. */
  1658. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1659. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1660. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1661. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1662. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  1663. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  1664. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  1665. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  1666. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  1667. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1668. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1669. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1670. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1671. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1672. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1673. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1674. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1675. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  1676. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1677. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  1678. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  1679. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  1680. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  1681. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  1682. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  1683. #define WREG32_P(reg, val, mask) \
  1684. do { \
  1685. uint32_t tmp_ = RREG32(reg); \
  1686. tmp_ &= (mask); \
  1687. tmp_ |= ((val) & ~(mask)); \
  1688. WREG32(reg, tmp_); \
  1689. } while (0)
  1690. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1691. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
  1692. #define WREG32_PLL_P(reg, val, mask) \
  1693. do { \
  1694. uint32_t tmp_ = RREG32_PLL(reg); \
  1695. tmp_ &= (mask); \
  1696. tmp_ |= ((val) & ~(mask)); \
  1697. WREG32_PLL(reg, tmp_); \
  1698. } while (0)
  1699. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  1700. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1701. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1702. #define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
  1703. #define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
  1704. /*
  1705. * Indirect registers accessor
  1706. */
  1707. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1708. {
  1709. uint32_t r;
  1710. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1711. r = RREG32(RADEON_PCIE_DATA);
  1712. return r;
  1713. }
  1714. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1715. {
  1716. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1717. WREG32(RADEON_PCIE_DATA, (v));
  1718. }
  1719. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  1720. {
  1721. u32 r;
  1722. WREG32(TN_SMC_IND_INDEX_0, (reg));
  1723. r = RREG32(TN_SMC_IND_DATA_0);
  1724. return r;
  1725. }
  1726. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1727. {
  1728. WREG32(TN_SMC_IND_INDEX_0, (reg));
  1729. WREG32(TN_SMC_IND_DATA_0, (v));
  1730. }
  1731. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  1732. {
  1733. u32 r;
  1734. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  1735. r = RREG32(R600_RCU_DATA);
  1736. return r;
  1737. }
  1738. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1739. {
  1740. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  1741. WREG32(R600_RCU_DATA, (v));
  1742. }
  1743. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  1744. {
  1745. u32 r;
  1746. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  1747. r = RREG32(EVERGREEN_CG_IND_DATA);
  1748. return r;
  1749. }
  1750. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1751. {
  1752. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  1753. WREG32(EVERGREEN_CG_IND_DATA, (v));
  1754. }
  1755. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1756. /*
  1757. * ASICs helpers.
  1758. */
  1759. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1760. (rdev->pdev->device == 0x5969))
  1761. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1762. (rdev->family == CHIP_RV200) || \
  1763. (rdev->family == CHIP_RS100) || \
  1764. (rdev->family == CHIP_RS200) || \
  1765. (rdev->family == CHIP_RV250) || \
  1766. (rdev->family == CHIP_RV280) || \
  1767. (rdev->family == CHIP_RS300))
  1768. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1769. (rdev->family == CHIP_RV350) || \
  1770. (rdev->family == CHIP_R350) || \
  1771. (rdev->family == CHIP_RV380) || \
  1772. (rdev->family == CHIP_R420) || \
  1773. (rdev->family == CHIP_R423) || \
  1774. (rdev->family == CHIP_RV410) || \
  1775. (rdev->family == CHIP_RS400) || \
  1776. (rdev->family == CHIP_RS480))
  1777. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1778. (rdev->ddev->pdev->device == 0x9443) || \
  1779. (rdev->ddev->pdev->device == 0x944B) || \
  1780. (rdev->ddev->pdev->device == 0x9506) || \
  1781. (rdev->ddev->pdev->device == 0x9509) || \
  1782. (rdev->ddev->pdev->device == 0x950F) || \
  1783. (rdev->ddev->pdev->device == 0x689C) || \
  1784. (rdev->ddev->pdev->device == 0x689D))
  1785. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1786. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1787. (rdev->family == CHIP_RS690) || \
  1788. (rdev->family == CHIP_RS740) || \
  1789. (rdev->family >= CHIP_R600))
  1790. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1791. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1792. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1793. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1794. (rdev->flags & RADEON_IS_IGP))
  1795. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1796. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  1797. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  1798. (rdev->flags & RADEON_IS_IGP))
  1799. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  1800. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  1801. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  1802. /*
  1803. * BIOS helpers.
  1804. */
  1805. #define RBIOS8(i) (rdev->bios[i])
  1806. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1807. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1808. int radeon_combios_init(struct radeon_device *rdev);
  1809. void radeon_combios_fini(struct radeon_device *rdev);
  1810. int radeon_atombios_init(struct radeon_device *rdev);
  1811. void radeon_atombios_fini(struct radeon_device *rdev);
  1812. /*
  1813. * RING helpers.
  1814. */
  1815. #if DRM_DEBUG_CODE == 0
  1816. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  1817. {
  1818. ring->ring[ring->wptr++] = v;
  1819. ring->wptr &= ring->ptr_mask;
  1820. ring->count_dw--;
  1821. ring->ring_free_dw--;
  1822. }
  1823. #else
  1824. /* With debugging this is just too big to inline */
  1825. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  1826. #endif
  1827. /*
  1828. * ASICs macro.
  1829. */
  1830. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1831. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1832. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1833. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1834. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  1835. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1836. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1837. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  1838. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  1839. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  1840. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  1841. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  1842. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  1843. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  1844. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  1845. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  1846. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  1847. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  1848. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
  1849. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
  1850. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
  1851. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
  1852. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  1853. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  1854. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  1855. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  1856. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  1857. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  1858. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  1859. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  1860. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  1861. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  1862. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  1863. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  1864. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  1865. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  1866. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  1867. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  1868. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  1869. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  1870. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  1871. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  1872. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  1873. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  1874. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  1875. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  1876. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  1877. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  1878. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  1879. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  1880. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  1881. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  1882. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  1883. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1884. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  1885. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  1886. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  1887. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  1888. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  1889. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  1890. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  1891. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  1892. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  1893. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  1894. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  1895. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  1896. /* Common functions */
  1897. /* AGP */
  1898. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1899. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  1900. extern void radeon_agp_disable(struct radeon_device *rdev);
  1901. extern int radeon_modeset_init(struct radeon_device *rdev);
  1902. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1903. extern bool radeon_card_posted(struct radeon_device *rdev);
  1904. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1905. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1906. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1907. extern void radeon_scratch_init(struct radeon_device *rdev);
  1908. extern void radeon_wb_fini(struct radeon_device *rdev);
  1909. extern int radeon_wb_init(struct radeon_device *rdev);
  1910. extern void radeon_wb_disable(struct radeon_device *rdev);
  1911. extern void radeon_surface_init(struct radeon_device *rdev);
  1912. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1913. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1914. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1915. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1916. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1917. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1918. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1919. extern int radeon_resume_kms(struct drm_device *dev);
  1920. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1921. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1922. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  1923. const u32 *registers,
  1924. const u32 array_size);
  1925. /*
  1926. * vm
  1927. */
  1928. int radeon_vm_manager_init(struct radeon_device *rdev);
  1929. void radeon_vm_manager_fini(struct radeon_device *rdev);
  1930. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  1931. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  1932. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  1933. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  1934. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  1935. struct radeon_vm *vm, int ring);
  1936. void radeon_vm_fence(struct radeon_device *rdev,
  1937. struct radeon_vm *vm,
  1938. struct radeon_fence *fence);
  1939. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  1940. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  1941. struct radeon_vm *vm,
  1942. struct radeon_bo *bo,
  1943. struct ttm_mem_reg *mem);
  1944. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1945. struct radeon_bo *bo);
  1946. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  1947. struct radeon_bo *bo);
  1948. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  1949. struct radeon_vm *vm,
  1950. struct radeon_bo *bo);
  1951. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  1952. struct radeon_bo_va *bo_va,
  1953. uint64_t offset,
  1954. uint32_t flags);
  1955. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1956. struct radeon_bo_va *bo_va);
  1957. /* audio */
  1958. void r600_audio_update_hdmi(struct work_struct *work);
  1959. /*
  1960. * R600 vram scratch functions
  1961. */
  1962. int r600_vram_scratch_init(struct radeon_device *rdev);
  1963. void r600_vram_scratch_fini(struct radeon_device *rdev);
  1964. /*
  1965. * r600 cs checking helper
  1966. */
  1967. unsigned r600_mip_minify(unsigned size, unsigned level);
  1968. bool r600_fmt_is_valid_color(u32 format);
  1969. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  1970. int r600_fmt_get_blocksize(u32 format);
  1971. int r600_fmt_get_nblocksx(u32 format, u32 w);
  1972. int r600_fmt_get_nblocksy(u32 format, u32 h);
  1973. /*
  1974. * r600 functions used by radeon_encoder.c
  1975. */
  1976. struct radeon_hdmi_acr {
  1977. u32 clock;
  1978. int n_32khz;
  1979. int cts_32khz;
  1980. int n_44_1khz;
  1981. int cts_44_1khz;
  1982. int n_48khz;
  1983. int cts_48khz;
  1984. };
  1985. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  1986. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1987. u32 tiling_pipe_num,
  1988. u32 max_rb_num,
  1989. u32 total_max_rb_num,
  1990. u32 enabled_rb_mask);
  1991. /*
  1992. * evergreen functions used by radeon_encoder.c
  1993. */
  1994. extern int ni_init_microcode(struct radeon_device *rdev);
  1995. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1996. /* radeon_acpi.c */
  1997. #if defined(CONFIG_ACPI)
  1998. extern int radeon_acpi_init(struct radeon_device *rdev);
  1999. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2000. #else
  2001. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2002. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2003. #endif
  2004. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2005. struct radeon_cs_packet *pkt,
  2006. unsigned idx);
  2007. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2008. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2009. struct radeon_cs_packet *pkt);
  2010. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2011. struct radeon_cs_reloc **cs_reloc,
  2012. int nomm);
  2013. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2014. uint32_t *vline_start_end,
  2015. uint32_t *vline_status);
  2016. #include "radeon_object.h"
  2017. #endif