vmwgfx_drv.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_FENCE_WAIT \
  80. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  81. struct drm_vmw_fence_wait_arg)
  82. #define DRM_IOCTL_VMW_GET_3D_CAP \
  83. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  84. struct drm_vmw_get_3d_cap_arg)
  85. /**
  86. * The core DRM version of this macro doesn't account for
  87. * DRM_COMMAND_BASE.
  88. */
  89. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  90. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  91. /**
  92. * Ioctl definitions.
  93. */
  94. static struct drm_ioctl_desc vmw_ioctls[] = {
  95. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  96. DRM_AUTH | DRM_UNLOCKED),
  97. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  98. DRM_AUTH | DRM_UNLOCKED),
  99. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  100. DRM_AUTH | DRM_UNLOCKED),
  101. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  102. vmw_kms_cursor_bypass_ioctl,
  103. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  104. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  105. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  106. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  107. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  108. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  109. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  110. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  111. DRM_AUTH | DRM_UNLOCKED),
  112. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  113. DRM_AUTH | DRM_UNLOCKED),
  114. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  115. DRM_AUTH | DRM_UNLOCKED),
  116. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  117. DRM_AUTH | DRM_UNLOCKED),
  118. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  119. DRM_AUTH | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  121. DRM_AUTH | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_wait_ioctl,
  123. DRM_AUTH | DRM_UNLOCKED),
  124. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  125. DRM_AUTH | DRM_UNLOCKED),
  126. };
  127. static struct pci_device_id vmw_pci_id_list[] = {
  128. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  129. {0, 0, 0}
  130. };
  131. static int enable_fbdev;
  132. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  133. static void vmw_master_init(struct vmw_master *);
  134. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  135. void *ptr);
  136. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  137. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  138. static void vmw_print_capabilities(uint32_t capabilities)
  139. {
  140. DRM_INFO("Capabilities:\n");
  141. if (capabilities & SVGA_CAP_RECT_COPY)
  142. DRM_INFO(" Rect copy.\n");
  143. if (capabilities & SVGA_CAP_CURSOR)
  144. DRM_INFO(" Cursor.\n");
  145. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  146. DRM_INFO(" Cursor bypass.\n");
  147. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  148. DRM_INFO(" Cursor bypass 2.\n");
  149. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  150. DRM_INFO(" 8bit emulation.\n");
  151. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  152. DRM_INFO(" Alpha cursor.\n");
  153. if (capabilities & SVGA_CAP_3D)
  154. DRM_INFO(" 3D.\n");
  155. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  156. DRM_INFO(" Extended Fifo.\n");
  157. if (capabilities & SVGA_CAP_MULTIMON)
  158. DRM_INFO(" Multimon.\n");
  159. if (capabilities & SVGA_CAP_PITCHLOCK)
  160. DRM_INFO(" Pitchlock.\n");
  161. if (capabilities & SVGA_CAP_IRQMASK)
  162. DRM_INFO(" Irq mask.\n");
  163. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  164. DRM_INFO(" Display Topology.\n");
  165. if (capabilities & SVGA_CAP_GMR)
  166. DRM_INFO(" GMR.\n");
  167. if (capabilities & SVGA_CAP_TRACES)
  168. DRM_INFO(" Traces.\n");
  169. if (capabilities & SVGA_CAP_GMR2)
  170. DRM_INFO(" GMR2.\n");
  171. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  172. DRM_INFO(" Screen Object 2.\n");
  173. }
  174. static int vmw_request_device(struct vmw_private *dev_priv)
  175. {
  176. int ret;
  177. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  178. if (unlikely(ret != 0)) {
  179. DRM_ERROR("Unable to initialize FIFO.\n");
  180. return ret;
  181. }
  182. return 0;
  183. }
  184. static void vmw_release_device(struct vmw_private *dev_priv)
  185. {
  186. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  187. }
  188. /**
  189. * Increase the 3d resource refcount.
  190. * If the count was prevously zero, initialize the fifo, switching to svga
  191. * mode. Note that the master holds a ref as well, and may request an
  192. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  193. */
  194. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  195. bool unhide_svga)
  196. {
  197. int ret = 0;
  198. mutex_lock(&dev_priv->release_mutex);
  199. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  200. ret = vmw_request_device(dev_priv);
  201. if (unlikely(ret != 0))
  202. --dev_priv->num_3d_resources;
  203. } else if (unhide_svga) {
  204. mutex_lock(&dev_priv->hw_mutex);
  205. vmw_write(dev_priv, SVGA_REG_ENABLE,
  206. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  207. ~SVGA_REG_ENABLE_HIDE);
  208. mutex_unlock(&dev_priv->hw_mutex);
  209. }
  210. mutex_unlock(&dev_priv->release_mutex);
  211. return ret;
  212. }
  213. /**
  214. * Decrease the 3d resource refcount.
  215. * If the count reaches zero, disable the fifo, switching to vga mode.
  216. * Note that the master holds a refcount as well, and may request an
  217. * explicit switch to vga mode when it releases its refcount to account
  218. * for the situation of an X server vt switch to VGA with 3d resources
  219. * active.
  220. */
  221. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  222. bool hide_svga)
  223. {
  224. int32_t n3d;
  225. mutex_lock(&dev_priv->release_mutex);
  226. if (unlikely(--dev_priv->num_3d_resources == 0))
  227. vmw_release_device(dev_priv);
  228. else if (hide_svga) {
  229. mutex_lock(&dev_priv->hw_mutex);
  230. vmw_write(dev_priv, SVGA_REG_ENABLE,
  231. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  232. SVGA_REG_ENABLE_HIDE);
  233. mutex_unlock(&dev_priv->hw_mutex);
  234. }
  235. n3d = (int32_t) dev_priv->num_3d_resources;
  236. mutex_unlock(&dev_priv->release_mutex);
  237. BUG_ON(n3d < 0);
  238. }
  239. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  240. {
  241. struct vmw_private *dev_priv;
  242. int ret;
  243. uint32_t svga_id;
  244. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  245. if (unlikely(dev_priv == NULL)) {
  246. DRM_ERROR("Failed allocating a device private struct.\n");
  247. return -ENOMEM;
  248. }
  249. memset(dev_priv, 0, sizeof(*dev_priv));
  250. dev_priv->dev = dev;
  251. dev_priv->vmw_chipset = chipset;
  252. dev_priv->last_read_seqno = (uint32_t) -100;
  253. mutex_init(&dev_priv->hw_mutex);
  254. mutex_init(&dev_priv->cmdbuf_mutex);
  255. mutex_init(&dev_priv->release_mutex);
  256. rwlock_init(&dev_priv->resource_lock);
  257. idr_init(&dev_priv->context_idr);
  258. idr_init(&dev_priv->surface_idr);
  259. idr_init(&dev_priv->stream_idr);
  260. mutex_init(&dev_priv->init_mutex);
  261. init_waitqueue_head(&dev_priv->fence_queue);
  262. init_waitqueue_head(&dev_priv->fifo_queue);
  263. atomic_set(&dev_priv->fence_queue_waiters, 0);
  264. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  265. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  266. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  267. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  268. dev_priv->enable_fb = enable_fbdev;
  269. mutex_lock(&dev_priv->hw_mutex);
  270. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  271. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  272. if (svga_id != SVGA_ID_2) {
  273. ret = -ENOSYS;
  274. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  275. mutex_unlock(&dev_priv->hw_mutex);
  276. goto out_err0;
  277. }
  278. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  279. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  280. dev_priv->max_gmr_descriptors =
  281. vmw_read(dev_priv,
  282. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  283. dev_priv->max_gmr_ids =
  284. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  285. }
  286. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  287. dev_priv->max_gmr_pages =
  288. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  289. dev_priv->memory_size =
  290. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  291. }
  292. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  293. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  294. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  295. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  296. mutex_unlock(&dev_priv->hw_mutex);
  297. vmw_print_capabilities(dev_priv->capabilities);
  298. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  299. DRM_INFO("Max GMR ids is %u\n",
  300. (unsigned)dev_priv->max_gmr_ids);
  301. DRM_INFO("Max GMR descriptors is %u\n",
  302. (unsigned)dev_priv->max_gmr_descriptors);
  303. }
  304. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  305. DRM_INFO("Max number of GMR pages is %u\n",
  306. (unsigned)dev_priv->max_gmr_pages);
  307. DRM_INFO("Max dedicated hypervisor graphics memory is %u\n",
  308. (unsigned)dev_priv->memory_size);
  309. }
  310. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  311. dev_priv->vram_start, dev_priv->vram_size / 1024);
  312. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  313. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  314. ret = vmw_ttm_global_init(dev_priv);
  315. if (unlikely(ret != 0))
  316. goto out_err0;
  317. vmw_master_init(&dev_priv->fbdev_master);
  318. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  319. dev_priv->active_master = &dev_priv->fbdev_master;
  320. ret = ttm_bo_device_init(&dev_priv->bdev,
  321. dev_priv->bo_global_ref.ref.object,
  322. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  323. false);
  324. if (unlikely(ret != 0)) {
  325. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  326. goto out_err1;
  327. }
  328. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  329. (dev_priv->vram_size >> PAGE_SHIFT));
  330. if (unlikely(ret != 0)) {
  331. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  332. goto out_err2;
  333. }
  334. dev_priv->has_gmr = true;
  335. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  336. dev_priv->max_gmr_ids) != 0) {
  337. DRM_INFO("No GMR memory available. "
  338. "Graphics memory resources are very limited.\n");
  339. dev_priv->has_gmr = false;
  340. }
  341. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  342. dev_priv->mmio_size, DRM_MTRR_WC);
  343. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  344. dev_priv->mmio_size);
  345. if (unlikely(dev_priv->mmio_virt == NULL)) {
  346. ret = -ENOMEM;
  347. DRM_ERROR("Failed mapping MMIO.\n");
  348. goto out_err3;
  349. }
  350. /* Need mmio memory to check for fifo pitchlock cap. */
  351. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  352. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  353. !vmw_fifo_have_pitchlock(dev_priv)) {
  354. ret = -ENOSYS;
  355. DRM_ERROR("Hardware has no pitchlock\n");
  356. goto out_err4;
  357. }
  358. dev_priv->tdev = ttm_object_device_init
  359. (dev_priv->mem_global_ref.object, 12);
  360. if (unlikely(dev_priv->tdev == NULL)) {
  361. DRM_ERROR("Unable to initialize TTM object management.\n");
  362. ret = -ENOMEM;
  363. goto out_err4;
  364. }
  365. dev->dev_private = dev_priv;
  366. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  367. dev_priv->stealth = (ret != 0);
  368. if (dev_priv->stealth) {
  369. /**
  370. * Request at least the mmio PCI resource.
  371. */
  372. DRM_INFO("It appears like vesafb is loaded. "
  373. "Ignore above error if any.\n");
  374. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  375. if (unlikely(ret != 0)) {
  376. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  377. goto out_no_device;
  378. }
  379. }
  380. ret = vmw_kms_init(dev_priv);
  381. if (unlikely(ret != 0))
  382. goto out_no_kms;
  383. vmw_overlay_init(dev_priv);
  384. if (dev_priv->enable_fb) {
  385. ret = vmw_3d_resource_inc(dev_priv, false);
  386. if (unlikely(ret != 0))
  387. goto out_no_fifo;
  388. vmw_kms_save_vga(dev_priv);
  389. vmw_fb_init(dev_priv);
  390. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ?
  391. "Detected device 3D availability.\n" :
  392. "Detected no device 3D availability.\n");
  393. } else {
  394. DRM_INFO("Delayed 3D detection since we're not "
  395. "running the device in SVGA mode yet.\n");
  396. }
  397. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  398. ret = drm_irq_install(dev);
  399. if (unlikely(ret != 0)) {
  400. DRM_ERROR("Failed installing irq: %d\n", ret);
  401. goto out_no_irq;
  402. }
  403. }
  404. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  405. register_pm_notifier(&dev_priv->pm_nb);
  406. return 0;
  407. out_no_irq:
  408. if (dev_priv->enable_fb) {
  409. vmw_fb_close(dev_priv);
  410. vmw_kms_restore_vga(dev_priv);
  411. vmw_3d_resource_dec(dev_priv, false);
  412. }
  413. out_no_fifo:
  414. vmw_overlay_close(dev_priv);
  415. vmw_kms_close(dev_priv);
  416. out_no_kms:
  417. if (dev_priv->stealth)
  418. pci_release_region(dev->pdev, 2);
  419. else
  420. pci_release_regions(dev->pdev);
  421. out_no_device:
  422. ttm_object_device_release(&dev_priv->tdev);
  423. out_err4:
  424. iounmap(dev_priv->mmio_virt);
  425. out_err3:
  426. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  427. dev_priv->mmio_size, DRM_MTRR_WC);
  428. if (dev_priv->has_gmr)
  429. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  430. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  431. out_err2:
  432. (void)ttm_bo_device_release(&dev_priv->bdev);
  433. out_err1:
  434. vmw_ttm_global_release(dev_priv);
  435. out_err0:
  436. idr_destroy(&dev_priv->surface_idr);
  437. idr_destroy(&dev_priv->context_idr);
  438. idr_destroy(&dev_priv->stream_idr);
  439. kfree(dev_priv);
  440. return ret;
  441. }
  442. static int vmw_driver_unload(struct drm_device *dev)
  443. {
  444. struct vmw_private *dev_priv = vmw_priv(dev);
  445. unregister_pm_notifier(&dev_priv->pm_nb);
  446. if (dev_priv->ctx.cmd_bounce)
  447. vfree(dev_priv->ctx.cmd_bounce);
  448. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  449. drm_irq_uninstall(dev_priv->dev);
  450. if (dev_priv->enable_fb) {
  451. vmw_fb_close(dev_priv);
  452. vmw_kms_restore_vga(dev_priv);
  453. vmw_3d_resource_dec(dev_priv, false);
  454. }
  455. vmw_kms_close(dev_priv);
  456. vmw_overlay_close(dev_priv);
  457. if (dev_priv->stealth)
  458. pci_release_region(dev->pdev, 2);
  459. else
  460. pci_release_regions(dev->pdev);
  461. ttm_object_device_release(&dev_priv->tdev);
  462. iounmap(dev_priv->mmio_virt);
  463. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  464. dev_priv->mmio_size, DRM_MTRR_WC);
  465. if (dev_priv->has_gmr)
  466. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  467. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  468. (void)ttm_bo_device_release(&dev_priv->bdev);
  469. vmw_ttm_global_release(dev_priv);
  470. idr_destroy(&dev_priv->surface_idr);
  471. idr_destroy(&dev_priv->context_idr);
  472. idr_destroy(&dev_priv->stream_idr);
  473. kfree(dev_priv);
  474. return 0;
  475. }
  476. static void vmw_postclose(struct drm_device *dev,
  477. struct drm_file *file_priv)
  478. {
  479. struct vmw_fpriv *vmw_fp;
  480. vmw_fp = vmw_fpriv(file_priv);
  481. ttm_object_file_release(&vmw_fp->tfile);
  482. if (vmw_fp->locked_master)
  483. drm_master_put(&vmw_fp->locked_master);
  484. kfree(vmw_fp);
  485. }
  486. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  487. {
  488. struct vmw_private *dev_priv = vmw_priv(dev);
  489. struct vmw_fpriv *vmw_fp;
  490. int ret = -ENOMEM;
  491. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  492. if (unlikely(vmw_fp == NULL))
  493. return ret;
  494. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  495. if (unlikely(vmw_fp->tfile == NULL))
  496. goto out_no_tfile;
  497. file_priv->driver_priv = vmw_fp;
  498. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  499. dev_priv->bdev.dev_mapping =
  500. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  501. return 0;
  502. out_no_tfile:
  503. kfree(vmw_fp);
  504. return ret;
  505. }
  506. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  507. unsigned long arg)
  508. {
  509. struct drm_file *file_priv = filp->private_data;
  510. struct drm_device *dev = file_priv->minor->dev;
  511. unsigned int nr = DRM_IOCTL_NR(cmd);
  512. /*
  513. * Do extra checking on driver private ioctls.
  514. */
  515. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  516. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  517. struct drm_ioctl_desc *ioctl =
  518. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  519. if (unlikely(ioctl->cmd_drv != cmd)) {
  520. DRM_ERROR("Invalid command format, ioctl %d\n",
  521. nr - DRM_COMMAND_BASE);
  522. return -EINVAL;
  523. }
  524. }
  525. return drm_ioctl(filp, cmd, arg);
  526. }
  527. static int vmw_firstopen(struct drm_device *dev)
  528. {
  529. struct vmw_private *dev_priv = vmw_priv(dev);
  530. dev_priv->is_opened = true;
  531. return 0;
  532. }
  533. static void vmw_lastclose(struct drm_device *dev)
  534. {
  535. struct vmw_private *dev_priv = vmw_priv(dev);
  536. struct drm_crtc *crtc;
  537. struct drm_mode_set set;
  538. int ret;
  539. /**
  540. * Do nothing on the lastclose call from drm_unload.
  541. */
  542. if (!dev_priv->is_opened)
  543. return;
  544. dev_priv->is_opened = false;
  545. set.x = 0;
  546. set.y = 0;
  547. set.fb = NULL;
  548. set.mode = NULL;
  549. set.connectors = NULL;
  550. set.num_connectors = 0;
  551. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  552. set.crtc = crtc;
  553. ret = crtc->funcs->set_config(&set);
  554. WARN_ON(ret != 0);
  555. }
  556. }
  557. static void vmw_master_init(struct vmw_master *vmaster)
  558. {
  559. ttm_lock_init(&vmaster->lock);
  560. INIT_LIST_HEAD(&vmaster->fb_surf);
  561. mutex_init(&vmaster->fb_surf_mutex);
  562. }
  563. static int vmw_master_create(struct drm_device *dev,
  564. struct drm_master *master)
  565. {
  566. struct vmw_master *vmaster;
  567. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  568. if (unlikely(vmaster == NULL))
  569. return -ENOMEM;
  570. vmw_master_init(vmaster);
  571. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  572. master->driver_priv = vmaster;
  573. return 0;
  574. }
  575. static void vmw_master_destroy(struct drm_device *dev,
  576. struct drm_master *master)
  577. {
  578. struct vmw_master *vmaster = vmw_master(master);
  579. master->driver_priv = NULL;
  580. kfree(vmaster);
  581. }
  582. static int vmw_master_set(struct drm_device *dev,
  583. struct drm_file *file_priv,
  584. bool from_open)
  585. {
  586. struct vmw_private *dev_priv = vmw_priv(dev);
  587. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  588. struct vmw_master *active = dev_priv->active_master;
  589. struct vmw_master *vmaster = vmw_master(file_priv->master);
  590. int ret = 0;
  591. if (!dev_priv->enable_fb) {
  592. ret = vmw_3d_resource_inc(dev_priv, true);
  593. if (unlikely(ret != 0))
  594. return ret;
  595. vmw_kms_save_vga(dev_priv);
  596. mutex_lock(&dev_priv->hw_mutex);
  597. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  598. mutex_unlock(&dev_priv->hw_mutex);
  599. }
  600. if (active) {
  601. BUG_ON(active != &dev_priv->fbdev_master);
  602. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  603. if (unlikely(ret != 0))
  604. goto out_no_active_lock;
  605. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  606. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  607. if (unlikely(ret != 0)) {
  608. DRM_ERROR("Unable to clean VRAM on "
  609. "master drop.\n");
  610. }
  611. dev_priv->active_master = NULL;
  612. }
  613. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  614. if (!from_open) {
  615. ttm_vt_unlock(&vmaster->lock);
  616. BUG_ON(vmw_fp->locked_master != file_priv->master);
  617. drm_master_put(&vmw_fp->locked_master);
  618. }
  619. dev_priv->active_master = vmaster;
  620. return 0;
  621. out_no_active_lock:
  622. if (!dev_priv->enable_fb) {
  623. mutex_lock(&dev_priv->hw_mutex);
  624. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  625. mutex_unlock(&dev_priv->hw_mutex);
  626. vmw_kms_restore_vga(dev_priv);
  627. vmw_3d_resource_dec(dev_priv, true);
  628. }
  629. return ret;
  630. }
  631. static void vmw_master_drop(struct drm_device *dev,
  632. struct drm_file *file_priv,
  633. bool from_release)
  634. {
  635. struct vmw_private *dev_priv = vmw_priv(dev);
  636. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  637. struct vmw_master *vmaster = vmw_master(file_priv->master);
  638. int ret;
  639. /**
  640. * Make sure the master doesn't disappear while we have
  641. * it locked.
  642. */
  643. vmw_fp->locked_master = drm_master_get(file_priv->master);
  644. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  645. vmw_kms_idle_workqueues(vmaster);
  646. if (unlikely((ret != 0))) {
  647. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  648. drm_master_put(&vmw_fp->locked_master);
  649. }
  650. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  651. if (!dev_priv->enable_fb) {
  652. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  653. if (unlikely(ret != 0))
  654. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  655. mutex_lock(&dev_priv->hw_mutex);
  656. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  657. mutex_unlock(&dev_priv->hw_mutex);
  658. vmw_kms_restore_vga(dev_priv);
  659. vmw_3d_resource_dec(dev_priv, true);
  660. }
  661. dev_priv->active_master = &dev_priv->fbdev_master;
  662. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  663. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  664. if (dev_priv->enable_fb)
  665. vmw_fb_on(dev_priv);
  666. }
  667. static void vmw_remove(struct pci_dev *pdev)
  668. {
  669. struct drm_device *dev = pci_get_drvdata(pdev);
  670. drm_put_dev(dev);
  671. }
  672. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  673. void *ptr)
  674. {
  675. struct vmw_private *dev_priv =
  676. container_of(nb, struct vmw_private, pm_nb);
  677. struct vmw_master *vmaster = dev_priv->active_master;
  678. switch (val) {
  679. case PM_HIBERNATION_PREPARE:
  680. case PM_SUSPEND_PREPARE:
  681. ttm_suspend_lock(&vmaster->lock);
  682. /**
  683. * This empties VRAM and unbinds all GMR bindings.
  684. * Buffer contents is moved to swappable memory.
  685. */
  686. ttm_bo_swapout_all(&dev_priv->bdev);
  687. break;
  688. case PM_POST_HIBERNATION:
  689. case PM_POST_SUSPEND:
  690. case PM_POST_RESTORE:
  691. ttm_suspend_unlock(&vmaster->lock);
  692. break;
  693. case PM_RESTORE_PREPARE:
  694. break;
  695. default:
  696. break;
  697. }
  698. return 0;
  699. }
  700. /**
  701. * These might not be needed with the virtual SVGA device.
  702. */
  703. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  704. {
  705. struct drm_device *dev = pci_get_drvdata(pdev);
  706. struct vmw_private *dev_priv = vmw_priv(dev);
  707. if (dev_priv->num_3d_resources != 0) {
  708. DRM_INFO("Can't suspend or hibernate "
  709. "while 3D resources are active.\n");
  710. return -EBUSY;
  711. }
  712. pci_save_state(pdev);
  713. pci_disable_device(pdev);
  714. pci_set_power_state(pdev, PCI_D3hot);
  715. return 0;
  716. }
  717. static int vmw_pci_resume(struct pci_dev *pdev)
  718. {
  719. pci_set_power_state(pdev, PCI_D0);
  720. pci_restore_state(pdev);
  721. return pci_enable_device(pdev);
  722. }
  723. static int vmw_pm_suspend(struct device *kdev)
  724. {
  725. struct pci_dev *pdev = to_pci_dev(kdev);
  726. struct pm_message dummy;
  727. dummy.event = 0;
  728. return vmw_pci_suspend(pdev, dummy);
  729. }
  730. static int vmw_pm_resume(struct device *kdev)
  731. {
  732. struct pci_dev *pdev = to_pci_dev(kdev);
  733. return vmw_pci_resume(pdev);
  734. }
  735. static int vmw_pm_prepare(struct device *kdev)
  736. {
  737. struct pci_dev *pdev = to_pci_dev(kdev);
  738. struct drm_device *dev = pci_get_drvdata(pdev);
  739. struct vmw_private *dev_priv = vmw_priv(dev);
  740. /**
  741. * Release 3d reference held by fbdev and potentially
  742. * stop fifo.
  743. */
  744. dev_priv->suspended = true;
  745. if (dev_priv->enable_fb)
  746. vmw_3d_resource_dec(dev_priv, true);
  747. if (dev_priv->num_3d_resources != 0) {
  748. DRM_INFO("Can't suspend or hibernate "
  749. "while 3D resources are active.\n");
  750. if (dev_priv->enable_fb)
  751. vmw_3d_resource_inc(dev_priv, true);
  752. dev_priv->suspended = false;
  753. return -EBUSY;
  754. }
  755. return 0;
  756. }
  757. static void vmw_pm_complete(struct device *kdev)
  758. {
  759. struct pci_dev *pdev = to_pci_dev(kdev);
  760. struct drm_device *dev = pci_get_drvdata(pdev);
  761. struct vmw_private *dev_priv = vmw_priv(dev);
  762. /**
  763. * Reclaim 3d reference held by fbdev and potentially
  764. * start fifo.
  765. */
  766. if (dev_priv->enable_fb)
  767. vmw_3d_resource_inc(dev_priv, false);
  768. dev_priv->suspended = false;
  769. }
  770. static const struct dev_pm_ops vmw_pm_ops = {
  771. .prepare = vmw_pm_prepare,
  772. .complete = vmw_pm_complete,
  773. .suspend = vmw_pm_suspend,
  774. .resume = vmw_pm_resume,
  775. };
  776. static struct drm_driver driver = {
  777. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  778. DRIVER_MODESET,
  779. .load = vmw_driver_load,
  780. .unload = vmw_driver_unload,
  781. .firstopen = vmw_firstopen,
  782. .lastclose = vmw_lastclose,
  783. .irq_preinstall = vmw_irq_preinstall,
  784. .irq_postinstall = vmw_irq_postinstall,
  785. .irq_uninstall = vmw_irq_uninstall,
  786. .irq_handler = vmw_irq_handler,
  787. .get_vblank_counter = vmw_get_vblank_counter,
  788. .reclaim_buffers_locked = NULL,
  789. .ioctls = vmw_ioctls,
  790. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  791. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  792. .master_create = vmw_master_create,
  793. .master_destroy = vmw_master_destroy,
  794. .master_set = vmw_master_set,
  795. .master_drop = vmw_master_drop,
  796. .open = vmw_driver_open,
  797. .postclose = vmw_postclose,
  798. .fops = {
  799. .owner = THIS_MODULE,
  800. .open = drm_open,
  801. .release = drm_release,
  802. .unlocked_ioctl = vmw_unlocked_ioctl,
  803. .mmap = vmw_mmap,
  804. .poll = drm_poll,
  805. .fasync = drm_fasync,
  806. #if defined(CONFIG_COMPAT)
  807. .compat_ioctl = drm_compat_ioctl,
  808. #endif
  809. .llseek = noop_llseek,
  810. },
  811. .name = VMWGFX_DRIVER_NAME,
  812. .desc = VMWGFX_DRIVER_DESC,
  813. .date = VMWGFX_DRIVER_DATE,
  814. .major = VMWGFX_DRIVER_MAJOR,
  815. .minor = VMWGFX_DRIVER_MINOR,
  816. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  817. };
  818. static struct pci_driver vmw_pci_driver = {
  819. .name = VMWGFX_DRIVER_NAME,
  820. .id_table = vmw_pci_id_list,
  821. .probe = vmw_probe,
  822. .remove = vmw_remove,
  823. .driver = {
  824. .pm = &vmw_pm_ops
  825. }
  826. };
  827. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  828. {
  829. return drm_get_pci_dev(pdev, ent, &driver);
  830. }
  831. static int __init vmwgfx_init(void)
  832. {
  833. int ret;
  834. ret = drm_pci_init(&driver, &vmw_pci_driver);
  835. if (ret)
  836. DRM_ERROR("Failed initializing DRM.\n");
  837. return ret;
  838. }
  839. static void __exit vmwgfx_exit(void)
  840. {
  841. drm_pci_exit(&driver, &vmw_pci_driver);
  842. }
  843. module_init(vmwgfx_init);
  844. module_exit(vmwgfx_exit);
  845. MODULE_AUTHOR("VMware Inc. and others");
  846. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  847. MODULE_LICENSE("GPL and additional rights");
  848. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  849. __stringify(VMWGFX_DRIVER_MINOR) "."
  850. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  851. "0");